# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics atta abooks, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU ROHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

# SuperH<sup>™</sup> Family E10A-USB Emulator

Additional Document for User's Manual Supplementary Information on Using the SH7348

Renesas Microcomputer Development Environment System SuperH<sup>™</sup> Family

E10A-USB for SH7348 HS7348KCU01HE

Renesas Electronics

Rev.1.00 2005.11

#### Keep safety first in your circuit designs!

 Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any thirdparty's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).

- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the
- country of destination is prohibited.8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.

# Contents

| Secti | on 1     | Connecting the Emulator with the User System                      | .1   |  |  |
|-------|----------|-------------------------------------------------------------------|------|--|--|
| 1.1   | Compo    | nents of the Emulator                                             | .1   |  |  |
| 1.2   | Connec   | cting the Emulator with the User System                           | .2   |  |  |
| 1.3   | Installi | ng the H-UDI Port Connector on the User System                    | .3   |  |  |
| 1.4   | Pin Ass  | signments of the H-UDI Port Connector                             | .3   |  |  |
| 1.5   | Recom    | Recommended Circuit between the H-UDI Port Connector and the MPU  |      |  |  |
|       | 1.5.1    | Recommended Circuit (36-Pin Type)                                 | .6   |  |  |
|       | 1.5.2    | Recommended Circuit (14-Pin Type)                                 | .8   |  |  |
| Secti | on 2     | Software Specifications when Using the SH7348                     | .11  |  |  |
| 2.1   | Differe  | nces between the SH7348 and the Emulator                          | .11  |  |  |
| 2.2   | Specifi  | c Functions for the Emulator when Using the SH7348                | . 16 |  |  |
|       | 2.2.1    | Event Condition Functions                                         |      |  |  |
|       | 2.2.2    | Trace Functions                                                   | . 24 |  |  |
|       | 2.2.3    | Notes on Using the JTAG (H-UDI) Clock (TCK) and AUD Clock (AUDCK) | .34  |  |  |
|       | 2.2.4    | Notes on Setting the [Breakpoint] Dialog Box                      | .34  |  |  |
|       | 2.2.5    | Notes on Setting the [Event Condition] Dialog Box and             |      |  |  |
|       |          | the BREAKCONDITION_ SET Command                                   | . 36 |  |  |
|       | 2.2.6    | Note on Setting the UBC_MODE Command                              |      |  |  |
|       | 2.2.7    | Note on Setting the PPC_MODE Command                              | . 36 |  |  |
|       | 2.2.8    | Performance Measurement Function                                  |      |  |  |
|       |          |                                                                   |      |  |  |

# RENESAS

# Section 1 Connecting the Emulator with the User System

# **1.1** Components of the Emulator

The E10A-USB emulator supports the SH7348. Table 1.1 lists the components of the emulator.

| Classi-<br>fication | Component                                                          | Appearance | Quan-<br>tity | Remarks                                                                                                                                                                      |
|---------------------|--------------------------------------------------------------------|------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Hard-<br>ware       | Emulator box                                                       | Car Carlos | 1             | HS0005KCU01H:<br>Depth: 65.0 mm, Width: 97.0 mm,<br>Height: 20.0 mm, Mass: 72.9 g<br>or<br>HS0005KCU02H:<br>Depth: 65.0 mm, Width: 97.0 mm,<br>Height: 20.0 mm, Mass: 73.7 g |
|                     | User system interface cable                                        |            | 1             | 14-pin type:<br>Length: 20 cm, Mass: 33.1 g                                                                                                                                  |
|                     | User system interface cable                                        |            | 1             | 36-pin type:<br>Length: 20 cm, Mass: 49.2 g<br>(only for HS0005KCU02H)                                                                                                       |
|                     | USB cable                                                          |            | 1             | Length: 150 cm, Mass: 50.6 g                                                                                                                                                 |
| Soft-<br>ware       | E10A-USB emulator setup program,                                   |            | 1             | HS0005KCU01SR,                                                                                                                                                               |
|                     | SuperH <sup>™</sup> Family E10A-<br>USB Emulator User's<br>Manual, |            |               | HS0005KCU01HJ,<br>HS0005KCU01HE,                                                                                                                                             |
|                     | Supplementary                                                      |            |               | HS7348KCU01HJ,                                                                                                                                                               |
|                     | Information on Using the SH7348*, and                              |            |               | HS7348KCU01HE,                                                                                                                                                               |
|                     | Test program manual for                                            |            |               | HS0005TM01HJ, and                                                                                                                                                            |
|                     | HS0005KCU01H and                                                   |            |               | HS0005TM01HE                                                                                                                                                                 |
|                     | HS0005KCU02H                                                       |            |               | (provided on a CD-R)                                                                                                                                                         |

Note: Additional document for the MPUs supported by the emulator is included. Check the target MPU and refer to its additional document.



# **1.2** Connecting the Emulator with the User System

To connect the E10A-USB emulator (hereinafter referred to as the emulator), the H-UDI port connector must be installed on the user system to connect the user system interface cable. When designing the user system, refer to the recommended circuit between the H-UDI port connector and the MPU. In addition, read the E10A-USB emulator user's manual and hardware manual for the related device.

Table 1.2 shows the type number of the emulator, the corresponding connector type, and the use of AUD function.

| Type Number                | Connector        | AUD Function  |
|----------------------------|------------------|---------------|
| HS0005KCU02H               | 36-pin connector | Available     |
| HS0005KCU01H, HS0005KCU02H | 14-pin connector | Not available |

 Table 1.2 Type Number, AUD Function, and Connector Type

The H-UDI port connector has the 36-pin and 14-pin types as described below. Use them according to the purpose of the usage.

1. 36-pin type (with AUD function)

The AUD trace function is supported. A large amount of trace information can be acquired in realtime. The window trace function is also supported for acquiring memory access in the specified range (memory access address or memory access data) by tracing.

2. 14-pin type (without AUD function)

The AUD trace function cannot be used because only the H-UDI function is supported. Since the 14-pin type connector is smaller than the 36-pin type (1/2.5), the area where the connector is installed on the user system can be reduced.

# **1.3** Installing the H-UDI Port Connector on the User System

Table 1.3 shows the recommended H-UDI port connectors for the emulator.

 Table 1.3
 Recommended H-UDI Port Connectors

| Connector        | Type Number                 | Manufacturer                          | Specifications       |
|------------------|-----------------------------|---------------------------------------|----------------------|
| 36-pin connector | DX10M-36S                   | Hirose Electric Co., Ltd.             | Screw type           |
|                  | DX10M-36SE,<br>DX10G1M-36SE | _                                     | Lock-pin type        |
| 14-pin connector | 2514-6002                   | Minnesota Mining & Manufacturing Ltd. | 14-pin straight type |

Note: When designing the 36-pin connector layout on the user board, do not connect any components under the H-UDI connector. When designing the 14-pin connector layout on the user board, do not place any components within 3 mm of the H-UDI port connector.

# 1.4 Pin Assignments of the H-UDI Port Connector

Figures 1.1 and 1.2 show the pin assignments of the 36-pin and 14-pin H-UDI port connectors, respectively.

Note: Note that the pin number assignments of the H-UDI port connector shown on the following pages differ from those of the connector manufacturer.



| Pin<br>No. | Signal     | Input/<br>Output <sup>*1</sup> | SH7348<br>Pin No. | Note | Pin<br>No. | Signal                | Input/<br>Output <sup>*1</sup> | SH7348<br>Pin No. | Note       |
|------------|------------|--------------------------------|-------------------|------|------------|-----------------------|--------------------------------|-------------------|------------|
| 1          | AUDCK      | Output                         | Y13               |      | 19         | TMS                   | Input                          | W15               |            |
| 2          | GND        |                                |                   |      | 20         | GND                   |                                |                   |            |
| 3          | AUDATA0    | Output                         | AA14              |      | 21         | /TRST <sup>*2</sup>   | Input                          | W14               |            |
| 4          | GND        |                                |                   |      | 22         | (GND) <sup>*4</sup>   | —                              |                   |            |
| 5          | AUDATA1    | Output                         | V14               |      | 23         | TDI                   | Input                          | V15               |            |
| 6          | GND        |                                |                   |      | 24         | GND                   |                                |                   |            |
| 7          | AUDATA2    | Output                         | AB14              |      | 25         | TDO                   | Output                         | Y14               |            |
| 8          | GND        |                                |                   |      | 26         | GND                   |                                |                   |            |
| 9          | AUDATA3    | Output                         | W13               |      | 27         | /ASEBRK *2<br>/BRKACK | Input/<br>output               | AA13              |            |
| 10         | GND        |                                |                   |      | 28         | GND                   |                                |                   |            |
| 11         | /AUDSYNC*2 | Output                         | V13               |      | 29         | UVCC                  | Output                         |                   |            |
| 12         | GND        |                                |                   |      | 30         | GND                   |                                |                   |            |
| 13         | NC         |                                |                   |      | 31         | /RESETP *2            | Output                         | V16               | User reset |
| 14         | GND        |                                |                   |      | 32         | GND                   |                                |                   |            |
| 15         | NC         |                                |                   |      | 33         | GND <sup>*3</sup>     | Output                         |                   |            |
| 16         | GND        |                                |                   |      | 34         | GND                   |                                |                   |            |
| 17         | ТСК        | Input                          | AB15              |      | 35         | NC                    |                                |                   |            |
| 18         | GND        |                                |                   |      | 36         | GND                   |                                |                   |            |

Notes: 1. Input to or output from the user system.

2. The slash (/) means that the signal is active-low.

The emulator monitors the GND signal of the user system and detects whether or not the user system is connected.

4. When the user system interface cable is connected to this pin and the MPMD pin is set to 0, do not connect to GND but to the MPMD pin directly.



Figure 1.1 Pin Assignments of the H-UDI Port Connector (36 Pins)

## RENESAS

| Pin No. | Signal  |    | Input/<br>Output* <sup>1</sup> | SH7348<br>Pin No. | Note       |
|---------|---------|----|--------------------------------|-------------------|------------|
| 1       | ТСК     |    | Input                          | AB15              |            |
| 2       | /TRST   | *2 | Input                          | W14               |            |
| 3       | TDO     |    | Output                         | Y14               |            |
| 4       | /ASEBRK | *2 | Input/                         | AA13              |            |
|         | /BRKACK |    | output                         |                   |            |
| 5       | TMS     |    | Input                          | W15               |            |
| 6       | TDI     |    | Input                          | V15               |            |
| 7       | /RESETP | *2 | Output                         | V16               | User reset |
| 8       | N.C.    |    |                                |                   |            |
| 9       | (GND)   | *4 |                                |                   |            |
| 11      | UVCC    |    | Output                         |                   |            |
| 10, 12, | GND     |    |                                |                   |            |
| and 13  |         |    |                                |                   |            |
| 14      | GND     | *3 | Output                         |                   |            |

Notes: 1. Input to or output from the user system.

- 2. The slash (/) means that the signal is active-low.
- The emulator monitors the GND signal of the user system and detects whether or not the user system is connected.
- 4. When the user system interface cable is connected to this pin and the MPMD pin is set to 0, do not connect to GND but to the MPMD pin directly.



Figure 1.2 Pin Assignments of the H-UDI Port Connector (14 Pins)

# 1.5 Recommended Circuit between the H-UDI Port Connector and the MPU

#### 1.5.1 Recommended Circuit (36-Pin Type)

Figure 1.3 shows a recommended circuit for connection between the H-UDI and AUD port connectors (36 pins) and the MPU when the emulator is in use.

Notes: 1. Do not connect anything to the N.C. pins of the H-UDI port connector.

- 2. The MPMD pin must be 0 when the emulator is connected and 1 when the emulator is not connected, respectively.
  - (1) When the emulator is used: MPMD = 0
  - (2) When the emulator is not used: MPMD = 1

Figures 1.3 shows an examples of circuits that allow the MPMD pin to be GND (0) whenever the emulator is connected by using the user system interface cable.

- 3. When a network resistance is used for pull-up, it may be affected by a noise. Separate TCK from other resistances.
- 4. The /TRST pin must be at the low level for a certain period when the power is supplied whether the H-UDI is used or not. Reduce the power supplied to the /TRST pin by pulling the pin down by a resistance of 1 kilo-ohm and setting PUL15 = 0 in the PULCR register after a reset.
- 5. The pattern between the H-UDI port connector and the MPU must be as short as possible. Do not connect the signal lines to other components on the board.
- 6. Since the H-UDI and the AUD of the MPU operate with the VccQ, supply only the VccQ to the UVCC pin. Make the emulator's switch settings so that the user power will be supplied (SW2 = 1 and SW3 = 1).
- 7. The resistance values shown in figure 1.3 are reference.
- 8. For the pin processing in cases where the emulator is not used, refer to the hardware manual of the related MPU.
- 9. For the AUDCK pin, guard the pattern between the H-UDI port connector and the MPU at GND level.



When the circuit is connected as shown in figure 1.3, the switches of the emulator are set as SW2 = 1 and SW3 = 1. For details, refer to section 3.8, Setting the DIP Switches, in the SuperH<sup>TM</sup> Family E10A-USB Emulator User's Manual.



Figure 1.3 Recommended Circuit for Connection between the H-UDI Port Connector and MPU when the Emulator is in Use (36-Pin Type)

## RENESAS

#### **1.5.2** Recommended Circuit (14-Pin Type)

Figure 1.4 shows a recommended circuit for connection between the H-UDI and AUD port connectors (14 pins) and the MPU when the emulator is in use.

Notes: 1. Do not connect anything to the N.C. pins of the H-UDI port connector.

2. The MPMD pin must be 0 when the emulator is connected and 1 when the emulator is not connected, respectively.

(1) When the emulator is used: MPMD = 0

(2) When the emulator is not used: MPMD = 1

Figures 1.3 shows an examples of circuits that allow the MPMD pin to be GND (0) whenever the emulator is connected by using the user system interface cable.

- 3. When a network resistance is used for pull-up, it may be affected by a noise. Separate TCK from other resistances.
- 4. The /TRST pin must be at the low level for a certain period when the power is supplied whether the H-UDI is used or not. Reduce the power supplied to the /TRST pin by pulling the pin down by a resistance of 1 kilo-ohm and setting PUL15 = 0 in the PULCR register after a reset.
- 5. The pattern between the H-UDI port connector and the MPU must be as short as possible. Do not connect the signal lines to other components on the board.
- 6. Since the H-UDI of the MPU operates with the VccQ, supply only the VccQ to the UVCC pin. Make the emulator's switch settings so that the user power will be supplied (SW2 = 1 and SW3 = 1).
- 7. The resistance values shown in figure 1.4 are reference.
- 8. For the pin processing in cases where the emulator is not used, refer to the hardware manual of the related MPU.



When the circuit is connected as shown in figure 1.4, the switches of the emulator are set as SW2 = 1 and SW3 = 1. For details, refer to section 3.8, Setting the DIP Switches, in the SuperH<sup>TM</sup> Family E10A-USB Emulator User's Manual.



Figure 1.4 Recommended Circuit for Connection between the H-UDI Port Connector and MPU when the Emulator is in Use (14-Pin Type)

# RENESAS

# Section 2 Software Specifications when Using the SH7348

# 2.1 Differences between the SH7348 and the Emulator

1. When the emulator system is initiated, it initializes the general registers and part of the control registers as shown in table 2.1. The initial values of the actual SH7348 registers are undefined. When the emulator is initiated from the workspace, a value to be entered is saved in a session.

| Register           | Emulator at Link Up |
|--------------------|---------------------|
| R0 to R14          | H'0000000           |
| R15 (SP)           | H'A000000           |
| R0_BANK to R7_BANK | H'0000000           |
| PC                 | H'A0000000          |
| SR                 | H'700000F0          |
| GBR                | H'0000000           |
| VBR                | H'0000000           |
| MACH               | H'0000000           |
| MACL               | H'0000000           |
| PR                 | H'0000000           |
| SPC                | H'0000000           |
| SSR                | H'00000F0           |
| RS                 | H'0000000           |
| RE                 | H'0000000           |
| MOD                | H'0000000           |
| A0G, A1G           | H'0000000           |
| A0, A1             | H'0000000           |
| X0, X1             | H'0000000           |
| Y0, Y1             | H'0000000           |
| M0, M1             | H'0000000           |
| DSR                | H'0000000           |

| Table 2.1 | Register Initial Values at Emulator Link Up |
|-----------|---------------------------------------------|
|-----------|---------------------------------------------|

2. The emulator uses the H-UDI; do not access the H-UDI.

3. Low-Power States (Sleep, Software Standby, Module Standby, U Standby, and R Standby) For low-power consumption, the SH7348 has sleep, software standby, module standby, U standby, and R standby states.

The sleep, software standby, and module standby states are switched using the SLEEP instruction. When the emulator is used, the sleep and software standby states can be cleared with either the normal clearing function or with the [STOP] button, and a break will occur.

Note: The memory must not be accessed or modified in sleep state.

4. Reset Signals

The SH7348 reset signals are only valid during emulation started with clicking the GO or STEP-type button. If these signals are enabled on the user system in command input wait state, they are not sent to the SH7348.

- Note: Do not break the user program when the /RESETP or /BREQ signal is being low and the wait control signal is being active. A TIMEOUT error will occur. If the wait control signal becomes active or the /BREQ signal is fixed to low during break, a TIMEOUT error will occur at memory access.
- 5. Direct Memory Access Controller (DMAC)

The DMAC operates even when the emulator is used. When a data transfer request is generated, the DMAC executes DMA transfer.

6. Memory Access during User Program Execution

When a memory is accessed from the memory window, etc. during user program execution, the user program is resumed after it has stopped in the E10A-USB emulator to access the memory. Therefore, realtime emulation cannot be performed.

The stopping time of the user program is as follows:

Environment:

Host computer: 800 MHz (Pentium<sup>®</sup> III) JTAG clock: 10 MHz (TCK clock)

When a one-byte memory is read from the command-line window, the stopping time will be about 42 ms.

7. Memory Access during User Program Break

The emulator can download the program for the flash memory area (for details, refer to section 6.22, Download Function to the Flash Memory Area, in the SuperH<sup>™</sup> Family E10A-USB Emulator User's Manual). Other memory write operations are enabled for the RAM area. Therefore, an operation such as memory write or BREAKPOINT should be set only for the RAM area.



8. Cache Operation during User Program Break

When cache is enabled, the emulator accesses the memory by the following methods:

- At memory write: Writes through the cache, then issues a single write to outside. The LRU is not updated.
- At memory read: Reads memory from the cache. The LRU is not updated.

Therefore, when memory read or write is performed during user program break, the cache state does not change.

- At breakpoint set: Disables the instruction cache.
- 9. Port G

The AUD pin is multiplexed as shown in table 2.2.

 Table 2.2
 Multiplexed Functions

| Port | Function 1                | Function 2     |
|------|---------------------------|----------------|
| G    | PTG4 input/output (port)* | /AUDSYNC (AUD) |
| G    | PTG3 input/output (port)* | AUDATA3 (AUD)  |
| G    | PTG2 input/output (port)* | AUDATA2 (AUD)  |
| G    | PTG1 input/output (port)* | AUDATA1 (AUD)  |
| G    | PTG0 input/output (port)* | AUDATA0 (AUD)  |

Note: Function 1 can be used when the AUD pins of the device are not connected to the emulator. When the AUD trace is enabled, the emulator changes settings so that function 2 is forcibly used.

#### 10. UBC

When [User] is specified in the [UBC mode] list box in the [Configuration] dialog box, the UBC can be used in the user program.

Do not use the UBC in the user program as it is used by the emulator when [EML] is specified in the [UBC mode] list box in the [Configuration] dialog box.

11. MFI

When the MFI boot mode is used, be sure to activate the emulator by setting the MFIINT signal as a trigger for the MFI transfer from the base-band side.

In the active-through mode, the emulator does not operate during break.

#### 12. Using RWDT

At power-on reset, the operation of RWDT is enabled. When RWDT is not used, be sure to disable the operation of RWDT at the top of the user-reset program.

The RWTCSR.TME bit is masked as 0 during break. Therefore, 0 is always displayed in the [IO] and [Memory] windows.



#### 13. Memory Access during Break

In the enabled MMU, when a memory is accessed and a TLB error occurs during break, it can be selected whether the TLB exception is controlled or the program jumps to the user exception handler in [TLB Mode] in the [Configuration] dialog box. When [TLB miss exception is enable] is selected, a "Communication Timeout error" will occur if the TLB exception handler does not operate correctly. When [TLB miss exception is disable] is selected, the program does not jump to the TLB exception handler even if a TLB exception occurs. Therefore, if the TLB exception handler does not operate correctly, a "Communication Timeout error" will not occur but the memory contents may not be correctly displayed.

14. Loading Sessions

Information in [JTAG clock] of the [Configuration] dialog box cannot be recovered by loading sessions. Thus the TCK value will be 1.25 MHz.

- 15. [IO] window
  - Display and modification

Do not change values of the User Break Controller because it is used by the emulator. For each RCLK watchdog timer register, there are two registers to be separately used for write and read operations.

| Register Name | Usage | Register                                    |
|---------------|-------|---------------------------------------------|
| RWTCSR(W)     | Write | RCLK watchdog timer control/status register |
| RWTCNT(W)     | Write | RCLK watchdog timer counter                 |
| RWTCSR(R)     | Read  | RCLK watchdog timer control/status register |
| RWTCNT(R)     | Read  | RCLK watchdog timer counter                 |

#### Table 2.3 RCLK Watchdog Timer Register

- The RCLK watchdog timer operates only when the user program is executed. Do not change the value of the frequency change register in the [IO] window or [Memory] window.
- The internal I/O registers can be accessed from the [IO] window. However, note the following when accessing the SDMR register of the bus-state controller. Before accessing the SDMR register, specify addresses to be accessed in the I/O-register definition file (SH7348.IO) and then activate the HEW. After the I/O-register definition file is created, the MPU's specifications may be changed. If each I/O register in the I/O-register definition file differs from addresses described in the hardware manual, change the I/O-register definition file according to the description in the hardware manual. The I/O-register definition file can be customized depending on its format. Note that, however, the E10A emulator does not support the bit-field function.



• Verify

In the [IO] window, the verify function of the input value is disabled.

16. Illegal Instructions

If illegal instructions are executed by STEP-type commands, the emulator cannot go to the next program counter.

# 17. [Reset CPU] and [Reset Go] in the [Debug] Menu

When a reset is issued from [Reset CPU] or [Reset Go] in the [Debug] menu, the clock pulse generator or watchdog timer is not initialized.



# 2.2 Specific Functions for the Emulator when Using the SH7348

#### 2.2.1 Event Condition Functions

The emulator is used to set 12 event conditions (Ch1 to Ch12) and the software trace. Table 2.4 lists the conditions of Event Condition.

| Table 2.4 | Types of Event C | onditions |
|-----------|------------------|-----------|
|-----------|------------------|-----------|

| Event Condition Type                     | Description                                                                                                                             |
|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| Address bus condition (Address)          | Breaks when the SH7348 address bus value or the program counter value matches the specified value.                                      |
| Data bus condition (Data)                | Breaks when the SH7348 data bus value matches the specified value. Byte, word, or longword can be specified as the access data size.    |
| Bus state condition                      | There are two bus state condition settings:                                                                                             |
| (Bus State)                              | Bus state condition: Breaks or acquires a trace when the data bus or the X-Bus or Y-Bus address bus of the SH7348 is matched.           |
|                                          | Read/Write condition: Breaks or acquires a trace when the specified read/write condition is matched.                                    |
| Window address condition                 | Breaks or acquires a trace when the data in the specified memory range is accessed.                                                     |
| System bus                               | Breaks or acquires a trace when the address or data on the system bus is matched.                                                       |
| LDTLB instruction event condition        | Breaks when the SH7348 executes the LDTLB instruction.                                                                                  |
| Count                                    | Breaks when the conditions set are satisfied the specified number of times.                                                             |
| Branch trace condition<br>(Branch trace) | Breaks or acquires a trace when a branch occurs with the condition specified by the SH7348. (By default, trace acquisition is enabled). |
| Software trace                           | Selects whether or not the software trace is acquired.                                                                                  |
| Action                                   | Selects the operation when a condition, such as setting a break, trace, or performance start or end, is matched.                        |

Table 2.5 lists the combinations of conditions that can be set under Ch1 to Ch12 and the software trace.



## Table 2.5 Dialog Boxes for Setting Event Conditions

Function

|                                         | Function                                 |                                    |                             |   |                                                       |        |                               |                               |                                          |                   |                       |
|-----------------------------------------|------------------------------------------|------------------------------------|-----------------------------|---|-------------------------------------------------------|--------|-------------------------------|-------------------------------|------------------------------------------|-------------------|-----------------------|
| Dialog<br>Box                           | Address<br>Bus<br>Condition<br>(Address) | Data<br>Bus<br>Condition<br>(Data) | ASID<br>Condition<br>(ASID) |   | Window<br>Address<br>Condition<br>(Window<br>address) | System | LDTLB<br>Instruction<br>Break | Count<br>Condition<br>(Count) | Branch<br>Condition<br>(Branch<br>Trace) | Software<br>Trace | Action                |
| [Event<br>Condition<br>1] dialog<br>box | 0                                        | х                                  | 0                           | 0 | х                                                     | Х      | Х                             | х                             | х                                        | х                 | O<br>(B and<br>P)     |
| [Event<br>Condition<br>2] dialog<br>box | Ο                                        | 0                                  | 0                           | 0 | х                                                     | х      | Х                             | 0                             | Х                                        | х                 | O<br>(B and<br>P)     |
| [Event<br>Condition<br>3] dialog<br>box | 0                                        | х                                  | 0                           | х | Х                                                     | Х      | Х                             | х                             | Х                                        | х                 | O<br>(B and<br>P)     |
| [Event<br>Condition<br>4] dialog<br>box | 0                                        | х                                  | 0                           | х | х                                                     | Х      | х                             | х                             | Х                                        | х                 | O<br>(B and<br>P)     |
| [Event<br>Condition<br>5] dialog<br>box | Х                                        | х                                  | 0                           | 0 | 0                                                     | Х      | Х                             | Х                             | Х                                        | х                 | O<br>(B, T,<br>and P) |
| [Event<br>Condition<br>6] dialog<br>box | Х                                        | х                                  | 0                           | 0 | 0                                                     | х      | Х                             | Х                             | Х                                        | Х                 | O<br>(B, T,<br>and P) |
| [Event<br>Condition<br>7] dialog<br>box | Х                                        | х                                  | х                           | Х | х                                                     | х      | 0                             | Х                             | Х                                        | х                 | Break<br>fixed        |
| [Event<br>Condition<br>8] dialog<br>box | 0                                        | х                                  | х                           | х | х                                                     | 0      | х                             | Х                             | х                                        | х                 | O<br>(B, T,<br>and P) |

RENESAS

#### Table 2.5 Dialog Boxes for Setting Event Conditions (cont)

|                                          | Function                                 |                                    |                             |   |                                                       |        |                               |                               |                                          |                   |                       |
|------------------------------------------|------------------------------------------|------------------------------------|-----------------------------|---|-------------------------------------------------------|--------|-------------------------------|-------------------------------|------------------------------------------|-------------------|-----------------------|
|                                          | Address<br>Bus<br>Condition<br>(Address) | Data<br>Bus<br>Condition<br>(Data) | ASID<br>Condition<br>(ASID) |   | Window<br>Address<br>Condition<br>(Window<br>address) | System | LDTLB<br>Instruction<br>Break | Count<br>Condition<br>(Count) | Branch<br>Condition<br>(Branch<br>Trace) | Software<br>Trace | Action                |
| [Event<br>Condition<br>9] dialog<br>box  | 0                                        | х                                  | х                           | х | х                                                     | 0      | х                             | x                             | х                                        | Х                 | O<br>(B, T,<br>and P) |
| [Event<br>Condition<br>10] dialog<br>box |                                          | Х                                  | 0                           | 0 | Х                                                     | Х      | Х                             | х                             | Х                                        | Х                 | O<br>(B and<br>P)     |
| [Event<br>Condition<br>11] dialog<br>box |                                          | 0                                  | 0                           | 0 | Х                                                     | х      | Х                             | 0                             | Х                                        | х                 | O<br>(B and<br>P)     |
| [Event<br>Condition<br>12] dialog<br>box |                                          | Х                                  | Х                           | х | Х                                                     | Х      | Х                             | х                             | 0                                        | х                 | O<br>(B, T,<br>and P) |
| [Software<br>trace]<br>dialog<br>box     | ×                                        | х                                  | х                           | х | х                                                     | Х      | х                             | х                             | х                                        | 0                 | Trace<br>fixed        |

X: Cannot be set in the dialog box.

2. For the Action item,

B: Setting a break is enabled.

T: Setting a trace is enabled.

P: Setting a performance start or end condition is enabled.



Sequential Setting: In the emulator, sequential setting of an Event Condition is enabled.

|                                   | Туре                          | Event Condition                            | Description                                                                                                                                                                              |
|-----------------------------------|-------------------------------|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [CPU<br>Sequential<br>Event] Page | •                             | Ch2 -> 1                                   | Halts a program when a condition is satisfied in the order of Event Condition 2, 1.<br>An event condition must be set for Ch2 and Ch1.                                                   |
|                                   |                               | Ch4 -> 3                                   | Halts a program when a condition is satisfied in the order of Event Condition 4, 3.<br>An event condition must be set for Ch4 and Ch3.                                                   |
|                                   |                               | Ch6 -> 5                                   | Halts a program when a condition is satisfied in the order of Event Condition 6, 5.<br>An event condition must be set for Ch6 and Ch5.                                                   |
|                                   |                               | Ch11 -> 10                                 | Halts a program when a condition is satisfied in the order of Event Condition 11, 10.<br>An event condition must be set for Ch11 and Ch10.                                               |
|                                   | Many<br>Channel<br>Sequential | Ch3 -> 2 -> 1                              | Halts a program when a condition is satisfied in the order of Event Condition 3, 2, 1.<br>An event condition must be set for Ch3, Ch2, and Ch1.                                          |
|                                   |                               | Ch4 -> 3-> 2 -> 1                          | Halts a program when a condition is satisfied in the order of Event Condition 4, 3, 2, 1.<br>An event condition must be set for Ch4, Ch3, Ch2, and Ch1.                                  |
|                                   |                               | Ch5 -> 4 -> 3-> 2 -> 1                     | Halts a program when a condition is satisfied in the order of Event Condition 5, 4, 3, 2, 1.<br>An event condition must be set for Ch5, Ch4, Ch3, Ch2, and Ch1.                          |
|                                   |                               | Ch6 -> 5 -> 4 -> 3-> 2<br>-> 1             | Halts a program when a condition is satisfied in the order of Event Condition 6, 5, 4, 3, 2, 1.<br>An event condition must be set for Ch6, Ch5, Ch4, Ch3, Ch2, and Ch1.                  |
|                                   |                               | Ch10 -> 6 -> 5 -> 4 -><br>3-> 2 -> 1       | Halts a program when a condition is satisfied in the order of Event Condition 10, 6, 5, 4, 3, 2, 1.<br>An event condition must be set for Ch10, Ch6, Ch5, Ch4, Ch3, Ch2, and Ch1.        |
|                                   |                               | Ch11 -> 10 -> 6 -> 5 -><br>4 -> 3-> 2 -> 1 | Halts a program when a condition is satisfied in the order of Event Condition 11, 10, 6, 5, 4, 3, 2, 1. An event condition must be set for Ch11, Ch10, Ch6, Ch5, Ch4, Ch3, Ch2, and Ch1. |

 Table 2.6
 Sequential Event Conditions



|                                                                   | Туре                | Event Condition | Description                                                                                                                                                                                                  |
|-------------------------------------------------------------------|---------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [CPU<br>Sequential<br>Event] Page<br>(cont)                       | CPU Extende         | 5               | Expands the [CPU Sequential Extend] page.<br>The sequential setting is enabled with any<br>combination.<br>For details, refer to section 2.2.1, Sequential Break<br>Extension Setting, in this manual.       |
| [SystemBus SystemBus<br>Sequential Sequential<br>Event] PageEvent |                     | Ch9 -> 8        | Halts a program when a condition is satisfied for<br>Event Condition 9, 8.<br>An event condition must be set for Ch9 and Ch8.                                                                                |
|                                                                   |                     | Ch8 -> 9        | Halts a program when a condition is satisfied for<br>Event Condition 8, 9.<br>An event condition must be set for Ch8 and Ch9.                                                                                |
|                                                                   | SystemBus<br>Extend |                 | Expands the [SystemBus Sequential Extend] page.<br>The sequential setting is enabled with any<br>combination.<br>For details, refer to section 2.2.1, Sequential Break<br>Extension Setting, in this manual. |

## Table 2.6 Sequential Event Conditions (cont)

#### **Sequential Break Extension Setting:**

| (a)                    | (               | b)                     |          | (c)            |                   |                    |
|------------------------|-----------------|------------------------|----------|----------------|-------------------|--------------------|
| equential setting      |                 |                        |          |                |                   | ? ×                |
| CPU Sequential Event S | ystemBus Sequen | tial Event CPU Sequent | ial Exte | end            |                   |                    |
| Ch1 (IA_OA)            | PreHit Channel  | Ch2(IA_OA_DT_CT)       | •        | CPU Match flag | Match flag set->1 |                    |
| Ch2(IA_OA_DT_CT)       | PreHit Channel  | No Select              | •        | CPU Match flag | No Select         | •                  |
| Ch3(IA)                | PreHit Channel  | No Select              | •        | CPU Match flag | No Select         |                    |
| Ch4(IA)                | PreHit Channel  | CPU Match flag         | •        | CPU Match flag | Match flag set->0 | •                  |
| Ch5(OA)                | PreHit Channel  | No Select              | •        | CPU Match flag | No Select         | •                  |
| CH6(OA)                | PreHit Channel  | No Select              | •        | CPU Match flag | No Select         | •                  |
| Ch10(IA_OA_R)          | PreHit Channel  | Ch4(IA)                | •        | CPU Match flag | No Select         |                    |
| Ch11(IA_OA_DT_CT_R)    | PreHit Channel  | No Select              | •        | CPU Match flag | No Select         | •                  |
| Ch12(Branch)           | PreHit Channel  | No Select              | •        |                |                   |                    |
|                        | -               |                        |          |                |                   |                    |
|                        |                 |                        |          |                |                   |                    |
|                        |                 |                        |          |                |                   |                    |
|                        |                 |                        |          |                |                   |                    |
|                        |                 |                        |          | ОК             | Cancel            | Apply ( <u>A</u> ) |

Figure 2.1 [CPU Sequential Extend] Page

- (a) Indicates the channel name for setting conditions.
- (b) Selects a condition that is satisfied before the channel which sets up conditions. When a channel name is selected, it is required that the condition of the channel selected here must have already been satisfied. When [CPU Match flag] is selected, the CPU match flag must be set. When a condition is selected by the channel selected here, no break will occur.
- (c) When a condition is satisfied, the CPU match flag is set or cleared. When a program breaks, the CPU match flag is initialized.

Set the event condition for each channel in the [Event Condition] dialog box; this also applies to the [SystemBus Sequential Extend] page.



Usage Example of Sequential Break Extension Setting: A tutorial program provided for the product is used as an example. For the tutorial program, refer to section 6, Tutorial, in the SuperH<sup>TM</sup> Family E10A-USB Emulator User's Manual.

The conditions of Event Condition are set as follows:

1. Ch1

Breaks address H'00001068 when the condition [Prefetch address break after executing] is satisfied.

2. Ch2

Breaks address H'00001058 when the condition [Prefetch address break after executing] is satisfied.

3. Ch4

Breaks address H'0000107a when the condition [Prefetch address break after executing] is satisfied.

4. Ch10

Breaks address H'00001086 when the condition [Prefetch address break after executing] is satisfied.

Note: Do not set other channels.

5. Set the [CPU Sequential Extend] page as shown in figure 2.1.

Then, set the program counter and stack pointer (PC = H'00000800, R15 = H'00010000) in the [Registers] window and click the [Go] button. If this does not execute normally, issue a reset and execute the above procedures.

The program is executed up to the condition of Ch10 and halted. Here, the condition is satisfied in the order of Ch2 -> 1 -> 4 -> 10.



Figure 2.2 [Source] Window at Execution Halted (Sequential Break)



### 2.2.2 Trace Functions

The emulator supports the trace functions listed in table 2.7.

## Table 2.7Trace Functions

| Function                  | Internal Trace             | AUD Trace | Memory Output<br>Trace |
|---------------------------|----------------------------|-----------|------------------------|
| Branch trace              | Supported (eight branches) | Supported | Supported              |
| Range memory access trace | Supported (eight events)   | Supported | Supported              |
| Software trace            | Supported (eight events)   | Supported | Supported              |

Table 2.8 shows the type numbers that the AUD function can be used.

#### Table 2.8 Type Number and AUD Function

| Type Number  | AUD Function  |
|--------------|---------------|
| HS0005KCU01H | Not supported |
| HS0005KCU02H | Supported     |

**Branch Trace Functions:** The branch source and destination addresses, their source lines, branch types, and types of accessed bus masters are displayed.

[Setting Method]

Select the check box in the [Branch] group box in the [Branch trace] page of the [Branch trace] dialog box that opens by double-clicking on the Ch12 (Branch) column of the [Eventpoint] window. The branch condition to be acquired can be set.

| Branch trace                                                                                                                                                          | ? ×             |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| Branch trace Action                                                                                                                                                   |                 |
| Branch<br>□ Don't care<br>□ Acquire general branch instruction trace<br>□ Acquire subroutine branch instruction trace<br>□ Acquire exception branch instruction trace |                 |
|                                                                                                                                                                       |                 |
| OK Cancel App                                                                                                                                                         | dy ( <u>A</u> ) |

Figure 2.3 [Branch trace] Dialog Box

A branch trace can be acquired by selecting the [Acquire trace] check box of the [Action] page.

Note: To cancel settings, select [Delete] from the popup menu that is opened by clicking on the Ch12 (Branch) column with the right-mouse button.



**Range Memory Access Trace Functions:** The memory access within the specified range is acquired by a trace. The read cycle, write cycle, or read/write cycle can be selected as the bus type, ASID value, or bus cycle for trace acquisition.

[Setting Method]

- (i) To open the [Event condition 5] or [Event condition 6] dialog box, double-click on the Ch5 (OA) or Ch6 (OA) column of the [Eventpoint] window.
- (ii) Remove the check mark of the [Don't care] check box in the [Window address] page and enter the memory range to be set.

| Event condition 5                    | ? ×               |
|--------------------------------------|-------------------|
| Window address ASID Bus State Action |                   |
| Window address                       |                   |
| <u>S</u> tart address: H′0000000     |                   |
| End address: H'0000000               |                   |
|                                      |                   |
|                                      |                   |
|                                      |                   |
|                                      |                   |
|                                      |                   |
|                                      |                   |
| OK Cancel A;                         | oply ( <u>A</u> ) |

Figure 2.4 [Window address] Page

(iii) Open the [ASID] page, remove the check mark of the [Don't care] check box, and enter the ASID value to be set.When the ASID value is not set as a condition, do not remove the check mark of the [Don't

When the ASID value is not set as a condition, do not remove the check mark of the [Don't care] check box.

(iv) Open the [Bus state] page and specify the bus type and bus cycle that are to be set.

| Event condition 5                                       | ? ×                |
|---------------------------------------------------------|--------------------|
| Window address ASID Bus State Action                    |                    |
| Bus state<br>© Data-bus<br>© X-bus<br>© Y-bus           |                    |
| Read/Write<br>Read/Write<br><u>Read</u><br><u>Write</u> |                    |
| OK Cancel                                               | Apply ( <u>A</u> ) |

Figure 2.5 [Bus State] Page

- (v) Selecting the [Acquire trace] check box in the [Action] page enables acquiring memory access within the range.
- Note: To cancel settings, select the popup menu that is opened by clicking on the Ch5 (OA) or Ch6 (OA) column with the right-mouse button.



#### **Software Trace Function:**

Note: This function can be supported with SHC/C++ compiler (manufactured by Renesas Technology Corp.; including OEM and bundle products) V6.0 or later. However, SHC/C++ compiler (including OEM and bundle products) V8.0 or later is needed when instructions other than those compatible with SH4 are output.

When a specific instruction is executed, the PC value at execution and the contents of one general register are acquired by trace. Describe the Trace(x) function (x is a variable name) to be compiled and linked beforehand. For details, refer to the SuperH<sup>TM</sup> RISC engine C/C++ Compiler, Assembler, Optimizing Linkage Editor User's Manual.

When the load module is downloaded on the emulator and is executed while a software trace function is valid, the PC value that has executed the Trace(x) function, the general register value for x, and the source lines are displayed.

To activate the software trace function, select the [Acquire Software trace] radio button in the [Software trace] dialog box that is opened by double-clicking on the software Trace column of the [Eventpoint] window.

Note: To cancel settings, select the [Don't care] radio button in the [Software trace] dialog box or select [Delete] from the popup menu that is opened by clicking on the software Trace column with the right-mouse button.

**Internal Trace Function:** This function is activated by selecting the [Internal trace] radio button in the [Trace type] group box of the [Trace mode] page. Set the trace condition to be used.

- Notes: 1. If an interrupt is generated at the program execution start or end, including a step operation, the emulator address may be acquired. In such a case, the following message will be displayed. Ignore this address because it is not a user program address. \*\*\* EML \*\*\*
  - 2. If a completion-type exception occurs during exception branch acquisition, the next address to the address in which an exception occurs is acquired.
  - 3. Trace information cannot be acquired for the following branch instructions:
    - The BF and BT instructions whose displacement value is 0
    - Branch to H'A0000000 by reset



**AUD Trace Functions:** This function is operational when the AUD pin of the device is connected to the emulator. It is activated by selecting the [AUD trace] radio button in the [Trace type] group box of the [Trace mode] page. Set the trace condition to be used.

Table 2.9 shows the AUD trace acquisition mode that can be set in each trace function.

| Table 2.9 | AUD Trace | Acquisition | Mode |
|-----------|-----------|-------------|------|
|-----------|-----------|-------------|------|

| Туре                       | Mode               | Description                                                                                                                                                                                                     |
|----------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Continuous<br>trace occurs | Realtime trace     | When the next branch occurs while the trace information is<br>being output, all the information may not be output. The user<br>program can be executed in realtime, but some trace<br>information will be lost. |
|                            | Non realtime trace | When the next branch occurs while the trace information is<br>being output, the CPU stops operations until the information<br>is output. The user program is not executed in realtime.                          |
| Trace buffer full          | Trace continue     | This function overwrites the oldest trace information to store the latest trace information.                                                                                                                    |
|                            | Trace stop         | After the trace buffer becomes full, the trace information is no longer acquired. The user program is continuously executed.                                                                                    |

To set the AUD trace acquisition mode, click the [Trace] window with the right mouse button and select [Setting] from the pop-up menu to display the [Acquisition] dialog box. The AUD trace acquisition mode can be set in the [Trace Mode 1] or [Trace Mode 2] group box in the [Trace Mode] page of the [Acquisition] dialog box.

| Acquisition                 |                                     |                     |                    |            | ? × |
|-----------------------------|-------------------------------------|---------------------|--------------------|------------|-----|
| Trace Mode                  | ∍                                   |                     |                    |            |     |
| Trace ty<br>© AUD           | -                                   | ternal trace        | O User <u>M</u> er | mory trace |     |
| −Trace Mo<br>● <u>R</u> eal | ode 1                               | O <u>N</u> on realt | ime trace          |            |     |
| −Trace Mo                   | ode 2<br>ce continue '              | O Trace <u>s</u> to | p                  |            |     |
| AUD Moo<br>• <u>4</u> bit   | de                                  | it                  |                    |            |     |
| AUD trac                    | ce display rar                      | ige                 |                    |            |     |
| Start <u>p</u>              | ointer D'25                         | 5                   |                    |            |     |
| End pg                      | ointer D'O                          |                     |                    |            |     |
| User me                     | mory area                           |                     |                    |            |     |
| St <u>a</u> rt              | Η̈́O                                |                     |                    |            |     |
| En <u>d</u> Ac              | ddress H'3F                         | F                   |                    |            |     |
|                             | tend Mode—<br>e data <u>w</u> ith f | PPC                 |                    |            |     |
|                             |                                     |                     | ОК                 | Cance      | el  |

Figure 2.6 [Trace Mode] Page

# RENESAS

#### Notes on AUD Trace:

- 1. When the trace display is performed during user program execution, the mnemonics, operands, or source is not displayed.
- 2. The AUD branch trace function outputs the differences between newly output branch source addresses and previously output branch source addresses. The window trace function outputs the differences between newly output addresses and previously output addresses. If the previously output address is the same as the upper 16 bits, the lower 16 bits are output. If it matches the upper 24 bits, the lower 8 bits are output. If it matches the upper 28 bits, the lower 4 bits are output.

The emulator regenerates the 32-bit address from these differences and displays it in the [Trace] window. If the emulator cannot display the 32-bit address, it displays the difference from the previously displayed 32-bit address.

- 3. If the 32-bit address cannot be displayed, the source line is not displayed.
- 4. In the emulator, when multiple loops are performed to reduce the number of AUD trace displays, only the IP counts up.
- 5. In the emulator, the maximum number of trace displays is 65534 lines (32767 branches). However, the maximum number of trace displays differs according to the AUD trace information to be output. Therefore, the above pointers cannot be always acquired.
- 6. The AUD trace acquisition is not available when [User] is selected in the [UBC mode] list box of the [Configuration] dialog box. In this case, close the [Trace] window.
- 7. Do not use the AUD full-trace mode for the VIO function.
- 8. If a completion-type exception occurs during exception branch acquisition, the next address to the address in which an exception occurs is acquired.



**Memory Output Trace Functions:** This function is activated by selecting the [Use Memory trace] radio button in the [Trace type] group box of the [Trace mode] page.

In this function, write the trace data in the specified user memory range.

Specify the start address to output a trace for the [Start] edit box in the [User memory area] group box, and the end address for the [End Address] edit box. Set the trace condition to be used.

Table 2.10 shows the memory-output trace acquisition mode that can be set in each trace function.

| Туре                       | Mode               | Description                                                                                                                                                                                          |  |
|----------------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Continuous<br>trace occurs | Realtime trace     | When the next branch occurs while the trace information is being output, all the information may not be output. The us program can be executed in realtime, but some trace information will be lost. |  |
|                            | Non realtime trace | When the next branch occurs while the trace information is being output, the CPU stops operations until the information is output. The user program is not executed in realtime.                     |  |
| Trace buffer full          | Trace continue     | This function overwrites the oldest trace information to store the latest trace information.                                                                                                         |  |
|                            | Trace stop         | After the trace buffer becomes full, the trace information is no longer acquired. The user program is continuously executed.                                                                         |  |

 Table 2.10
 Memory-Output Trace Acquisition Mode



To set the memory-output trace acquisition mode, click the [Trace] window with the right mouse button and select [Setting] from the pop-up menu to display the [Acquisition] dialog box. The AUD trace acquisition mode can be set in the [Trace Mode 1] or [Trace Mode 2] group box in the [Trace Mode] page of the [Acquisition] dialog box.

| Acquisition                               | ? >                                  |
|-------------------------------------------|--------------------------------------|
| Trace Mode                                |                                      |
| ⊂Trace type<br>⊂ A <u>U</u> D trace       | ○ Internal trace ⊙ User Memory trace |
| −Trace Mode 1 −                           | ace 🔿 <u>N</u> on realtime trace     |
| -Trace Mode 2-<br>. ● <u>T</u> race conti | inue O Trace <u>s</u> top            |
| AUD Mode                                  | O <u>B</u> bit                       |
| AUD trace displa                          | ay range                             |
| Start pointer                             | D'255                                |
| End p <u>o</u> inter                      | D'0                                  |
| User memory ar                            | ea                                   |
| St <u>a</u> rt                            | Н'3000                               |
| En <u>d</u> Address                       | H'33FF                               |
| Trace Extend M                            |                                      |
|                                           | OK Cancel                            |

Figure 2.7 [Trace Mode] Page

Notes: 1. Use only the following addresses in the memory range for which trace is output: <External memory area> CS0, CS2, CS4, CS5A, CS5B, CS6A, and CS6B <Internal memory area> URAM: H'055E0000 to H'0561FFFF XRAM: H'05007000 to H'05008FFF YRAM: H'05017000 to H'05018FFF Note that this address is on the system bus and not supported for the MMU or cache.

- 2. In the memory range for output, do not specify the ranges that the user program has been downloaded or the user program accesses.
- 3. The range for trace output must be 1 MB or less.

### 2.2.3 Notes on Using the JTAG (H-UDI) Clock (TCK) and AUD Clock (AUDCK)

- 1. Set the JTAG clock (TCK) frequency to lower than the frequency of the SH7348 peripheral module clock (CKP).
- 2. Set the AUD clock (AUDCK) frequency to 50 MHz or lower. If the frequency is higher than 50 MHz, the emulator will not operate normally.
- 3. The set value of the JTAG clock (TCK) is initialized by executing [Reset CPU] or [Reset Go].

### 2.2.4 Notes on Setting the [Breakpoint] Dialog Box

- 1. When an odd address is set, the next lowest even address is used.
- 2. A BREAKPOINT is accomplished by replacing instructions of the specified address. Accordingly, it can be set only to the RAM areas in CS0 to CS6 and the internal RAM areas. However, a BREAKPOINT cannot be set to the following addresses:
  - ROM areas in CS0 to CS6
  - Areas other than the internal RAM
  - Areas other than CS0 to CS6
  - A slot instruction of a delayed branch instruction
  - An area that can be only read by MMU
- 3. During step operation, BREAKPOINTs are disabled.
- 4. When execution resumes from the address where a BREAKPOINT is specified, single-step operation is performed at the address and execution is continued from the next PC value. Therefore, realtime operation cannot be performed.
- 5. When a BREAKPOINT is set to the slot instruction of a delayed branch instruction, the PC value becomes an illegal value. Accordingly, do not set a BREAKPOINT to the slot instruction of a delayed branch instruction.



6. Note on DSP repeat loop:

A BREAKPOINT is equal to a branch instruction. In some DSP repeat loops, branch instructions cannot be set. For these cases, do not set BREAKPOINTs. Refer to the hardware manual for details.

- 7. When the [Normal] option is selected in the [Memory area] group box in the [General] page of the [Configuration] dialog box, a BREAKPOINT is set to a physical address or a virtual address according to the SH7348 MMU status during command input when the VPMAP\_SET command setting is disabled. The ASID value of the SH7348 PTEH register during command input is used. When VPMAP\_SET command setting is enabled, a BREAKPOINT is set to a physical address into which address translation is made according to the VP\_MAP table. However, for addresses out of the range of the VP\_MAP table, the address to which a BREAKPOINT is set depends on the SH7348 MMU status during command input. Even when the VP\_MAP table is modified after BREAKPOINT setting, the address translated when the BREAKPOINT is set valid.
- 8. When the [Physical] option is selected in the [Memory area] group box in the [General] page of the [Configuration] dialog box, a BREAKPOINT is set to a physical address. A BREAKPOINT is set after disabling the SH7348 MMU upon program execution. After setting, the MMU is returned to the original state. When a break occurs at the corresponding virtual address, the cause of termination displayed in the status bar and the [Output] window is ILLEGAL INSTRUCTION, not BREAKPOINT.
- 9. When the [Virtual] option is selected in the [Memory area] group box in the [General] page of the [Configuration] dialog box, a BREAKPOINT is set to a virtual address. A BREAKPOINT is set after enabling the SH7348 MMU upon program execution. After setting, the MMU is returned to the original state. When an ASID value is specified, the BREAKPOINT is set to the virtual address corresponding to the ASID value. The emulator sets the BREAKPOINT after rewriting the ASID value to the specified value, and returns the ASID value to its original value after setting. When no ASID value is specified, the BREAKPOINT is set to a virtual address corresponding to the ASID value at command input.
- 10. An address (physical address) to which a BREAKPOINT is set is determined when the BREAKPOINT is set. Accordingly, even if the VP\_MAP table is modified after BREAKPOINT setting, the BREAKPOINT address remains unchanged. When a BREAKPOINT is satisfied with the modified address in the VP\_MAP table, the cause of termination displayed in the status bar and the [Output] window is ILLEGAL INSTRUCTION, not BREAKPOINT.
- 11. If an address of a BREAKPOINT cannot be correctly set in the ROM or flash memory area, a mark will be displayed in the [BP] area of the address on the [Source] or [Disassembly] window by refreshing the [Memory] window, etc. after Go execution. However, no break will occur at this address. When the program halts with the event condition, the mark disappears.



### 2.2.5 Notes on Setting the [Event Condition] Dialog Box and the BREAKCONDITION\_ SET Command

- 1. When [Go to cursor], [Step In], [Step Over], or [Step Out] is selected, the settings of Event Condition 3 are disabled.
- 2. When an Event Condition is satisfied, emulation may stop after two or more instructions have been executed.
- 3. If a PC break address condition is set to the slot instruction after a delayed branch instruction, user program execution cannot be terminated before the slot instruction execution; execution stops before the branch destination instruction.

### 2.2.6 Note on Setting the UBC\_MODE Command

In the [Configuration] dialog box, if [User] is set while the [UBC mode] list box has been set, Ch10 (IA\_OA\_R) and Ch11 (OA\_OA\_CT\_R) of Event Condition cannot be used.

### 2.2.7 Note on Setting the PPC\_MODE Command

In the [Configuration] dialog box, if [User] is set while the [PPC mode] list box has been set, Ch1 and Ch2 of the performance analysis function and options 1 and 2 of the profile function cannot be used.



### 2.2.8 Performance Measurement Function

The emulator supports the performance measurement function.

1. Setting the performance measurement conditions

To set the performance measurement conditions, use the [Performance Analysis] dialog box and the PERFORMANCE\_SET command. When a channel line on the [Performance Analysis] window is clicked with the right mouse button, the popup menu is displayed and the [Performance Analysis] dialog box is displayed by selecting [Setting].

| Performance Analysis                                                                                                                                                                                                                                                                                                                           | ? ×       |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| Condition Cycle                                                                                                                                                                                                                                                                                                                                |           |
| Don't Care     Selection of a count item     CPU performance     Oycle     Count     Distruction     Deranch     Deranch     Deretormance     TLB performance     Distruction bus performance     Distruction bus performance     Access count     Access miss count     Waited cycle     System bus performance     Extend counter     Enable | mance     |
|                                                                                                                                                                                                                                                                                                                                                | OK Cancel |

Figure 2.8 [Performance Analysis] Dialog Box



Note: For the command line syntax, refer to the online help.

(a) Specifying the measurement start/end conditions

Set the performance measurement conditions in the [Action] page after conditions have been set in the [Event Condition] dialog box that is opened by double-clicking Ch1 to Ch6 and Ch8 to Ch12 on the [Event Condition] sheet of the [Eventpoint] window.

- Notes: 1. When no measurement start/end conditions are specified, measurement is started by executing a program and ended when an event condition is satisfied.
  - 2. When only the measurement start or end condition is specified, performance cannot be measured. Be sure to specify both of the measurement start and end conditions.
  - 3. When the measurement start/end conditions are specified, step operation cannot be performed.

| Item |                 | Description                                                                                                                |
|------|-----------------|----------------------------------------------------------------------------------------------------------------------------|
| PA1  | pa1_start_point | Specifies the conditions of Event Condition that has been set as the measurement start condition of performance channel 1. |
|      | pa1_end_point   | Specifies the conditions of Event Condition that has been set as the measurement end condition of performance channel 1.   |
| PA2  | pa2_start_point | Specifies the conditions of Event Condition that has been set as the measurement start condition of performance channel 2. |
|      | pa2_end_point   | Specifies the conditions of Event Condition that has been set as the measurement end condition of performance channel 2.   |
| PA3  | pa3_start_point | Specifies the conditions of Event Condition that has been set as the measurement start condition of performance channel 3. |
|      | pa3_end_point   | Specifies the conditions of Event Condition that has been set as the measurement end condition of performance channel 3.   |
| PA4  | pa4_start_point | Specifies the conditions of Event Condition that has been set as the measurement start condition of performance channel 4. |
|      | pa4_end_point   | Specifies the conditions of Event Condition that has been set as the measurement end condition of performance channel 4.   |

#### Table 2.11 Conditions Specified in the [Action] Page





Figure 2.9 [Action] Page

Note: PA1 or PA2 cannot be set for Ch8 and Ch9.

#### (b) Measurement tolerance

- The measured value includes tolerance.
- Tolerance will be generated before or after a break.

For details, see table 2.14.

#### (c) Measurement items

Items are measured in the [Performance Analysis] dialog box for each channel from Ch1 to Ch4. A maximum of four conditions can be specified at the same time. Table 2.12 shows the measurement items. (Options in table 2.12 are parameters for <mode> of the PERFORMANCE\_SET command. They are displayed in CONDITION of the [Performance Analysis] window.)



| Classification     | Туре                    | Measurement Item                                      | Option | Note                                                                                                                                                    |
|--------------------|-------------------------|-------------------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| Disabled           |                         |                                                       | None   | Not measured.                                                                                                                                           |
| CPU<br>performance | Cycle                   | Elapsed cycles                                        | AC     | Except for power-on period; counted by the CPU clock.                                                                                                   |
|                    |                         | Cycles executed in privileged mode                    | PM     | The number of privileged-<br>mode cycles among the<br>number of elapsed cycles.                                                                         |
|                    |                         | Cycles for asserting the SR.BL bit                    | BL     | The number of cycles when<br>the SR.BL bit = 1 among the<br>number of elapsed cycles.                                                                   |
|                    | Instruction             | Number of effective<br>instructions issued            | I      | The number of execution<br>instructions = number of valid<br>instructions issued + number<br>of cases of simultaneous<br>execution of two instructions. |
|                    |                         |                                                       |        | The number of valid<br>instructions means the<br>number of completed<br>instructions.                                                                   |
|                    |                         | Number of 2<br>instruction executed<br>simultaneously | 21     | The number of times that two<br>instructions are executed<br>simultaneously among the<br>valid instructions issued.                                     |
|                    | Branch                  | Number of<br>unconditional branch                     | BT     | The number of unconditional<br>branches other than branches<br>occurring after an exception.<br>However, RTE is counted.                                |
|                    | Exception, interruption | Number of exceptions accepted                         | EA     | Interrupts are included.                                                                                                                                |
|                    |                         | Number of interrupts accepted                         | INT    | NMI is included.                                                                                                                                        |
|                    |                         | Number of UBC channel hit                             | UBC    | Performs OR to count the number of channel-hits in the CPU.                                                                                             |



| Classification               | Туре          | Measurement Item                                                | Option | Note                                                                                                                                                   |
|------------------------------|---------------|-----------------------------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| CPU<br>performance<br>(cont) | Stalled cycle | Cycles stalled in full-<br>trace mode (with<br>multi-counts)    | SFM    | All items are counted independently.                                                                                                                   |
|                              |               | Cycles stalled in full-<br>trace mode (without<br>multi-counts) | SF     | This item is not counted if the<br>stall cycle is generated<br>simultaneously with a stall<br>cycle that has occurred due<br>to instruction execution. |
| TLB<br>performance           | TLB           | Number of UTLB miss for instruction fetch                       | UMI    | The number of TLB-miss<br>exceptions generated by an<br>instruction fetch (number of<br>EXPEVT sets).                                                  |
|                              |               | Number of UTLB miss for operand fetch                           | UMO    | The number of TLB-miss<br>exceptions generated by an<br>operand access (number of<br>EXPEVT sets).                                                     |
|                              |               | Number of ITLB miss                                             | IM     | The number of ITLB misses<br>for valid accesses (does not<br>include UTLB hits or misses).                                                             |
| Instruction bus performance  | Instruction   | Number of memory<br>accesses for<br>instruction fetch           | MIF    | The number of memory<br>accesses by an instruction<br>fetch.                                                                                           |
|                              |               |                                                                 |        | Accesses canceled by an<br>instruction-fetch bus are not<br>counted.                                                                                   |
|                              |               |                                                                 |        | Instruction fetches, which<br>have been fetched in<br>anticipation of a branch but<br>not actually executed, are<br>counted.                           |
|                              |               |                                                                 |        | Accesses by the PREFI instruction are included.                                                                                                        |
|                              |               | Number of instruction cache access                              | IC     | The number of accesses for<br>an instruction cache during<br>memory access of the<br>opcode.                                                           |



| Classification                           | Туре                  | Measurement Item                                                                         | Option | Note                                                                                                                                                                                                                                                                                            |
|------------------------------------------|-----------------------|------------------------------------------------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Instruction bus<br>performance<br>(cont) | Instruction<br>(cont) | Number of<br>instruction cache<br>miss                                                   | ICM    | The number of cache misses<br>by an instruction cache<br>access (the number of<br>accesses to the outside of the<br>CPU core due to a cache<br>miss).                                                                                                                                           |
|                                          |                       | Number of internal-<br>RAM access for<br>instruction fetch (XY-<br>RAM or L memory)      | XL     | The number of accesses for<br>the XY memory in the<br>SH7348 during memory<br>accesses of the opcode.                                                                                                                                                                                           |
| Operand bus performance                  | Access<br>count       | Number of memory<br>access for operand<br>fetch (READ)                                   | MR     | The number of memory<br>accesses by an operand read<br>(equal to loading on the<br>operand bus).                                                                                                                                                                                                |
|                                          |                       |                                                                                          |        | Accesses by the PREF<br>instruction or canceled<br>accesses are not included.                                                                                                                                                                                                                   |
|                                          |                       | Number of memory<br>access for operand<br>fetch (WRITE)                                  | MW     | The number of memory<br>accesses by an operand write<br>(equal to storing memory on<br>the operand bus).                                                                                                                                                                                        |
|                                          |                       |                                                                                          |        | Canceled accesses are not<br>included.                                                                                                                                                                                                                                                          |
|                                          |                       | Number of operand<br>cache access<br>(READ)                                              | CR     | The number of operand-<br>cache reads during memory<br>access (read) of an operand.                                                                                                                                                                                                             |
|                                          |                       | Number of operand<br>cache access<br>(WRITE)                                             | CW     | The number of operand-<br>cache reads during memory<br>access (write) of an operand.                                                                                                                                                                                                            |
|                                          |                       | Number of internal-<br>RAM access for<br>operand fetch<br>(READ) (XY-RAM or<br>L memory) | XLR    | The number of accesses to<br>XY memory in the SH7348<br>during memory access (read)<br>of an operand.<br>(Accesses via the XY bus and<br>the operand bus are included.<br>When MOVX and MOVY are<br>executed simultaneously, it<br>increments one count<br>regardless of the read or<br>write.) |



| Classification                       | Туре                   | Measurement Item                                                                          | Option | Note                                                                                                                                                                                                                                                                                          |
|--------------------------------------|------------------------|-------------------------------------------------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operand bus<br>performance<br>(cont) | Access<br>count (cont) | Number of internal-<br>RAM access for<br>operand fetch<br>(WRITE) (XY-RAM<br>or L memory) | XLW    | The number of accesses to XY<br>memory in the SH7348 during<br>memory access (write) of an<br>operand.<br>(Accesses via the XY bus and<br>the operand bus are included.<br>When MOVX and MOVY are<br>executed simultaneously, it<br>increments one count<br>regardless of the read or write.) |
|                                      |                        | Number of U-RAM<br>access (READ)                                                          | UR     | The number of U-memory<br>accesses during memory<br>access (read) of an operand.<br>(Accesses via the cache are<br>not included.)                                                                                                                                                             |
|                                      |                        | Number of U-RAM<br>access (WRITE)                                                         | UW     | The number of U-memory<br>accesses during memory<br>access (write) of an operand.<br>(Accesses via the cache are<br>not included.)                                                                                                                                                            |
|                                      | Access<br>miss count   | Number of operand cache miss (READ)                                                       | CMR    | The number of cache misses<br>by an operand cache access<br>(read) (number of accesses to<br>the outside of the CPU core<br>due to a cache miss).                                                                                                                                             |
|                                      |                        |                                                                                           |        | Cache misses are not counted by the PREF instruction.                                                                                                                                                                                                                                         |
|                                      |                        | Number of operand cache miss (WRITE)                                                      | CMW    | The number of cache misses<br>by an operand cache access<br>(write) (number of accesses to<br>the outside of the CPU core<br>due to a cache miss).                                                                                                                                            |
|                                      |                        |                                                                                           |        | Write-through accesses are not counted.                                                                                                                                                                                                                                                       |
|                                      |                        |                                                                                           |        | Cache misses are not counted by the PREF instruction.                                                                                                                                                                                                                                         |
|                                      |                        | Number of U-RAM read-buffer miss                                                          | UBM    |                                                                                                                                                                                                                                                                                               |



| Classification                                                      | Туре            | Measurement Item                                   | Option | Note                                                                                                                                                    |
|---------------------------------------------------------------------|-----------------|----------------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operand bus<br>performance<br>(cont)                                | Waited<br>cycle | Waited cycles for<br>operand fetch<br>(READ)       | WOR    | The number of wait cycles by a memory access (read) of an operand.                                                                                      |
|                                                                     |                 | Waited cycles for<br>operand fetch<br>(WRITE)      | WOW    | The number of wait cycles by a memory access (write) of an operand.                                                                                     |
|                                                                     |                 | Waited cycles for<br>operand cache miss<br>(READ)  | WCMR   | The number of wait cycles by<br>an operand cache miss (read)<br>(however, the number of wait<br>cycles of cache FIII is included<br>due to contention). |
|                                                                     |                 | Waited cycles for<br>operand cache miss<br>(WRITE) | WCMW   | The number of wait cycles by an operand cache miss (write).                                                                                             |
| System bus<br>performance<br>(only available<br>for Ch3 and<br>Ch4) | System bus      | Number of requests                                 | RQ     | The number of valid bus cycles<br>(cells) is counted by the<br>system bus clock.                                                                        |
|                                                                     |                 | Number of responses                                | RS     | The number of valid bus cycles<br>(cells) is counted by the<br>system bus clock.                                                                        |
|                                                                     |                 | Waited cycles for<br>request                       | WRQ    | The cycles for an issued<br>request (req), that no<br>acceptance signal (gnt) is<br>issued to, are counted by the<br>system bus clock.                  |
|                                                                     |                 |                                                    |        | Even if the waits are issued<br>simultaneously for multiple<br>requests, they are counted as<br>1.                                                      |
|                                                                     |                 | Waited cycles for<br>response                      | WRS    | The cycles for an issued<br>response (r_req), that no<br>acceptance signal (r_gnt) is<br>issued to, are counted by the<br>system bus clock.             |
|                                                                     |                 |                                                    |        | Even if the waits are issued<br>simultaneously for multiple<br>requests, they are counted as<br>1.                                                      |



Table 2.13 shows the measurement items and methods that are mainly used.

| Main Measurement Item                                        | Measurement Method                                                                                                                                                                                                                                                     |
|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Elapsed time                                                 | Number of elapsed cycles x CPU clock cycles                                                                                                                                                                                                                            |
| Number of execution instructions                             | Number of valid instructions issued + number of cases of<br>simultaneous execution of two instructions                                                                                                                                                                 |
| Number of interrupts accepted                                | Number of exceptions accepted                                                                                                                                                                                                                                          |
| Number of instruction fetches (for both cache and non-cache) | Number of memory accesses in an opcode                                                                                                                                                                                                                                 |
| Instruction-cache hit ratio                                  | (Number of instruction-cache accesses- instruction-cache miss counts)/instruction-cache access counts                                                                                                                                                                  |
| Number of operand accesses (for both cache and non-cache)    | Number of memory accesses in an operand (read) + number of memory accesses in an operand (write)                                                                                                                                                                       |
| Operand-cache hit ratio (read)                               | (Number of operand-cache accesses (read) – number of operand-cache misses (read))/number of operand-cache accesses (read)                                                                                                                                              |
| Operand-cache hit ratio (write)                              | (Number of operand-cache accesses (write) – number of operand-cache misses (write))/ number of operand-cache accesses (write)                                                                                                                                          |
| Operand-cache hit ratio                                      | (Number of operand-cache accesses (read) + number of<br>operand-cache accesses (write) – number of operand-cache<br>misses (read) – number of operand-cache misses<br>(write))/(number of operand-cache accesses (read) + number<br>of operand-cache accesses (write)) |
| System bus: occupied rate of request bus                     | (The equivalent CPU clock value of the number of requests)/number of elapsed cycles                                                                                                                                                                                    |
| System bus: occupied rate of response bus                    | (The equivalent CPU clock value of the number of responses)/number of elapsed cycles                                                                                                                                                                                   |

 Table 2.13
 Main Measurement Items



Each measurement condition is also counted when conditions in table 2.14 are generated.

| Measurement Condition                               | Notes                                                                                                                                                                                                        |
|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| No caching due to the settings of TLB cacheable bit | Counted for accessing the cacheable area.                                                                                                                                                                    |
| Cache-on counting                                   | Accessing the non-cacheable area is counted less than the actual number of cycles and counts. Accessing the cacheable, X/Y-RAM, and U-RAM areas is counted more than the actual number of cycles and counts. |
| Branch count                                        | The counter value is incremented by 2. This means that two cycles are valid for one branch.                                                                                                                  |

 Table 2.14
 Performance Measurement Conditions to be Counted

- Notes: 1. In the non-realtime trace mode of the AUD trace and memory output trace, normal counting cannot be performed because the generation state of the stall or the execution cycle is changed.
  - 2. Since the clock source of the counter is the CPU clock, counting also stops when the clock halts in the sleep mode.
- (d) Extension setting of the performance-result storing counter

The 32-bit counter stores the result of performance, and two counters can be used as a 64-bit counter.

To set a 64-bit counter, check the [Enable] check box in the [Extend counter] group box of the [Performance Analysis] dialog box for Ch1 and Ch3.

2. Displaying the result of performance

The result of performance is displayed in the [Performance Analysis] window or the PERFORMANCE\_ANALYSIS command in hexadecimal (32 bits).

However, when the extension counter is enabled, it is displayed in hexadecimal (64 bits).

- Note: If a performance counter overflows as a result of measurement, "\*\*\*\*\*\*\*" will be displayed.
- 3. Initializing the measured result

To initialize the measured result, select [Initialize] from the popup menu in the [Performance Analysis] window or specify INIT with the PERFORMANCE\_ANALYSIS command.



# RENESAS

# SuperH<sup>™</sup> Family E10A-USB Emulator Additional Document for User's Manual Supplementary Information on Using the SH7348

| Publication Date: | Rev.1.00, November 2, 2005          |
|-------------------|-------------------------------------|
| Published by:     | Sales Strategic Planning Div.       |
|                   | Renesas Technology Corp.            |
| Edited by:        | Customer Support Department         |
|                   | Global Strategic Communication Div. |
|                   | Renesas Solutions Corp.             |

© 2005. Renesas Technology Corp., All rights reserved. Printed in Japan.

Renesas Technology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan



http://www.renesas.com

#### **RENESAS SALES OFFICES**

Refer to "http://www.renesas.com/en/network" for the latest and detailed information.

Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501

Reness Technology Europe Limited Dukes Meadow, Milliboard Road, Bourne End, Buckinghamshire, SL8 5FH, United Kingdom Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900

Renesas Technology (Shanghai) Co., Ltd. Unit2607 Ruijing Building, No.205 Maorning Noad (S), Shanghai 200020, China Tel: <86> (21) 6472-1001, Fax: <86> (21) 6415-2952

Renesas Technology Hong Kong Ltd. 7th Floor, North Tower, Wold Finance Centre, Harbour City, 1 Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: e852-2265-6888, Fax: e852-2730-6071

Renesas Technology Taiwan Co., Ltd. 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999

Renesas Technology Singapore Pte. Ltd. 1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001

Renesas Technology Korea Co., Ltd. Kukje Center Bidg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> 2-796-3115, Fax: <82> 2-796-2145

Renesas Technology Malaysia Sdn. Bhd. Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jalan Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tei < :603 - 7955-5930, Fax: < :603 - 7955-9310

# SuperH<sup>™</sup> Family E10A-USB Emulator Additional Document for User's Manual Supplementary Information on Using the SH7348



Renesas Electronics Corporation 1753, Shimonumabe, Nakahara-ku, Kawasaki-shi, Kanagawa 211-8668 Japan

REJ10J1146-0100