

## ISL70003ASEHEV2Z

## User's Manual: Evaluation Board

**High Reliability** 

User's Manual

Rev 1.00 Dec 2017

# **inter<sub>sil</sub>**

#### ISL70003ASEHEV2Z

Evaluation Board

UG046 Rev. 1.00 Dec 12, 2017

USER'S MANUAL

#### 1. Overview

The ISL70003ASEHEV2Z evaluation board demonstrates the performance of the <u>ISL70003ASEH</u> product as a 12V input to 3.3V output, 6A output current POL regulator, with a significantly reduced size footprint compared to the ISL70003ASEHEV1Z platform, making it ideal for wiring into an existing circuit. For more detailed information, refer to the <u>ISL70003ASEH</u> datasheet.

The ISL70003ASEHEV2Z evaluation board accepts a nominal input voltage of 12V and provides a regulated output voltage of 3.3V with output current ranging from 0A to 6A. There is a green LED indicating PGOOD. The input voltage and output voltage presets can be changed to alternate voltages by resistor substitutions.

The ISL70003ASEHEV2Z evaluation board is configured to run from the nominal 300kHz internal oscillator of the ISL70003ASEH.

#### 1.1 Key Features

- Simple to use
- Small size PCB, 2.25 sq. inches
- Power-good LED

#### 1.2 Specifications

This board has been configured and optimized for the following operating conditions:

- 12V  $V_{IN}$ , 3.3V  $V_{OUT}$ ,  $I_{OUT} = 6A$  maximum
- Power density of 9W/sq. inch of active area
- 89% peak efficiency

#### 1.3 Ordering Information

| Part Number      | Description                                                                                       |
|------------------|---------------------------------------------------------------------------------------------------|
| ISL70003ASEHEV2Z | ISL70003ASEH radiation and SEE hardened 3V to 12V, 6A synchronous buck regulator evaluation board |

#### 1.4 Related Literature

• For a full list of related documents, visit our website

• <u>ISL70003ASEH</u> product page



Figure 1. ISL70003ASEHEV2Z Block Diagram



#### 2. Functional Description

A complete evaluation of this board is easily accomplished and the user can easily change the operating points by changing resistor values. Use the following instructions to change the output voltage, the  $V_{IN}$  POR, and Overcurrent Protection (OCP) thresholds to allow for a customized evaluation.

#### 2.1 What's Inside

The evaluation board includes the following:

- ISL70003ASEHEV2Z evaluation board
- ISL70003ASEH datasheet
- UG046, "ISL70003ASEHEV2Z Evaluation Board User Guide"

#### 2.2 Recommended Test Equipment

- 12V power supply with at least 5A current capability
- Electronic load capable of sinking current to 7A
- Digital multimeters (DMMs)
- A 500MHz dual or quad trace oscilloscope

#### 2.3 Quick Start Guide

- (1) Set the power supply voltage to 12V. Connect the positive lead of the power supply to VIN and the negative lead of the power supply to GND.
- (2) Turn on the power supply.
- (3) Connect one DMM to monitor the input voltage and another DMM to monitor the output voltage. Confirm it is 3.3V.

#### 2.4 Setting Other Output Voltages

The output voltage of the regulator is programmed through an external resistor divider that scales the output voltage relative to the 0.6V reference voltage. The output voltage is set for 3.3V on this circuit. To modify the output voltage, substitute  $R_4$  for a different value according to Equation 1:

(EQ. 1) 
$$R_4(k\Omega) = \frac{15}{V_{OUT} - 0.6V}$$

#### 2.5 Changing the V<sub>IN</sub> POR Voltage Threshold

After the EN input requirement is met, the ISL70003ASEH remains in shutdown until the voltage at the POR pin rises above its threshold. The POR circuitry prevents the controller from attempting to soft-start before sufficient bias is present at the PVINx pins. The rising POR Vth is set for ~10.2V on this circuit, see Figure 13.

The POR threshold voltage is also programmed through an external resistor divider. To modify the rising POR threshold voltage ( $V_{PORR}$ ), substitute PORR2 for a different value according to <u>Equation 2</u>:

(EQ. 2) **PORR2 = 100k** ÷ 
$$\left[\left(\frac{V_{PORR} - 1.2V}{0.6}\right) - 1\right]$$

#### 2.6 Changing the Overcurrent Protection Level

The ISL70003ASEH features dual redundancy in the overcurrent detection circuitry, which helps avoid false overcurrent triggering due to single-event effects. Two external 4.02k $\Omega$  resistors (ROCA, ROCB) from pins OCSETA and OCSETB to AGND set the inductor peak current threshold at ~8.96A for the Overcurrent Protection (OCP) trip point. See Figure 15 for the relationship between the peak current sensed in the IC and the DC output current. Use Equation 3 to determine the resistor value for the desired peak inductor overcurrent protection level.

 $\text{ROC}(\text{A}/\text{B})(\Omega) = \frac{36024}{\text{I}_{\text{OCP}}(\text{A})}$ (EQ. 3)

#### 3. PCB Layout Guidelines

PCB design is critical to high-frequency switching regulator performance. Careful component placement and trace routing are necessary to reduce voltage spikes and minimize undesirable voltage drops. Selection of a suitable thermal interface material is also required for optimum heat dissipation and to provide lead strain relief.

Optimize load regulation by reducing noise from the power and digital grounds into the analog ground by splitting ground into three planes; analog, digital, and power. Bypass or ground pins accordingly to their design preferred ground. Independently tie each of the analog and digital grounds to power ground through a single trace in a low noise area.

#### 3.1 PCB Plane Allocation

On the ISL70003ASEHEV2Z, four layers of two ounce copper is used as recommended. Layer 2 should be a dedicated ground plane with all critical component ground connections made with vias to this layer. Layer 3 should be a dedicated power plane split between the input and output power rails. Layers 1 and 4 should be used primarily for signals, but can also provide additional power and ground islands as required. This evaluation platform is designed with 6A maximum of output current capability.

#### 3.2 PCB Component Placement

Components should be placed as close as possible to the IC to minimize stray inductance and resistance. Prioritize the placement of bypass capacitors on the pins of the IC in the order shown: REF, SS, AVDD, DVDD, PVINx (high-frequency capacitors), EN, PGOOD, PVINx (bulk capacitors).

Locate the output voltage resistive divider as close as possible to the FB pin of the IC. The top leg of the divider should connect directly to the POL and the bottom leg of the divider should connect directly to AGND. The junction of the resistive divider should connect directly to the FB pin.

When designing for >6A of output current place a Schottky clamp diode as close as possible to the LXx and PGNDx pins of the IC. A small series R-C snubber connected from the LXx pins to the PGNDx pins can be used to damp high-frequency ringing on the LXx pins if desired.

#### 3.3 LXx Connection

Use a small island of copper to connect the LXx pins of the IC to the output inductor on layers 1 and 4. Void the copper on layers 2 and 3 adjacent to the island to minimize capacitive coupling to the power and ground planes. Place most of the island on layer 4 to minimize the amount of copper that must be voided from the ground plane (layer 2).

Keep all other signal traces as short as possible.

#### 3.4 High Current Protection Clamp

When using the ISL70003ASEH to output current levels >6A, it is required to implement a LX to PGND Schottky diode clamp to prevent damage to the lower power FET devices. The MBRS320T3G diode is used on the ISL70003ASEHEV1Z evaluation platform but is not included on this evaluation platform.

#### 3.5 Lead Strain Relief

The package leads protrude from the bottom of the package and the leads need forming to provide strain relief. On the heatsink package R64.C, the lead forming should be made so that the bottom of the heatsink and the formed leads are flush.

#### 3.6 Heatsink Mounting Guidelines

The R64.C package has a heatsink mounted on the underside of the package. Use the following JESD-51x series guidelines to mount the package:

- (1) Place a thermal land on the PCB under the heatsink. The land should be approximately the same size as to 1mm larger than the 10.16mm loss.
- (2) Place an array of thermal vias below the thermal land.
  - Via array size:  $\sim 9x9 = 81$  thermal vias.
  - Via diameter: ~0.3mm drill diameter with plated copper on the inside of each via.
  - Via pitch: ~1.2mm.
  - Vias should drop to and contact as much metal area as feasible to provide the best thermal path.

#### 3.7 Heatsink Electrical Potential

The heatsink is connected to pin 50 within the package; thus the PCB design and potential applied to pin 50 will therefore define the heatsink potential.

#### 3.8 Heatsink Mounting Materials

In the case of electrically conductive mounting methods (conductive epoxy, solder, etc.) the thermal land, vias, and connected plane(s) below must be the same potential as pin 50.

In the case of electrically nonconductive mounting methods (nonconductive epoxy), the heatsink and pin 50 could have different electrical potential than the thermal land, vias, and connected plane(s) below.

#### 3.9 ISL70003ASEHEV2Z Evaluation Board



Figure 2. ISL70003ASEH Top View



Figure 3. ISL70003ASEH Bottom View



#### 3.10 ISL70003ASEHEV2Z Circuit Schematic



ISL70003ASEHEV2Z

UG046 Rev. 1.00 Dec 12, 2017

intersil

Page 8 of 16

#### 3.11 Bill of Materials

The bill of materials shows components that are representative of the types needed for a design, but these components are not space qualified. Equivalent space qualified components would be required for flight applications.

| Reference Designator | Qty | Description                                                 | Part Number             | Manufacturer     |
|----------------------|-----|-------------------------------------------------------------|-------------------------|------------------|
|                      | 1   | PWB-PCB, ISL70003ASEHEV2Z,<br>REVB, ROHS                    | ISL70003ASEHEV2ZREVBPCB | Imagineering Inc |
| СТ                   | 1   | CAP, SMD, 1206, 390pF, 50V, 1%, C0G,<br>ROHS                | 12065A391FAT2A          | AVX              |
| CC1, CC2             | 2   | CAPACITOR, SMD, 1812, 10µF, 25V, 20%, X7R                   | C4532X7R1E106M          | ТДК              |
| CO3                  | 1   | CAPACITOR, SMD, 2220, 10µF, 25V, 20%, X7R                   | C5750X7R1E106M          | ТДК              |
| C3, C10              | 2   | CAP, SMD, 0603, 1000pF, 50V, 5%, C0G,<br>ROHS               | GRM1885C1H102JA01D      | Murata           |
| CPG                  | 1   | CAP, SMD, 0603, 0.01µF, 16V, 10%,<br>X7R, ROHS              | C0603X7R160-103KNE      | Venkel           |
| CSS                  | 1   | CAP, SMD, 0603, 0.1µF, 50V, 10%, X7R,<br>ROHS               | 06035C104KAT2A          | AVX              |
| C1                   | 1   | CAP, SMD, 0603, 12pF, 50V, 5%, NP0,<br>ROHS                 | C1608C0G1H120J          | ТДК              |
| CREF                 | 1   | CAP, SMD, 0603, 0.22µF, 16V, 10%,<br>X7R, ROHS              | C1608X7R1C224K          | ТДК              |
| C2                   | 1   | CAP, SMD, 0603, 2700pF, 50V, 10%,<br>X7R, ROHS              | ECJ-1VB1H272K           | Panasonic        |
| C7,C8                | 2   | CAP, SMD, 0603, 6800pF, 16V, 10%,<br>X7R, ROHS              | C0603X7R160-682KNE      | Venkel           |
| C9                   | 0   | CAP, SMD, 0603, DNP-PLACE<br>HOLDER, ROHS                   |                         |                  |
| C4, C5, C6           | 3   | CAP, SMD, 0805, 0.47µF, 50V, 10%,<br>X7R, ROHS              | C0805X7R500-474KNE      | Venkel           |
| CC4, CC8             | 2   | CAP, SMD, 1812, 0.1µF, 630V, 10%,<br>X7R, ROHS              | GRM43DR72J104KW01L      | Murata           |
| CO1, CIN1, CIN2      | 3   | CAP-TANT, SMD, 7.3x4.3x4.3, 150μF,<br>16V, 20%, 15mΩ, ROHS  | T530X157M016ATE015      | Kemet            |
| CPOR                 | 1   | CAP, SMD, 1210, 0.01µF, 500V, 10%,<br>X7R, ROHS             | VJ1210Y103KXEAT5Z       | Vishay/Vitramon  |
| L1                   | 1   | COIL-PWR INDUCTOR, SMD,<br>12.9x13.2, 3.3µH, 20%, 12A, ROHS | IHLP5050CEER3R3M01      | Vishay           |
| TP1-TP4              | 4   | CONN-TURRET, TERMINAL POST, TH, ROHS                        | 1514-2                  | Keystone         |
| TP5                  | 1   | CONN-MINI TEST POINT, VERTICAL,<br>WHITE, ROHS              | 5002                    | Keystone         |
| TPB1, TPB2           | 2   | CONN-COMPACT TEST POINT, SMD,<br>ROHS                       | 5016                    | Keystone         |
| 02                   | 1   | LED, SMD, 0603, GREEN CLEAR, 2V, 20mA, 571nm, 35mcd, ROHS   | LTST-C190KGKT           | Liteon/Vishay    |
| U1                   | 1   | IC-RAD-HARD BUCK REGULATOR,<br>64P, CQFP, CLASS V, ROHS     | ISL70003ASEHVFE         | Intersil         |

| Reference Designator | Qty | Description                                                | Part Number              | Manufacturer          |
|----------------------|-----|------------------------------------------------------------|--------------------------|-----------------------|
| Q2                   | 1   | TRANSISTOR,N-CHANNEL, 3LD, SOT-<br>23, 60V, 115mA, ROHS    | 2N7002-7-F               | Diodes, Inc.          |
| RT1                  | 1   | RES, SMD, 0603, 22k, 1/10W, 0.1%,<br>25ppm, THINFILM, ROHS | ERA-3AEB223V             | Panasonic             |
| ROCA, ROCB           | 2   | RES, SMD, 0603, 4.02k, 1/10W, 0.1%,<br>25ppm, ROHS         | MCT06030D4021BP500       | Vishay                |
| R10                  | 1   | RES, SMD, 0603, 1Ω, 1/10W, 1%, TF,<br>ROHS                 | ERJ-3RQF1R0V             | Panasonic             |
| RD2                  | 1   | RES, SMD, 0603, 1k, 1/10W, 1%, TF,<br>ROHS                 | ERJ-3EKF1001V            | Panasonic             |
| RENABLE              | 1   | RES, SMD, 0603, 20k, 1/10W, 1%, TF,<br>ROHS                | CR0603-10W-2002FT        | Venkel                |
| R1                   | 1   | RES, SMD, 0603, 24.9k, 1/10W, 1%, TF,<br>ROHS              | ERJ-3EKF2492V            | Panasonic             |
| RPULL1               | 1   | RES, SMD, 0603, 3k, 1/10W, 1%, TF,<br>ROHS                 | RC0603FR-073KL           | Yageo                 |
| R3                   | 1   | RES, SMD, 0603, 357Ω, 1/10W, 1%, TF,<br>ROHS               | ERJ-3EKF3570V            | Panasonic             |
| R5                   | 1   | RES, SMD, 0603, 49.9Ω, 1/10W, 1%, TF,<br>ROHS              | CR0603-10W-49R9FT        | Venkel                |
| R2                   | 1   | RES, SMD, 0603, 51.1k, 1/10W, 1%, TF,<br>ROHS              | CR0603-10W-5112FT        | Venkel                |
| R4                   | 1   | RES, SMD, 0603, 5.49k, 1/10W, 1%, TF,<br>ROHS              | CR0603-10W-5491FT        | Venkel                |
| PORR2                | 1   | RES, SMD, 0603, 7.15k, 1/10W, 1%, TF,<br>ROHS              | ERJ-3EKF7151V            | Panasonic             |
| RIMON                | 1   | RES, SMD, 0805, 10k, 1/8W, 1%, TF,<br>ROHS                 | CR0805-8W-1002FT(PbFREE) | Venkel                |
| PORR1                | 1   | RES, SMD, 0805, 100k, 1/8W, 1%, TF,<br>ROHS                | CR0805-8W-1003FT         | Venkel                |
| Place assy in bag    | 1   | BAG, STATIC, 3x5, ZIP LOC                                  | D810 (212403-012)        | Intersil Common Stock |
| Affix to back of PCB | 1   | LABEL-DATE CODE_LINE 1:<br>YRWK/REV#, LINE 2: BOM NAME     | LABEL-DATE CODE          | Intersil              |

#### 3.12 Board Layout



Figure 5. Top Silkscreen Layer



Figure 6. Top Component Placement Layer



Figure 7. Layer 2



Figure 8. Layer 3



Figure 9. Bottom Component Layer



Figure 10. Bottom Silkscreen Layer

#### 4. Typical Performance Curves



Figure 11. Efficiency vs Load vs Temperature  $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V



Figure 13. Start-Up Waveforms into  $0.64\Omega$  Load



Figure 12. ISL70003ASEHEV2Z Ambient Temperature Load Regulation



Figure 14. Gain and Phase Margin BODE Plot



Figure 15. Peak Current to DC IOUT



Figure 16. Thermal Image of Regulator with 6A Load  $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V, f T<sub>A</sub> = +25°C

#### 5. Revision History

| Rev. | Date            | Description                                          |  |
|------|-----------------|------------------------------------------------------|--|
| 1.00 | Dec 12, 2017    | Updated figure 11<br>Applied current document format |  |
| 0.00 | August 28, 2015 | Initial release                                      |  |

© Copyright Intersil Americas LLC 2015-2017. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners.

Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that the document is current before proceeding.

For information regarding Intersil Corporation and its products, see <u>www.intersil.com</u>



### ISL70003ASEHEV2Z

