

# RX63N Group

Renesas Starter Kit+ User's Manual

RENESAS MCU RX Family / RX600 Series

All information contained in these materials, including products and product specifications, represents information on the product at the time of publication and is subject to change by Renesas Electronics Corporation without notice. Please review the latest information published by Renesas Electronics Corporation through various means, including the Renesas Electronics Corporation website (http://www.renesas.com).

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- 2. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

#### **Disclaimer**

By using this Renesas Starter Kit (RSK), the user accepts the following terms:

The RSK is not guaranteed to be error free, and the entire risk as to the results and performance of the RSK is assumed by the User. The RSK is provided by Renesas on an "as is" basis without warranty of any kind whether express or implied, including but not limited to the implied warranties of satisfactory quality, fitness for a particular purpose, title and non-infringement of intellectual property rights with regard to the RSK. Renesas expressly disclaims all such warranties. Renesas or its affiliates shall in no event be liable for any loss of profit, loss of data, loss of contract, loss of business, damage to reputation or goodwill, any economic loss, any reprogramming or recall costs (whether the foregoing losses are direct or indirect) nor shall Renesas or its affiliates be liable for any other direct or indirect special, incidental or consequential damages arising out of or in relation to the use of this RSK, even if Renesas or its affiliates have been advised of the possibility of such damages.

#### **Precautions**

The following precautions should be observed when operating any RSK product:

This Renesas Starter Kit is only intended for use in a laboratory environment under ambient temperature and humidity conditions. A safe separation distance should be used between this and any sensitive equipment. Its use outside the laboratory, classroom, study area or similar such area invalidates conformity with the protection requirements of the Electromagnetic Compatibility Directive and could lead to prosecution.

The product generates, uses, and can radiate radio frequency energy and may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment causes harmful interference to radio or television reception, which can be determined by turning the equipment off or on, you are encouraged to try to correct the interference by one or more of the following measures;

- · ensure attached cables do not lie across the equipment
- · reorient the receiving antenna
- · increase the distance between the equipment and the receiver
- · connect the equipment into an outlet on a circuit different from that which the receiver is connected
- · power down the equipment when not in use
- consult the dealer or an experienced radio/TV technician for help NOTE: It is recommended that wherever possible shielded interface cables are used.

The product is potentially susceptible to certain EMC phenomena. To mitigate against them it is recommended that the following measures be undertaken;

- · The user is advised that mobile phones should not be used within 10m of the product when in use.
- · The user is advised to take ESD precautions when handling the equipment.

The Renesas Starter Kit does not represent an ideal reference design for an end product and does not fulfil the regulatory standards for an end product.

# How to Use This Manual

### 1. Purpose and Target Readers

This manual is designed to provide the user with an understanding of the RSK hardware functionality, and electrical characteristics. It is intended for users designing sample code on the RSK platform, using the many different incorporated peripheral devices.

The manual comprises of an overview of the capabilities of the RSK product, but does not intend to be a guide to embedded programming or hardware design. Further details regarding setting up the RSK and development environment can found in the tutorial manual.

Particular attention should be paid to the precautionary notes when using the manual. These notes occur within the body of the text, at the end of each section, and in the Usage Notes section.

The revision history summarizes the locations of revisions and additions. It does not list all revisions. Refer to the text of the manual for details.

# 2. List of Abbreviations and Acronyms

| Abbreviation     | Full Form                                             |
|------------------|-------------------------------------------------------|
| ADC              | Analogue-to-Digital Converter                         |
| bps              | bits per second                                       |
| CAN              | Controller-Area Network                               |
| CPU              | Central Processing Unit                               |
| CRC              | Cyclic Redundancy Check                               |
| DIP              | Dual In-line Package                                  |
| DMA              | Direct Memory Access                                  |
| DMAC             | Direct Memory Access Controller                       |
| E1               | On-chip Debugger                                      |
| EEPROM           | Electronically Erasable Programmable Read Only Memory |
| EMC              | Electromagnetic Compatibility                         |
| ESD              | Electrostatic Discharge                               |
| I <sup>2</sup> C | Phillips™ Inter-Integrated Circuit Connection Bus     |
| IRQ              | Interrupt Request                                     |
| LCD              | Liquid Crystal Display                                |
| LED              | Light Emitting Diode                                  |
| MCU              | Micro-controller Unit                                 |
| MTU              | Multifunction Timer Unit                              |
| OTG              | On The Go™                                            |
| PC               | Program Counter                                       |
| PLL              | Phase Locked Loop                                     |
| PWM              | Pulse Width Modulation                                |
| RSK+             | Renesas Starter Kit+                                  |
| RSPI             | Renesas Serial Peripheral Interface                   |
| SDRAM            | Synchronous Dynamic Random Access Memory              |
| SFR              | Special Function Register                             |
| SPI              | Serial Peripheral Interface                           |
| SRAM             | Static Random Access Memory                           |
| TFT              | Thin Film Transistor                                  |
| UART             | Universal Asynchronous Receiver/Transmitter           |
| USB              | Universal Serial Bus                                  |

# **Table of Contents**

| 1. O       | verview                                             |    |
|------------|-----------------------------------------------------|----|
| 1.1        | Purpose                                             | 8  |
| 1.2        | Features                                            | 8  |
| 2 Pc       | ower Supply                                         | Q  |
| 2.1<br>2.1 | Requirements                                        |    |
| 2.1        | Power-Up Behaviour                                  |    |
| 2.2        | rower-op Benaviour                                  |    |
|            | oard Layout                                         |    |
| 3.1        | Component Layout                                    |    |
| 3.2        | Board Dimensions                                    |    |
| 3.3        | Component Placement                                 | 12 |
| 4. Co      | onnectivity                                         | 14 |
| 4.1        | Internal RSK+ Connections                           |    |
| 4.2        | Debugger Connections                                |    |
| 5 II       | ser Circuitry                                       | 16 |
| 5.1        | Reset Circuit.                                      |    |
| 5.2        | Clock Circuit                                       |    |
| 5.3        | Switches                                            |    |
| 5.4        | LEDs                                                |    |
| 5.5        | Potentiometer                                       |    |
| 5.6        | Debug LCD Module                                    |    |
| 5.7        | RS232 Serial Port.                                  |    |
| 5.8        | Controller-Area Network (CAN)                       |    |
| 5.9        | Ethernet                                            |    |
| 5.10       | Universal Serial Bus (USB)                          |    |
| 5.11       | Generic LCD Header                                  |    |
| 5.12       | Renesas Serial Peripheral Interface (RSPI)          |    |
| 5.13       | I <sup>2</sup> C Bus (Inter-IC Bus)                 |    |
| 6 Ca       | onfiguration                                        | 23 |
| 6.1        | Modifying the RSK                                   |    |
| 6.2        | MCU Configuration                                   |    |
| 6.3        | ADC Configuration                                   |    |
| 6.4        | RS232 Serial Port Configuration                     |    |
| 6.5        | CAN Configuration                                   |    |
| 6.6        | External Bus Configuration                          |    |
| 6.7        | USB Configuration                                   |    |
| 6.8        | Ethernet Configuration.                             |    |
| 6.9        | Multi-Function Timer Pulse Unit (MTU) Configuration |    |
| 6.10       | IRQ & General I/O Pin Configuration                 |    |
| 6.11       | Power Supply Configuration                          |    |
| 6.12       | Clock Configuration                                 |    |
| 6.13       | External Memory Configuration                       |    |
| 7 II.      | and and                                             | 20 |
|            | eaders                                              |    |
| 7.1<br>7.2 | Application HeadersGeneric Headers                  |    |
|            |                                                     |    |
|            | ode Development                                     |    |
| 8.1        | Overview                                            |    |
| 8.2        | Compiler Restrictions                               |    |
| 8.3        | Mode Support                                        | 44 |

|       | Debugging Support    |                |
|-------|----------------------|----------------|
| 9. Ad | ditional Information | <del>1</del> 6 |



RSK+RX63N

**RENESAS STARTER KIT+** 

R20UT2043EG0100 Rev.1.00 Jul 20 2012

#### 1. Overview

### 1.1 Purpose

This RSK is an evaluation tool for Renesas microcontrollers. This manual describes the technical details of the RSK hardware. The Quick Start Guide and Tutorial Manual provide details of the software installation and debugging environment.

#### 1.2 Features

This RSK+ provides an evaluation of the following features:

- · Renesas microcontroller programming
- · User code debugging
- · User circuitry such as switches, LEDs and a potentiometer
- · Sample application
- · Sample peripheral device initialisation code

The RSK+ board contains all the circuitry required for microcontroller operation.

RSK+RX63N 2. Power Supply

# 2. Power Supply

#### 2.1 Requirements

This RSK+ is supplied with an E1 debugger. The debugger is able to power the RSK+ board with up to 200mA. When the RSK+ is connected to another system than that system should supply power to the RSK+. All RSK and RSK+ boards have an optional centre positive supply connector using a 2.0mm barrel power jack.

This RSK+ supports a wide range of voltage inputs, and requires specific configuration for different inputs. Details of the external power supply connections are shown in **Table 2-1** below.

| Connector | Supply Voltages          | J8 Setting | J9 Setting |
|-----------|--------------------------|------------|------------|
| PWR1      | Regulated, 5V DC         | Shorted    | Shorted    |
|           | Unregulated, 7 to 15V DC | Open       | Open       |

**Table 2-1: Main Power Supply Requirements** 

The main power supply connected to PWR1 should supply a minimum of 5W to ensure full functionality.

This RSK+ features an independent USB power supply, which allows a user to power the USB host/OTG modules from a second external power supply. Connections for the external USB power supply are detailed in **Table 2-2** below.

| Connector | Supply Voltages    |  |
|-----------|--------------------|--|
| PWR2      | Regulated, 3.3V DC |  |
| PWR3      | Regulated, 5V DC   |  |

**Table 2-2: USB Power Supply Requirements** 

The USB power supplies connected to PWR2 and PWR3 should both supply a minimum of 600mA to ensure full USB host functionality. Note: The OTG module is limited to supply a maximum of 200mA when operating as host.

The RSK+ can also be powered directly from the USB VBUS, when a suitable host device is connected to the USB0 connector and the RSK+ is correctly configured (refer to §6). This will limit the current consumption of the RSK+ to 500mA (USB maximum), therefore full functionality cannot be achieved whilst being powered from the USB VBUS.

This RSK+ also features a coin cell backup battery function which is used to power the real-time clock and sub-clock oscillator when the voltage drop at the VCC pin is detected. Connections for the backup battery power supply are detailed in **Table 2-3** below.

| Connector | Supply Voltage  |  |
|-----------|-----------------|--|
| PWR4      | 2.3V to 3.6V DC |  |

**Table 2-3: Backup Battery Power Supply Requirements** 

### 2.2 Power-Up Behaviour

When the RSK+ is purchased, the RSK+ board has the 'Release' or stand-alone code from the example tutorial code pre-programmed into the Renesas microcontroller. On powering up the board the user LEDs will start to flash. After 200 flashes or after pressing any switch, the LEDs will flash at a rate controlled by the potentiometer.



RSK+RX63N 2. Power Supply

# 3. Board Layout

# 3.1 Component Layout

Figure 3-1 below shows the top component layout of the board.



Figure 3-1: Board Layout

RSK+RX63N 3. Board Layout

#### 3.2 Board Dimensions

**Figure 3-2** below gives the board dimensions and connector positions. All the through-hole connectors are on a common 0.1 inch grid for easy interfacing.



Figure 3-2: Board Dimensions

RSK+RX63N 3. Board Layout

### 3.3 Component Placement

**Figure 3-3** below shows placement of individual components on the top-side PCB – bottom-side component placement can be seen in **Figure 3-3**. Component types and values can be looked up using the board schematics.



Figure 3-3: Top-Side Component Placement

RSK+RX63N 3. Board Layout

Figure 3-4 below shows the component placement on the bottom-side of the RSK+ board.



Figure 3-4: Bottom-Side Component Placement

RSK+RX63N 4. Connectivity

# 4. Connectivity

#### 4.1 Internal RSK+ Connections

The diagram below shows the RSK+ board components and their connectivity to the MCU.



Figure 4-1: Internal RSK+ Block Diagram

RSK+RX63N 4. Connectivity

# 4.2 Debugger Connections

The diagram below shows the connections between the RSK+, E1 debugger and the host PC.



**Figure 4-2: Debugger Connection Diagram** 

# 5. User Circuitry

#### 5.1 Reset Circuit

A reset control circuit is fitted to the RSK+ to generate the required reset signal, and is triggered from the RES switch. Refer to the RX63N hardware manual for details regarding the reset signal timing requirements, and the RSK+RX63N board schematics for information regarding the reset circuitry in use on the RSK.

#### 5.2 Clock Circuit

A clock circuit is fitted to the RSK to generate the required clock signal to drive the MCU, and associated peripherals. Refer to the RX63N hardware manual for details regarding the clock signal requirements, and the RSK+RX63N board schematics for information regarding the clock circuitry in use on the RSK+. Details of the oscillators fitted to the RSK+ are listed in **Table 5-1** below.

| Crystal | Function                  | Default Placement | Frequency | Device Package    |
|---------|---------------------------|-------------------|-----------|-------------------|
| X1      | Main MCU oscillator.      | Fitted            | 12MHz     | HC49/4U           |
| X2      | Internal RSK Testing Only | Unfitted          | n/a       | n/a               |
| Х3      | Real time Clock           | Fitted            | 32.768kHz | Encapsulated, SMT |
| X4      | Ethernet Clock            | Fitted            | 25MHz     | HC49/4U           |

Table 5-1: Oscillators

#### 5.3 Switches

There are four switches located on the RSK+ board. The function of each switch and its connection is shown in **Table 5-2**. For further information regarding switch connectivity, refer to the RSK+RX63N board schematics.

| Switch    | Function                                                                                                                          | MCU Connection            |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------|
| RES       | When pressed, the microcontroller is reset.                                                                                       | RES#, Pin 21              |
| SW1       | Connects to an IRQ input for user controls.                                                                                       | IRQ10, Pin 6              |
| SW2       | Connects to an IRQ input for user controls.                                                                                       | IRQ8, Pin 8               |
| SW3/ADTRG | Connects to an IRQ input for user controls. The switch is also connected to an ATRG input, and is used to trigger AD conversions. | IRQ15/ADTRG0#,<br>Pin 176 |

**Table 5-2: Switch Connections** 

#### 5.4 LEDs

There are ten LEDs on the RSK+ board. The function of each LED, its colour and connections are shown in **Table 5-3**.

| LED                         | Colour | Function                                     | MCU Connection |
|-----------------------------|--------|----------------------------------------------|----------------|
| 3V3_PWR                     | Green  | Indicates the status of the 3.3V power rail. | No connection  |
| 5V_PWR                      | Green  | Indicates the status of the 5V power rail.   | No connection  |
| LED0                        | Green  | User operated LED.                           | P03, Pin 4     |
| LED1                        | Orange | User operated LED.                           | P05, Pin 2     |
| LED2                        | Red    | User operated LED.                           | P10, Pin 56    |
| LED3                        | Red    | User operated LED.                           | P11, Pin 55    |
| SPEED                       | Green  | Ethernet speed status LED.                   | No connection  |
| DUPLEX                      | Green  | Ethernet duplex status LED.                  | No connection  |
| Built into<br>Ethernet con. | Green  | Ethernet link status LED.                    | No connection  |
| Built into<br>Ethernet con. | Yellow | Ethernet activity status LED.                | No connection  |

**Table 5-3: LED Connections** 

#### 5.5 Potentiometer

A single-turn potentiometer is connected as a potential divider to analogue input AN000, pin 173. The potentiometer can be used to create a voltage between AVCC0 and ground (by default, AVCC0 is connected to the MCU power supply UC\_VCC).

The potentiometer is fitted to offer an easy method of supplying a variable analogue input to the microcontroller. It does not necessarily reflect the accuracy of the controller's ADC. Refer to the device hardware manual for further details.

#### 5.6 Debug LCD Module

A debug LCD module is supplied with the RSK+, and should be connected to the LCD header, LCD1.

Care should be taken when installing the LCD module to ensure pins are not bent or damaged. The LCD module is vulnerable to electrostatic discharge (ESD); therefore appropriate ESD protection should be used.

The debug LCD module uses a 4-bit interface to reduce pin allocation. No contrast control is provided, as this is set by a resistor supplied on the display module. Connection information for the debug LCD is provided in **Table 5-4**.

| Debug LCD Header |                        |             |     |                          |             |
|------------------|------------------------|-------------|-----|--------------------------|-------------|
| Pin              | Circuit Net Name       | MCU Pin     | Pin | Circuit Net Name         | MCU Pin     |
| 1                | Ground                 | -           | 2   | Board_5V                 | -           |
| 3                | No Connection          | -           | 4   | DLCDRS                   | PJ5, Pin 11 |
| 5                | R/W (Pulled to ground) | -           | 6   | DLCDE (pulled to ground) | PF5, Pin 9  |
| 7                | No Connection          | -           | 8   | No Connection            | -           |
| 9                | No Connection          | -           | 10  | No Connection            | -           |
| 11               | DLCDD4_XDRIVE          | P84, Pin 69 | 12  | DLCDD5_YDRIVE            | P85, Pin 52 |
| 13               | DLCDD6_BACKLIGHT       | P86, Pin 49 | 14  | DLCDD7                   | P87, Pin 47 |

**Table 5-4: LCD Header Connections** 

#### 5.7 RS232 Serial Port

Serial port SCI0 is connected to the standard RS232 header fitted to the RSK+. Alternatively, serial port SCI1 or SCI6 can be connected to the RS232 transceiver by making changes to the configurations to the jumpers and option links (refer to §6). Connections between the RS232 header and the microcontroller are listed in the **Table 5-5**.

| SCI Signal | Function              | MCU Connection | RS232 Connection |
|------------|-----------------------|----------------|------------------|
| TxD0       | SCI0 Transmit Signal. | P20, Pin P45   | Pin 13           |
| RxD0       | SCI0 Receive Signal.  | P21, Pin P44   | Pin 15           |
| TxD1       | SCI1 Transmit Signal. | PF0, Pin 35    | Pin 13*          |
| RxD1       | SCI1 Receive Signal.  | PF2, Pin 31    | Pin 15*          |
| TxD6       | SCI6 Transmit Signal. | P00, Pin 8     | Pin 12*          |
| RxD6       | SCI6 Receive Signal.  | P01, Pin 7     | Pin 10*          |

**Table 5-5: Serial Port Connections** 

### 5.8 Controller-Area Network (CAN)

A CAN transceiver IC is fitted to the RSK+, and is connected to the CAN MCU peripheral. For further details regarding the CAN protocol and supported modes of operation, please refer to the RX63N hardware manual.

The connections for the CAN microcontroller signals are listed in **Table 5-6** below.

| CAN Signal | Function                               | MCU Connection |
|------------|----------------------------------------|----------------|
| CTX1       | CAN Data Transmission.                 | P54, Pin 67    |
| CRX1       | CAN Data Reception.                    | P55, Pin 66    |
| CANEN      | CAN Transceiver Device Enable Control. | PG1, Pin 144   |
| CANERRn    | CAN Error and Power Status.            | P25, Pin 38    |
| CANSTBn    | CAN Standby Mode Control.              | PG0, Pin 146   |

**Table 5-6: CAN Connections** 

<sup>\*</sup> This connection is a not available in the default RSK+ configuration - refer to §6 for the required modifications.

#### 5.9 Ethernet

When running any Ethernet software, a unique MAC address should be used. A unique Renesas allocated MAC address is attached to the RSK+RX63N PCB as a sticker, and should always be used with this device to ensure full compatibility when using other Renesas hardware on a common Ethernet connection.

An Ethernet controller IC is fitted to the RSK+, and is connected to the Ethernet MCU peripheral. The RX63N MCU supports full duplex 10Mb/s and 100Mb/s transmission and reception. The Ethernet status LEDs (LED6 – 9) are detailed in §5.4. The connections for the Ethernet controller are listed in **Table 5-7** below.

| Ethernet Signal | Function                   | MCU Connection |
|-----------------|----------------------------|----------------|
| ETMDIO          | Management data serial I/O | P71, Pin 102   |
| ETMDC           | Management serial clock    | P72, Pin 101   |
| ETTXCLK         | Transmit clock             | PC4, Pin 82    |
| ETTXEN          | Transmit enable.           | P80, Pin 81    |
| ETTXER          | Transmit error.            | PC3, Pin 83    |
| ETETXD0         | Transmit data bit 0.       | P81, Pin 80    |
| ETETXD1         | Transmit data bit 1.       | P82, Pin 79    |
| ETETXD2         | Transmit data bit 2.       | PC5, Pin 78    |
| ETETXD3         | Transmit data bit 3.       | PC6, Pin 77    |
| ETRXDV          | Receive data valid.        | PC2, Pin 86    |
| ETRXER          | Receive data error.        | P77, Pin 84    |
| ETERXD0         | Receive data bit 0.        | P75, Pin 87    |
| ETERXD1         | Receive data bit 1.        | P74, Pin 88    |
| ETERXD2         | Receive data bit 2.        | PC1, Pin 89    |
| ETERXD3         | Receive data bit 3.        | PC0, Pin 91    |
| ETCOL           | Collision detect.          | PC7, Pin 76    |
| ETCRS           | Carrier sense.             | P83, Pin 74    |

**Table 5-7: Ethernet Connections** 

# 5.10 Universal Serial Bus (USB)

This RSK+ device is fitted with a USB host socket (type A) and an OTG (On The Go<sup>TM</sup>) socket (type micro-AB). USB module USB0 is connected to the host and OTG socket, and can operate as either a host or function device. Module USB1 is connected to a dedicated function port. The connections for the USB0 module are shown in **Table 5-8** below.

| USB Signal   | Function                                           | MCU Connection   |
|--------------|----------------------------------------------------|------------------|
| USB0DP       | Positive differential data signal.                 | USB0_DP, Pin 59* |
| USB0DM       | Negative differential data signal.                 | USB0_DM, Pin 58* |
| USB0VBUS     | Cable monitor pin.                                 | P16, Pin 48      |
| USB0EXICEN   | OTG low-power control signal.                      | P21, Pin 44      |
| USB0VBUSEN-O | VBUS power supply enable                           | P24, Pin 40      |
| USB0OVRCURA  | Over-current detection signal A.                   | P14, Pin 51      |
| USB0OVRCURB  | Over-current detection signal B.                   | P16, Pin 48      |
| USB0ID       | USB ID pin.                                        | P20, Pin 45      |
| USB0DPUPE-O  | Positive differential data pull-up control signal. | P23, Pin 42      |
| USB0DPUPE-F  | Positive differential data pull-up control signal. | P14, Pin 51      |
| USB0DPRPD    | Differential data pull-down control signal.        | P25, Pin 38      |
| USB0DRPD     | Differential data pull-down control signal.        | P22, Pin 43      |

**Table 5-8: USB0 Module Connections** 

The connections for the USB1 module are shown in **Table 5-9** below.

| USB Signal | Function                                           | MCU Connection  |
|------------|----------------------------------------------------|-----------------|
| USB1DP     | Positive differential data signal.                 | USB1_DP, Pin 64 |
| USB1DM     | Negative differential data signal.                 | USB1_DM, Pin 63 |
| USB1VBUS   | VBUS power supply                                  | P17, Pin 46     |
| USB1DPUPE  | Positive differential data pull-up control signal. | P15, Pin 50     |

**Table 5-9: USB1 Module Connections** 

#### 5.11 Generic LCD Header

This RSK+ device is fitted with a generic TFT LCD header, that allows connection to compatible Renesas LCD application boards.

The pin connections of this header are listed in **Table 5-10** below.

|     |                  | Generic I    | CD Header |                  |              |
|-----|------------------|--------------|-----------|------------------|--------------|
| Pin | Circuit Net Name | MCU Pin      | Pin       | Circuit Net Name | MCU Pin      |
| 1   | 5V               | -            | 2         | 5V               | -            |
| 3   | 3V3              | -            | 4         | 3V3              | -            |
| 5   | NC               | -            | 6         | NC               | -            |
| 7   | B1               | PD0, Pin 158 | 8         | B2               | PD1, Pin 156 |
| 9   | B3               | PD2, Pin 154 | 10        | B4               | PD3, Pin 150 |
| 11  | B5               | PD4, Pin 148 | 12        | G0               | PD5, Pin 147 |
| 13  | G1               | PD6, Pin 145 | 14        | G2               | PD7, Pin 143 |
| 15  | G3               | PE0, Pin 135 | 16        | G4               | PE1, Pin 134 |
| 17  | G5               | PE2, Pin 133 | 18        | R1               | PE3, Pin 132 |
| 19  | R2               | PE4, Pin 131 | 20        | R3               | PE5, Pin 130 |
| 21  | R4               | PE6, Pin 126 | 22        | R5               | PE7, Pin 125 |
| 23  | EDACK            | P56, Pin 62  | 24        | HSYNC            | P32, Pin 29  |
| 25  | DOTCLK           | PJ3, Pin 13  | 26        | LCDDEN           | P34, Pin 27  |
| 27  | VSYNC            | P24, Pin 40  | 28        | EDREQ            | P57, Pin 61  |
| 29  | SSCK             | P27, Pin 36  | 30        | SSI              | P30, Pin 33  |
| 31  | SSO              | P26, Pin 37  | 32        | SCS              | P50, Pin 72  |
| 33  | RESET            | RES#, Pin 21 | 34        | GND              | -            |
| 35  | BACKLIGHT        | P86, Pin 49  | 36        | SD_DOTCLK        | -            |
| 37  | GND              | -            | 38        | GND              | -            |
| 39  | GND              | -            | 40        | GND              | -            |
| 41  | X_DRIVE          | P84, Pin 69  | 42        | Y_DRIVE          | P85, Pin 52  |
| 43  | X_INPUT1         | P44, Pin 168 | 44        | Y_INPUT1         | P45, Pin 167 |
| 45  | X_INPUT2         | P46, Pin 166 | 46        | Y_INPUT2         | P47, Pin 165 |
| 47  | NC               | -            | 48        | NC               | -            |
| 49  | NC               | -            | 50        | NC               | -            |

**Table 5-10: Generic LCD Header Connections** 

### 5.12 Renesas Serial Peripheral Interface (RSPI)

The RX63N features two Renesas Serial Peripheral Interface modules (Renesas SPI or RSPI). **Table 5-11** below details the connected devices, and their connections to the MCU.

| RSPI Channel | Slave Select | Device Name | Device Description    |
|--------------|--------------|-------------|-----------------------|
| 0            | SSLB0        | U4          | Serial Flash, 16Mbits |
| 1            | SSLB1        | TFT         | Generic LCD Header    |

**Table 5-11: SPI Connections** 

# 5.13 I<sup>2</sup>C Bus (Inter-IC Bus)

The RX63N features four I<sup>2</sup>C (Inter-IC Bus) interface modules. I<sup>2</sup>C module 0 is connected to a 16Kbit EEPROM (Electronically-Erasable Programmable Read Only Memory). Specific details of the EEPROM device and the connections can be found in the board schematics.

This device is configured to respond to the address 0x3. The first bit of the device address can be configured by modifying option links – refer to §6 for further details.

# 6. Configuration

#### 6.1 Modifying the RSK

This section lists the option links that are used to modify the way RSK+ operates in order to access different configurations. Configurations are made by modifying link resistors or headers with movable jumpers or by configuration DIP switches

A link resistor is a  $0\Omega$  surface mount resistor, which is used to short or isolate parts of a circuit. Option links are listed in the following sections, detailing their function when fitted or removed. Bold, blue text indicates the default configuration that the RSK+ is supplied with. Refer to the component placement diagram (§3) to locate the option links, jumpers and DIP switches.

When removing soldered components, always ensure that the RSK+ is not exposed to a soldering iron for intervals greater than 5 seconds. This is to avoid damage to nearby components mounted on the RSK+.

When modifying a link resistor, always check the related option links to ensure there is no possible signal contention or short circuits. Because many of the MCU's pins are multiplexed, some of the peripherals must be used exclusively. Refer to the RX63N hardware manual and RSK+RX63N board schematics for further information.

#### 6.2 MCU Configuration

**Table 6-1** below details the option links associated with configuring the MCU operating modes.

| Reference | Link Fitted Configuration                            | Link Removed Configuration                                | Related Ref. |
|-----------|------------------------------------------------------|-----------------------------------------------------------|--------------|
| R169      | Connects RESn (U1B, pin 21) to the reset switch RES. | Disconnects RESn (U1B, pin 21) from the reset switch RES. | U9*          |

Table 6-1: MCU Option Links

Table 6-2 below details the function of the switches associated with configuring the emulator support.

| Reference | Pin 1 | Pin 2 | Operating Mode              | Related Ref. |
|-----------|-------|-------|-----------------------------|--------------|
| SW4       | OFF   | OFF   | Single chip mode            | -            |
|           | ON    | OFF   | Boot mode (SCI)             | -            |
|           | OFF   | ON    | Single chip mode            | -            |
|           | ON    | ON    | User Boot Mode              | -            |
|           |       |       | USB Boot Mode               |              |
| Reference | Pin 3 | Pin 4 | Operating Mode              | Related Ref. |
| SW4       | OFF   | х     | USB boot mode bus-powered*  | -            |
|           | ON    | Х     | USB boot mode self-powered* | -            |

**Table 6-2: MCU Setting DIP Switches** 

**Table 6-3** below details the different configurations and functions of the MCU operating mode jumpers.

<sup>\*</sup> Not fitted by default.

x – Mode selection is irrespective of this pin changing (i.e. "Don't care").

<sup>\*</sup> To configure the device to power from the USB VBUS, see the USB configuration section (§6.7).

| Reference | Position One                                                          | Position Two                                                       | Position Three                                     | Related Ref. |
|-----------|-----------------------------------------------------------------------|--------------------------------------------------------------------|----------------------------------------------------|--------------|
| J6        | Pins 1 and 2 shorted.<br>Connects EMLE (U1B,<br>pin 10) to Board_VCC. | Pins 2 and 3 shorted.<br>Connects EMLE (U1B,<br>pin 10) to GROUND. | All pins open. EMLE is left to float – DO NOT SET. | -            |

**Table 6-3: MCU Operating Mode Jumpers** 

# 6.3 ADC Configuration

Table 6-4 below details the function of the option links associated with the Analogue-to-Digital circuit.

| Reference | Link Fitted Configuration                                    | Link Removed Configuration                                        | Related Ref. |
|-----------|--------------------------------------------------------------|-------------------------------------------------------------------|--------------|
| R5        | Connects VREFH0 (U1A, pin 174) to UC_VCC.                    | Disconnects VREFH0 (U1A, pin 174) from UC_VCC.                    | R6*          |
| R7        | Connects VREFL0 (U1A, pin 172) to GROUND.                    | Disconnects VREFL0 (U1A, pin 172) from GROUND.                    | -            |
| R9        | Connects AVCC0 (U1A, pin 175) to UC_VCC.                     | Disconnects AVCC0 (U1A, pin 175) from UC_VCC.                     | R10*         |
| R11       | Connects AVSS0 (U1A, pin 1) to GROUND.                       | Disconnects AVSS0 (U1A, pin 1) from GROUND.                       | R12*         |
| R13       | Connects ADPOT (RV1) to Board_VCC.                           | Disconnects ADPOT (RV1) from Board_VCC.                           | R14*         |
| R15       | Connects VREFH (U1A, pin 3) to UC_VCC.                       | Disconnects VREFH (U1A, pin 3) from UC_VCC.                       | -            |
| R16       | Connects VREFL (U1A, pin 5) to GROUND.                       | Disconnects VREFL (U1A, pin 5) from GROUND.                       | **           |
| R84       | Connects AN000_ADPOT (U1C, pin 173) to ADPOT (RV1).          | Disconnects AN000_ADPOT (U1C, pin 173) from ADPOT (RV1).          | R83*         |
| R85       | Connects AN004_XINPUT1 (U1C, pin 168) to AN004 (JA5, pin 1). | Disconnects AN004_XINPUT1 (U1C, pin 168) from AN004 (JA5, pin 1). | R86*         |
| R87       | Connects AN005_YINPUT1 (U1C, pin 167) to AN005 (JA5, pin 2). | Disconnects AN005_YINPUT1 (U1C, pin 167) from AN005 (JA5, pin 2). | R88*         |
| R89       | Connects AN006_XINPUT2 (U1C, pin 166) to AN006 (JA5, pin 3). | Disconnects AN006_XINPUT2 (U1C, pin 166) from AN006 (JA5, pin 3). | R90*         |
| R91       | Connects AN007_YINPUT2 (U1C, pin 165) to AN007 (JA5, pin 4). | Disconnects AN007_YINPUT2 (U1C, pin 165) from AN007 (JA5, pin 4). | R92*         |

**Table 6-4: ADC Option Links** 

<sup>\*</sup> Do not fit the related reference link when the reference link is fitted.

<sup>\*\*</sup> Do not remove.

#### **RS232 Serial Port Configuration** 6.4

**Table 6-5** below details the function of the option links associated with serial port configuration.

| Reference | Link Fitted Configuration                                                 | Link Removed Configuration                                                     | Related Ref.        |
|-----------|---------------------------------------------------------------------------|--------------------------------------------------------------------------------|---------------------|
| R39*      | Connects IRQ10_SCK6 (U1B, pin 6) to SCK6 (JA6, pin 10).                   | Disconnects IRQ10_SCK6 (U1B, pin 6) from SCK6 (JA6, pin 10).                   | R38                 |
| R59       | Connects TXD0_TRIGb_USB0ID (U1B, pin 45) to TXD0 (JA2, pin 6)             | Disconnects TXD0_TRIGb_USB0ID (U1B, pin 45) from TXD0 (JA2, pin 6)             | R60*, R61*          |
| R62       | Connects RXD0_MTIOC1B_TRIGa_USB0EXICEN (U1B, pin 44) to RXD0 (JA2, pin 8) | Disconnects RXD0_MTIOC1B_TRIGa_USB0EXICEN (U1B, pin 44) from RXD0 (JA2, pin 8) | R63*, R64*,<br>R65* |
| R66       | Connects SCK0_TMR0_USB0DRPD<br>(U1B, pin 43) to SCK0 (JA2, pin 10)        | Disconnects SCK0_TMR0_USB0DRPD (U1B, pin 43) from SCK0 (JA2, pin 10)           | R67*, R68*          |
| R185      | Connects TDO_TXD1 (U1B, pin 35) to TXD1 (JA6, pin 9)                      | Disconnects TDO_TXD1 (U1B, pin 35) from TXD1 (JA6, pin 9)                      | R184                |
| R189      | Connects TDI_RXD1 (U1B, pin 31) to RXD1 (JA2, pin 8)                      | Disconnects TDI_RXD1 (U1B, pin 31) from RXD1 (JA2, pin 8)                      | R188                |
| R187*     | Connects TCK_SCK1 (U1B, pin 34) to SCK1 (JA2, pin 10)                     | Disconnects TCK_SCK1 (U1B, pin 34) from SCK1 (JA2, pin 10)                     | R186                |
| R215      | Connects TXD6 (JA6, pin 8) to T2IN (U10, pin 12).                         | Disconnects TXD6 (JA6, pin 8) from T2IN (U10, pin 12).                         | R34, R35*           |
| R216      | Connects RXD6 (JA6, pin 7) to R2OUT (U10, pin 10).                        | Disconnects RXD6 (JA6, pin 7) from R2OUT (U10, pin 10).                        | R36, R37*           |

Table 6-5: RS232 Serial Port Option Links

Jul 20, 2012

Table 6-6 below details the different configurations and functions of the RS232 serial jumpers.

| Reference | Position One<br>(Pin 1 and 2 Shorted)                   | Position Two<br>(Pin 2 and 3 Shorted)              | Position Three<br>(All Pins Open) | Related Ref.                                                |
|-----------|---------------------------------------------------------|----------------------------------------------------|-----------------------------------|-------------------------------------------------------------|
| J12       | Connects TXD0 (U1B,<br>pin 45) to T1IN (U10, pin<br>13) | Connects TXD1 (U1B, pin 35) to T1IN (U10, pin 13)  | Disconnects both lines.           | R59,<br>R60*,<br>R61*,<br>R184,<br>R185,<br>R213**          |
| J13       | Connects RXD0 (U1B, pin 44) to R1OUT (U10, pin 15)      | Connects RXD1 (U1B, pin 31) to R1OUT (U10, pin 15) | Disconnects both lines.           | R62,<br>R63*,<br>R64*,<br>R65*,<br>R188,<br>R189,<br>R214** |

**Table 6-6: RS232 Serial Port Jumpers** 

<sup>\*</sup> Not fitted by default.

<sup>\*</sup> Ensure to only fit one option link relating to TXD0.

<sup>\*\*</sup> When fitted, set the configuration to 'Position Three'.

# 6.5 CAN Configuration

**Table 6-7** below details the function of the option links associated with CAN configuration.

| Reference | Link Fitted Configuration                                                 | Link Removed Configuration                                                     | Related Ref. |
|-----------|---------------------------------------------------------------------------|--------------------------------------------------------------------------------|--------------|
| R74       | Connects CANERRn_MTIOC4C_USB0DPRPD (U1B, pin 38) to CANERRn (U11, pin 8). | Disconnects CANERRn_MTIOC4C_USB0DPRPD (U1B, pin 38) from CANERRn (U11, pin 8). | R75*, R76*   |
| R96       | Connects CTX1_ALE_ETLINKSTA (U1C, pin 67) to CTX1 (JA5, pin 5).           | Disconnects CTX1_ALE_ETLINKSTA (U1C, pin 67) from CTX1 (JA5, pin 5).           | R97*, R98*   |
| R99       | Connects CRX1_WAITn (U1C, pin 66) to CRX1 (JA5, pin 6).                   | Disconnects CRX1_WAITn (U1C, pin 66) from CRX1 (JA5, pin 6).                   | R100*        |
| R239      | Connects CTX1 to TXD (U11, pin 1).                                        | Disconnects CTX1 from TXD (U11, pin 1).                                        | R96          |
| R240      | Connects CRX1 to RXD (U11, pin 4).                                        | Disconnects CRX1 from RXD (U11, pin 4).                                        | R99          |
| R244      | Connects WAKE (U11, pin 9) to GROUND.                                     | Disconnects WAKE (U11, pin 9) from GROUND.                                     | -            |
| R245      | Connects VBAT (U11, pin 10) to Board_5V.                                  | Disconnects VBAT (U11, pin 10) from Board_5V.                                  | J14 *        |
| R371      | Connects D24_CANSTBn (U1C, pin 146) to CANSTBn (U11, pin 14).             | Disconnects D24_CANSTBn (U1C, pin 146) from CANSTBn (U11, pin 14).             | -            |
| R372      | Connects D25_CANEN (U1C, pin 144) to CANEN (U11, pin 6).                  | Disconnects D25_CANEN (U1C, pin 144) from CANEN (U11, pin 6).                  | -            |

**Table 6-7: CAN Option Links** 

Table 6-8 below details the different configurations and functions of the CAN jumpers.

| Reference | Position One<br>(Pin 1 and 2 Shorted)    | Position Two<br>(Pin 2 and 3 Shorted)           | Position Three<br>(All Pins Open)                      | Related Ref. |
|-----------|------------------------------------------|-------------------------------------------------|--------------------------------------------------------|--------------|
| J14*      | Connects VBAT (U11, pin 10) to Board_5V. | Connects VBAT (U11, pin 10) to Unregulated_VCC. | VBAT (U11, pin 10) is not connected to a power supply. | R245         |

**Table 6-8: CAN Jumpers** 

<sup>\*</sup> Not fitted by default.

<sup>\*</sup> Not fitted by default. J14 is bypassed by R245, connecting VBAT to Board\_5V.

# 6.6 External Bus Configuration

**Table 6-9** below details the function of option links related to configuring the MCU's external bus.

| Reference | Link Fitted Configuration                                              | Link Removed Configuration                                                | Related Ref.         |
|-----------|------------------------------------------------------------------------|---------------------------------------------------------------------------|----------------------|
| R94       | Connects WR0n_WRn_SSLB1 (U1C, pin 72) to WRn (JA3, pin 26).            | Disconnects WR0n_WRn_SSLB1 (U1C, pin 72) from WRn (JA6, pin 26).          | R93*, R95,<br>R227   |
| R97*      | Connects CTX1_ALE_ETLINKSTA (U1C, pin 67) to ALE (JA3, pin 46).        | Disconnects CTX1_ALE_ETLINKSTA (U1C, pin 67) from ALE (JA3, pin 46).      | R96, R98*,<br>R233   |
| R100*     | Connects CRX1_WAITn to (U1C, pin 66) to WAITn (JA3, pin 45).           | Disconnects CRX1_WAITn (U1C, pin 66) from WAITn (JA3, pin 45).            | R99, R232*           |
| R217*     | Connects RSPCKB (U1B, pin 36) to TFT_RSPCKB                            | Disconnects RSPCKB (U1B, pin 36) from TFT_RSPCKB                          | R28, R248            |
| R218*     | Connects MOSIB (U1B, pin 37) to TFT_MOSIB                              | Disconnects MOSIB (U1B, pin 37) from TFT_MOSIB                            | R29, 250             |
| R219*     | Connects MISOB (U1B, pin 33) to TFT_MISOB                              | Disconnects MISOB (U1B, pin 33) from TFT_MISOB                            | R30. R249            |
| R227      | Connects WRn (U1C, PIN 72) to JA3_PIN26 (JA3, pin 26).                 | Disconnects WRn (U1C, pin 72) from JA3_PIN26 (JA3, pin 26).               | R228*                |
| R230*     | Connects BCLK (U1C, pin 68) to JA3_PIN44 (JA3, pin 44).                | Disconnects BCLK (U1C, pin 68) from JA3_PIN44 (JA3, pin 44).              | R229*                |
| R231      | Connects CON_CS0n to JA3_PIN45 (JA3, pin 45).                          | Disconnects CON_CS0n from JA3_PIN45 (JA3, pin 45).                        | R232*, R360<br>R361* |
| R233      | Connects ALE to JA3_PIN46 (JA3, pin 46).                               | Disconnects ALE from JA3_PIN46 (JA3, pin 46).                             | R234*                |
| R235      | Connects WR1n to JA3_PIN47 (JA3, pin 47).                              | Disconnects WR1n from JA3_PIN47 (JA3, pin 47).                            | R236*                |
| R237      | Connects WR0n to JA3_PIN48 (JA3, pin 48).                              | Disconnects WR0n from JA3_PIN48 (JA3, pin 48).                            | R238*                |
| R366*     | Connects ETRXER_RMIIRXER_CS7n (U1C, pin 84) to CS7n (U6*, pin 32).     | Disconnects ETRXER_RMIIRXER_CS7n (U1C, pin 84) from CS7n (U6*, pin 32).   | R365, R370*          |
| R368*     | Connects ETCRS_RMIICRSDV_RYBYn (U1C, pin 74) from RYBYn (U6*, pin 17). | Disconnects ETCRS_RMIICRSDV_RYBYn (U1C, pin 74) from RYBYn (U6*, pin 17). | R367                 |

**Table 6-9: External Bus Option Links** 

<sup>\*</sup> Not fitted by default.

# 6.7 USB Configuration

Table 6-10 below details the function of option links related to configuring the USB ports.

| Reference | Link Fitted Configuration                                                              | Link Removed Configuration                                                                  | Related Ref.             |
|-----------|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--------------------------|
| R55       | Connects MTCLKB_USB1DPUPE<br>(U1B, pin 50) to USB1DPUPE.                               | Disconnects MTCLKB_USB1DPUPE (U1B, pin 50) from USB1DPUPE.                                  | R54*                     |
| R56*      | Connects USB0VBUS_USB0VBUSEN-<br>H_USB0OVRCURB (U1B, pin 48) to<br>USB0OVRCURB.        | Disconnects USB0VBUS_USB0VBUSEN- H_USB0OVRCURB (U1B, pin 48) from USB0OVRCURB.              | J4                       |
| R58       | Connects MTIOC3A_USB1VBUS<br>(U1B, pin 46) to USB1VBUS.                                | Disconnects MTIOC3A_USB1VBUS (U1B, pin 46) from USB1VBUS.                                   | R57*                     |
| R61*      | Connects TXD0_TRIGb_USB0ID (U1B, pin 45) to USB0ID.                                    | Disconnects TXD0_TRIGb_USB0ID (U1B, pin 45) from USB0ID.                                    | R59, R60*                |
| R65*      | Connects RXD0_MTIOC1B_TRIGa_USB0EXICEN (U1B, pin 44) to USB0EXICEN.                    | Disconnects RXD0_MTIOC1B_TRIGa_USB0EXICEN (U1B, pin 44) from USB0EXICEN.                    | R62, R63*,<br>R64*       |
| R68*      | Connects SCK0_TMR0_USB0DRPD (U1B, pin 43) to USB0DRPD.                                 | Disconnects SCK0_TMR0_USB0DRPD (U1B, pin 43) from USB0DRPD.                                 | R66, R67*                |
| R71*      | Connects CTS0RTS0_TMR1_USB0DPUPE-O (U1B, pin 42) to USB0DPUPE-O.                       | Disconnects CTS0RTS0_TMR1_USB0DPUPE-O (U1B, pin 42) from USB0DPUPE-O.                       | R69, R70*                |
| R73*      | Connects MTIOC4A_USB0VBUSEN-O (U1B, pin 40) to USB0VBUSEN-O.                           | Disconnects MTIOC4A_USB0VBUSEN-O (U1B, pin 40) from USB0VBUSEN-O.                           | R72                      |
| R76*      | Connects CANERRn_MTIOC4C_USB0DPRPD (U1B, pin 38) to USB0DPRPD.                         | Disconnects CANERRn_MTIOC4C_USB0DPRPD (U1B, pin 38) from USB0DPRPD.                         | R74, R75*<br>J15         |
| R254      | Connects USB0OVRCURA to FLG (U12, pin 2).                                              | Disconnects USB0OVRCURA from FLG (U12, pin 2).                                              | R255*, R53*<br>J3        |
| R255*     | Connects USB0OVRCURA to STATUS1 (U12, pin 5).                                          | Disconnects USB0OVRCURA from STATUS1 (U12, pin 5).                                          | R254                     |
| R258*     | Connects SHDN (U12, pin 11) to USB0EXICEN. Shuts down U13 and reduces supply current.  | Disconnects SHDN (U12, pin 12) from USB0EXICEN. Enables the OTG normal operation.           | R65*, R64*,<br>R63*, R62 |
| R265      | Connects USB0VBUS to VBUS0 (USB Connectors: USB0_1, USB0_2 and USB0_3).                | Disconnects USB0VBUS from VBUS0 (USB Connectors: USB0_1, USB0_2 and USB0_3).                | J17*, J18                |
| R270      | Connects VBUS (USB Connectors: USB0_1, USB0_2 and USB0_3) to USB0_VBUSEL (J18, pin 2). | Disconnects VBUS (USB Connectors: USB0_1, USB0_2 and USB0_3) from USB0_VBUSEL (J18, pin 2). | L2*                      |
| R271      | Connects FRAME (USB Connectors: USB0_1, USB0_2 and USB0_3) to GROUND.                  | Disconnects FRAME (USB Connectors: USB0_1, USB0_2 and USB0_3) from GROUND.                  | -                        |
| R272      | Connects USB1VBUS to VBUS1 (USB Connector: USB1 Function).                             | Disconnects USB1VBUS from VBUS1 (USB Connector: USB1 Function).                             | J19*                     |
| R276      | Connects VBUS (USB Connector: USB1 Function) to USB1VBUS.                              | Disconnects VBUS (USB Connector: USB1 Function) from USB1VBUS.                              | L3*, R272                |

Table 6-10: USB Option Links (Continued Overleaf)

| Reference | Link Fitted Configuration                                                      | Link Removed Configuration                                                    | Related Ref. |
|-----------|--------------------------------------------------------------------------------|-------------------------------------------------------------------------------|--------------|
| R280      | Connects FRAME (USB Connectors: USB_1 Function) to GROUND.                     | Disconnects FRAME (USB Connectors: USB_1 Function) from GROUND.               | -            |
| R281*     | Connects VBUS0 to VBUS                                                         | Disconnects VBUS0 from VBUS.                                                  | J20*         |
| R373      | Connects USB0DP (U1B, pin 59) to D+ (USB Connectors: USB0_2 and USB0_3).       | Disconnects USB0DP (U1B, pin 59) from D+ (USB Connectors: USB0_2 and USB0_3). | -            |
| R374      | Connects USB0DM (U1B, pin 58) to D-<br>(USB Connectors: USB0_2 and<br>USB0_3). | Disconnects USB0DM (U1B, pin 58) from D- (USB Connectors: USB0_2 and USB0_3). | -            |

Table 6-11: USB Option Links

Table 6-12 below details the different configurations for the USB0DPUPE-F and USB0OVRCURA USB jumpers.

| Reference | Position One<br>(Pin 1 and 2 Shorted)                                  | Position Two<br>(Pin 2 and 3 Shorted)                                     | Position Three<br>(All Pins Open)    | Related<br>Ref. |
|-----------|------------------------------------------------------------------------|---------------------------------------------------------------------------|--------------------------------------|-----------------|
| J3        | Connects MTCLKA_USB0DPUPE- F_USB0OVRCURA (U1B, pin 51) to USB0DPUPE-F. | Connects MTCLKA_USB0DPUPE- F_USB0OVRCURA (U1B, pin 51) to USB0OVRCURA.    | Do not set.<br>Unless R53 is fitted. | R53*            |
| J4        | Connects USB0VBUS_USB0VBUSEN- H_USB0OVRCURB (U1B, pin 48) to USB0VBUS. | Connects USB0VBUS_USB0VBUSEN- H_USB0OVRCURB (U1B, pin 48) to USB0VBUSEN-H | Do not set.<br>Unless R53 is fitted. | R56*            |

Table 6-12: USB Jumpers USB0DPUPE-F / USB0OVRCURA Configuration

Table 6-13 below details the different configurations and functions for the USB0OVRCURA Selection.

| Reference          | R254    | R255    | Function  | Related Ref. |
|--------------------|---------|---------|-----------|--------------|
| Link Configuration | Fitted  | Removed | Host mode | R53, J3*     |
|                    | Removed | Fitted  | OTG mode  |              |

Table 6-13: USB Mode USB0OVRCURA Configuration

Table 6-14 below details the different configurations and functions of the USB jumpers.

| Reference | Position One<br>(Pin 1 and 2 Shorted) | Position Two (All Pins Open) | Related Ref. |
|-----------|---------------------------------------|------------------------------|--------------|
| J15/J16*  | Host mode                             | Function and OTG mode        | -            |

Table 6-14: USB Jumpers (USB0DPRPD, DRPD Pull-down Configuration)

<sup>\*</sup> Not fitted by default.

<sup>\*</sup> Not fitted by default.

<sup>\*</sup> Not fitted by default.

<sup>\*</sup> Ensure J15 and J16 are set to the same position.

Table 6-15 below details the different configurations and functions of the USB jumpers.

| Reference | J17*                           | J20*                                | Function     |
|-----------|--------------------------------|-------------------------------------|--------------|
| Position  | Pin 1 and 2 shorted            | Pin 1 – and 2 shorted<br>(via R281) | Bus-powered  |
|           | Pin 2 and 3 shorted (via R265) | All open                            | Self-powered |

Table 6-15: USB Jumpers (VBUS0 Self-powered/Bus-powered Configuration)

**Table 6-16** below details the different configurations and functions of the USB jumpers.

| Reference | Position One                              | Position Two                                  | Position Three                       | Related Ref. |
|-----------|-------------------------------------------|-----------------------------------------------|--------------------------------------|--------------|
|           | (Pin 1 and 2 Shorted)                     | (Pin 2 and 3 Shorted)                         | (All Pins Open)                      |              |
| J18       | Host mode.<br>(Ensure R269 is<br>removed) | Function mode.<br>(Ensure R269 is<br>removed) | OTG mode.<br>(Ensure R269 is fitted) | R269*        |

Table 6-16: USB Jumpers (VBUS0 Host/Function/OTG Select)

**Table 6-17** below details the different configurations and functions of the USB jumpers.

| Reference | J19*                           | J20*                | Function     |
|-----------|--------------------------------|---------------------|--------------|
| Position  | Pin 1 and 2 shorted            | Pin 2 and 3 shorted | Bus-powered  |
|           | Pin 2 and 3 shorted (via R272) | All open            | Self-powered |

Table 6-17: USB Jumpers (VBUS1 Self-powered/Bus-powered Configuration)

<sup>\*</sup> Not fitted by default. Ensure J17 and J20 have the same configuration.

<sup>\*</sup> Not fitted by default.

<sup>\*</sup> Not fitted by default.

# 6.8 Ethernet Configuration

Table 6-18 below details the function of option links related to configuring the MCU's Ethernet peripheral.

| Reference | Link Fitted Configuration                                                    | Link Removed Configuration                                                  | Related Ref. |
|-----------|------------------------------------------------------------------------------|-----------------------------------------------------------------------------|--------------|
| R294      | Connects ETTXCLK to U14 (pin 22) via U15 (pin 15).                           | Disconnects ETTXCLK from U14 (pin 22).                                      | R109, R110*  |
| R295      | Connects ETTXER to U14 (pin 1) via U15 (pin 14).                             | Disconnects ETTXER from U14 (pin 1).                                        | R308*        |
| R296      | Connects ETETXD2 to U14 (pin 26) via U15 (pin 16).                           | Disconnects ETETXD2 from U14 (pin 26).                                      | R322*        |
| R297      | Connects ETETXD3 to U14 (pin 27) via U15 (pin 17).                           | Disconnects ETETXD3 from U14 (pin 27).                                      | R323*        |
| R298      | Connects ETRXCLK_REF50CK (U1C, pin 85) to U14 (pin 20).                      | Disconnects ETRXCLK_REF50CK (U1C, pin 85) from U14 (pin 20).                | -            |
| R299      | Connects ETRXDV to U14 (pin 19) via U15 (pin 13).                            | Disconnects ETRXDV from U14 (pin 19).                                       | -            |
| R300      | Connects ETERXD2 to U14 (pin 16) via U15 (pin 12).                           | Disconnects ETERXD2 from U14 (pin 16).                                      | R318*        |
| R301      | Connects ETERXD3 to U14 (pin 15) via U15 (pin 11).                           | Disconnects ETERXD3 from U14 (pin 15).                                      | R320         |
| R302      | Connects ETCOL to U14 (pin 36) via U15 (pin 18).                             | Disconnects ETCOL from U14 (pin 36).                                        | R303*        |
| R303*     | Connects ETCRS_RMIICRSDV to U14 (pin 36).                                    | Disconnects ETCRS_RMIICRSDV from U14 (pin 36).                              | R302, R304   |
| R304      | Connects ETCRS_RMIICRSDV to U14 (pin 3).                                     | Disconnects ETCRS_RMIICRSDV from U14 (pin 3).                               | R319*        |
| R320      | Connects ETERXD3 to GROUND, via R315.                                        | Disconnects ETERXD3 from GROUND.                                            | R315, R301   |
| R322*     | Connects ETETXD2 to GROUND.                                                  | Disconnects ETETXD2 from GROUND.                                            | R296         |
| R323*     | Connects ETETXD3 to GROUND.                                                  | Disconnects ETETXD3 from GROUND.                                            | R297         |
| R324      | Connects XTAL1 (U14, pin 14) to X4 (pin 1).                                  | Disconnects XTAL1 (U14, pin 14) from X4 (pin 1).                            | R326         |
| R325      | Connects XTAL2 (U14, pin 13) to X4 (pin 2).                                  | Disconnects XTAL2 (U14, pin 13) from X4 (pin 2).                            | -            |
| R326*     | Connects XTAL1 (U14, pin 14) to X5 (pin 3).                                  | Disconnects XTAL1 (U14, pin 14) from X5 (pin 3).                            | R327*, R324  |
| R327*     | Connects X5 (pin 3) to<br>ETRXCLK_REF50CK (U1C, pin 85)<br>and U14 (pin 20). | Disconnects X5 (pin 3) from ETRXCLK_REF50CK (U1C, pin 85) and U14 (pin 20). | R326, R298   |

**Table 6-18: Ethernet Option Links (Continued Overleaf)** 

<sup>\*</sup> Not fitted by default.

| Reference | Link Fitted Configuration                  | Link Removed Configuration                      | Related Ref. |
|-----------|--------------------------------------------|-------------------------------------------------|--------------|
| R328      | Connects X5 (pin 1) to GROUND.             | Disconnects X5 (pin 1) from GROUND.             | -            |
| R339*     | Connects U14 (pin 9) to GROUND.            | Disconnects U14 (pin 9) from GROUND.            | -            |
| R340*     | Connects U14 (pin 12) to GROUND            | Disconnects U14 (pin 12) from GROUND            | -            |
| R341*     | Connects U14 (pin 11) to GROUND.           | Disconnects U14 (pin 11) from GROUND.           | -            |
| R342*     | Connects U14 (pin 10) to GROUND            | Disconnects U14 (pin 10) from GROUND            | -            |
| R344      | Connects ETHERNET port (pin 10) to GROUND. | Disconnects ETHERNET port (pin 10) from GROUND. | -            |

**Table 6-19: Ethernet Option Links** 

<sup>\*</sup> Not fitted by default.

# 6.9 Multi-Function Timer Pulse Unit (MTU) Configuration

Table 6-20 details the function of option links related to configuring the MCU's MTU pins.

| Reference | Link Fitted Configuration                                                             | Link Removed Configuration                                                                 | Related Ref.                            |
|-----------|---------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------------------------------------|
| R53*      | Connects MTCLKA_USB0DPUPE-<br>F_USB0OVRCURA (U1B, pin 51) to<br>MTCLKA (JA2, pin 25). | Disconnects MTCLKA_USB0DPUPE-<br>F_USB0OVRCURA (U1B, pin 51) from<br>MTCLKA (JA2, pin 25). | J3                                      |
| R54*      | Connects MTCLKB_USB1DPUPE (U1B, pin 50) to MTCLKB (JA2, pin 26).                      | Disconnects MTCLKB_USB1DPUPE (U1B, pin 50) from MTCLKB (JA2, pin 26).                      | R55                                     |
| R57*      | Connects MTIOC3A_USB1VBUS (U1B, pin 46) to MTIOC3A (JA6, pin 13).                     | Disconnects MTIOC3A_USB1VBUS (U1B, pin 46) from MTIOC3A (JA6, pin 13).                     | R58                                     |
| R60*      | Connects TXD0_TRIGb_USB0ID (U1B, pin 45) to TRIGb (JA2, pin 22).                      | Disconnects TXD0_TRIGb_USB0ID (U1B, pin 45) from TRIGb (JA2, pin 22).                      | R59, R61*                               |
| R63*      | Connects RXD0_MTIOC1B_TRIGa_USB0EXICEN (U1B, pin 44) to MTIOC1B (JA2, pin 23).        | Disconnects RXD0_MTIOC1B_TRIGa_USB0EXICEN (U1B, pin 44) from MTIOC1B (JA2, pin 23).        | R62, R64*,<br>R65*, R224<br>R255*,R226* |
| R64*      | Connects RXD0_MTIOC1B_TRIGa_USB0EXICEN (U1B, pin 44) to TRIGa (JA2, pin 21).          | Disconnects RXD0_MTIOC1B_TRIGa_USB0EXICEN (U1B, pin 44) from TRIGa (JA2, pin 21).          | R62, R63*,<br>R65*                      |
| R72       | Connects MTIOC4A_USB0VBUSEN-O (U1B, pin 40) to MTIOC4A (JA2, pin 15).                 | Disconnects MTIOC4A_USB0VBUSEN-O (U1B, pin 40) from MTIOC4A (JA2, pin 15).                 | R73*                                    |
| R75*      | Connects CANERRn_MTIOC4C_USB0DPRPD (U1B, pin 38) to MTIOC4C (JA2, pin 16).            | Disconnects CANERRn_MTIOC4C_USB0DPRPD (U1B, pin 38) from MTIOC4C (JA2, pin 16).            | R74, R76*                               |
| R77       | Connects MTIOC0C_IRQ2 (U1B, pin 29) to MTIOC0C (JA2, pin 23).                         | Disconnects MTIOC0C_IRQ2 (U1B, pin 29) from MTIOC0C (JA2, pin 23).                         | R224, R225*<br>R226*, R78               |
| R81       | Connects MTIOC0A_IRQ4 (U1B, pin 27) to MTIOC0A (JA2, pin 7).                          | Disconnects MTIOC0A_IRQ4 (U1B, pin 27) from MTIOC0A (JA2, pin 7).                          | R82*, R220*<br>R221                     |
| R106*     | Connects ETRXDV_MTIOC4B (U1C, pin 86) to MTIOC4B (JA2, pin 17) via U15.               | Disconnects ETRXDV_MTIOC4B (U1C, pin 86) from MTIOC4B (JA2, pin 17).                       | R105                                    |
| R108*     | Connects ETTXER_MTIOC4D (U1C, pin 83) to MTIOC4D (JA2, pin 18) via U15.               | Disconnects ETTXER_MTIOC4D (U1C, pin 83) from MTIOC4D (JA2, pin 18).                       | R107                                    |
| R110*     | Connects ETTXCLK_MTIOC3D (U1C, pin 82) to MTIOC3D (JA2, pin 14) via U15.              | Disconnects ETTXCLK_MTIOC3D (U1C, pin 82) from MTIOC3D (JA2, pin 14).                      | R109                                    |
| R112*     | Connects ETETXD2_MTIOC3B (U1C, pin 78) to MTIOC3B (JA2, pin 13) via U15.              | Disconnects ETETXD2_MTIOC3B (U1C, pin 78) from MTIOC3B (JA2, pin 13).                      | R111                                    |

**Table 6-20: MTU Option Links** 

<sup>\*</sup> Not fitted by default.

# 6.10 IRQ & General I/O Pin Configuration

Table 6-21 below details the function of the option links associated with IRQ and general I/O pin configuration.

| Reference | Link Fitted Configuration                                                      | Link Removed Configuration                                                      | Related Ref.        |
|-----------|--------------------------------------------------------------------------------|---------------------------------------------------------------------------------|---------------------|
| R28       | Connects RSPCKB to U1B (pin 36)                                                | Disconnects RSPCKB from U1B (pin 36)                                            | -                   |
| R29       | Connects MOSIB to U1B (pin 37)                                                 | Disconnects MOSIB from U1B (pin 37)                                             | -                   |
| R30       | Connects MISOB to U1B (pin 33)                                                 | Disconnects MISOB from U1B (pin 33)                                             | -                   |
| R31       | Connects BCLK to U1C (pin 68)                                                  | Disconnects BCLK from U1C (pin 68)                                              | -                   |
| R32       | Connects SDCLK to U1C (pin 128)                                                | Disconnects SDCLK from U1C (pin 128)                                            | -                   |
| R34       | Connects IRQ8_TXD6 (U1B, pin 8) to IRQ (JA1, pin 23).                          | Disconnects IRQ8_TXD6 (U1B, pin 8) from IRQ (JA1, pin 23).                      | R35*, R167          |
| R36       | Connects IRQ9_RXD6 (U1B, pin 7) to IRQ9 (JA5, pin 9).                          | Disconnects IRQ9_RXD6 (U1B, pin 7) from IRQ9 (JA5, pin 9).                      | R37*                |
| R38       | Connects IRQ10_SCK6 (U1B, pin 6) to IRQ10 (JA5, pin 10).                       | Disconnects IRQ10_SCK6 (U1B, pin 6) from IRQ10 (JA5, pin 10).                   | R39*, R166<br>R307* |
| R40       | Connects LED0_DA0 (U1B, pin 4) to LED0                                         | Disconnects LED0_DA0 (U1B, pin 4) from LED0                                     | R41*                |
| R42       | Connects LED1_DA1 (U1B, pin 2) to LED1                                         | Disconnects LED1_DA1 (U1B, pin 1) from LED1                                     | R43*                |
| R44       | Connects LED2_MTIC5W (U1B, pin 56) to LED2                                     | Disconnects LED2_MTIC5W (U1B, pin 56) from LED2                                 | R45*                |
| R46       | Connects LED3_MTIC5V (U1B, pin 55) to LED3                                     | Disconnects LED3_MTIC5V (U1B, pin 55) from LED3                                 | R47*                |
| R48       | Connects MTIC5U_SCL0 (U1B, pin 54) to SCL0 (U5, pin 6)                         | Disconnects MTIC5U_SCL0 (U1B, pin 54) from SCL0 (U5, pin 6)                     | R136, R49*          |
| R52       | Connects MTIOC0B_IRQ3_SDA0<br>(U1B, pin 53) to SDA0 (U5, pin 5)                | Disconnects MTIOC0B_IRQ3_SDA0 (U1B, pin 53) from SDA0 (U5, pin 5)               | R50*, R51<br>R135   |
| R69       | Connects CTS0RTS0_TMR1_USB0DPUPE-O (U1B, pin 42) to CTS0RTS0 (JA2, pin 12)     | Disconnects CTS0RTS0_TMR1_USB0DPUPE-O (U1B, pin 42) from CTS0RTS0 (JA2, pin 12) | R70*, R71*          |
| R86       | Connects AN004_XINPUT1 (U1C, pin<br>168) to XINPUT1 (TFT connector, pin<br>43) | Disconnects AN004_XINPUT1 (U1C, pin 168) from XINPUT1 (TFT connector, pin 43)   | R85*                |
| R88       | Connects AN005_YINPUT1 (U1C, pin 167) to YINPUT1 (TFT connector, pin 44)       | Disconnects AN005_YINPUT1 (U1C, pin 167) from YINPUT1 (TFT connector, pin 44)   | R87*                |
| R90       | Connects AN006_XINPUT2 (U1C, pin 166) to XINPUT2 (TFT connector, pin 45)       | Disconnects AN006_XINPUT2 (U1C, pin 166) from XINPUT2 (TFT connector, pin 45)   | R89*                |
| R92       | Connects AN007_YINPUT2 (U1C, pin 165) to YINPUT2 (TFT connector, pin 46)       | Disconnects AN007_YINPUT2 (U1C, pin 165) from YINPUT2 (TFT connector, pin 46)   | R91*                |

Table 6-21: IRQ & General I/O Option Links (Continued Overleaf)

<sup>\*</sup> Not fitted by default.

| Reference | Link Fitted Configuration                                                          | Link Removed Configuration                                                        | Related Ref. |
|-----------|------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--------------|
| R95       | Connects WR0n_WRn_SSLB1 (U1C, pin 72) to SSLB1 (TFT connector, pin 32)             | Disconnects WR0n_WRn_SSLB1<br>(U1C, pin 72) from SSLB1 (TFT<br>connector, pin 32) | R94, R93*    |
| R360      | Connects CS0n (U1C, pin 141) to<br>BD_CS0n (U6*, pin 32)                           | Disconnects CS0n (U1C, pin 141) from BD_CS0n (U6, pin 32)                         | R361*        |
| R101      | Connects SDCSn (U1C, pin 139) to<br>BD_SDCSn (U3, pin 19)                          | Disconnects SDCSn (U1C, pin 139) from BD_SDCSn (U3, pin 19)                       | R102*        |
| R365      | Connects ETRXER_RMIIRXER_CS7n<br>(U1C, pin 84) to ETRXER_RMIIRXER<br>(U14, pin 21) | Disconnects ETRXER_RMIIRXER_CS7n (U1C, pin 84) from ETRXER_RMIIRXER (U14, pin 21) | R366*        |

Table 6-22: IRQ & General I/O Option Links (Continuation)

Table 6-23 below details the function of the jumpers associated with IRQ and general I/O pin configuration.

| Reference | Position One                                                                                              | Position Two                                                                                   | Position Three | Related Ref.        |
|-----------|-----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|----------------|---------------------|
| J5        | Pins 1 and 2<br>shorted.<br>Connects<br>ETCOL_PC7 (U1C,<br>pin 76) to ETCOL<br>(U14, pin 36), via<br>U15. | Pins 2 and 3 shorted. Connects ETCOL_PC7 (U1C, pin 76) to PC7 (E1 interface, pin 10), via U15. | All pins open. | SW4<br>R302<br>R201 |

Table 6-23: IRQ & General I/O Jumpers

Table 6-24 below details the function of option links related to configuring the bus switches U2 and U15.

| Reference | Link Fitted Configuration | Link Removed Configuration | Related Ref. |
|-----------|---------------------------|----------------------------|--------------|
| J2*       | Enables bus switch U2.    | Disables bus switch U2.    | -            |
| J21       | Enables bus switch U15.   | Disables bus switch U15.   | -            |

Table 6-24: Bus Switch Jumper Links

<sup>\*</sup> Not fitted by default.

<sup>\*</sup> Not fitted by default.

# 6.11 Power Supply Configuration

Table 6-25 below details the function of the option links associated with power supply configuration.

| Reference | Link Fitted Configuration                                                                   | Link Removed Configuration                                                                     | Related Ref.       |
|-----------|---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--------------------|
| R147      | Enables Unregulated_VCC to be supplied power from PWR1connector or VBUS (USB connectors).   | Unregulated_VCC is not supplied power.                                                         | -                  |
| R148      | Enables CON_5V to be supplied power from PWR1connector or VBUS (USB connectors).            | CON_5V is not supplied power.                                                                  | J9                 |
| R149      | Enables Board_5V to be supplied power from PWR1connector or VBUS (USB connectors).          | Board_5V is not supplied power.                                                                | J9                 |
| R150      | Connects U8's (voltage regulator) 3.3V output to CON_3V3, Board_VCC and UC_VCC (MCU power). | Disconnects U8's (voltage regulator) 3.3V output to CON_3V3, Board_VCC and UC_VCC (MCU power). | R151, R152<br>J10* |
| R151      | CON_3V3 (JA1, pin 3) is supplied power from U8 or Board_VCC.                                | CON_3V3 (JA1, pin 3) is not supplied power from U8 or Board_VCC.                               | R150               |
| R152      | UC_VCC (MCU power) is supplied power from U8 or Board_VCC.                                  | UC_VCC (MCU power) is not supplied power from U8 or Board_VCC.                                 | R150, J10*         |
| R153*     | CON_3V3USB is supplied power from Board_VCC.                                                | CON_3V3USB is not supplied power from Board_VCC.                                               | R154               |
| R154      | Enables Board_VCC to supply power to CON_3V3USB and 3V3USB.                                 | Disables Board_VCC from supplying power to CON_3V3USB and 3V3USB.                              | R150               |
| R155*     | CON_5VUSB is supplied power from Board_5V.                                                  | CON_5VUSB is not supplied power from Board_5V.                                                 | R156, R149<br>J9   |
| R156      | Enables Board_5V to supply power to CON_5VUSB and 5VUSB.                                    | Disables Board_5V from supplying power to CON_5VUSB and 5VUSB.                                 | R149, J9           |

**Table 6-25: Power Supply Option Links** 

<sup>\*</sup> Not fitted by default.

RSK+RX63N 6. Configuration

Table 6-26 below details the function of the jumpers associated with power supply configuration.

| Reference | Position One                                                                                                                      | Position Two                                                                      | Position Three | Related Ref. |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|----------------|--------------|
| J10*      | Pins 1 and 2 shorted. Enables UC_VCC (MCU power) to be supplied from Board_VCC or U8.                                             | Pins 1 and 2 open. UC_VCC is not supplied power. ENSURE TO SHORT J10 OR FIT R152. | -              | R152, R150   |
| PWR2      | Enables CON_3V3USB to be supplied externally.                                                                                     | Pins 1 and 2 open.                                                                | -              | R153*, R154  |
| PWR3      | Enables CON_5VUSB to be supplied externally.                                                                                      | Pins 1 and 2 open.                                                                | -              | R155*, R156  |
| PWR4      | Enables a CR2032 battery to be fitted. Supplies power to the RTC and sub-clock oscillator when a UC_VCC voltage drop is detected. | Battery not fitted.                                                               | -              | J1, R4*      |

**Table 6-26: Power Supply Jumpers** 

## 6.12 Clock Configuration

**Table 6-27** below details the function of the option links associated with clock configuration.

| Reference | Link Fitted Configuration                                  | Link Removed Configuration                                   | Related Ref. |
|-----------|------------------------------------------------------------|--------------------------------------------------------------|--------------|
| R17*      | X1 feedback resistor. Connects X1 pins 1 and 2.            | X1 feedback resistor. Connects X1 pins 1 and 2.              | -            |
| R18       | Connects XTAL (U1B, pin 22) to X1 (pin 1).                 | Disconnects XTAL (U1B, pin 22) from X1 (pin 1).              | R21*         |
| R19       | Connects EXTAL (U1B, pin 24) to X1 (pin 2).                | Disconnects EXTAL (U1B, pin 24) from X1 (pin 2).             | R22*, R23*   |
| R20*      | Connects X2 feedback resistor. Connects X2's pins 1 and 2. | X2 feedback resistor. Disconnects X2's pins 1 and 2.         | -            |
| R21*      | Connects XTAL (U1B, pin 22) to X2 (pin 1).                 | Disconnects XTAL (U1B, pin 22) from X2 (pin 1).              | -            |
| R22*      | Connects EXTAL (U1B, pin 24) to X2 (pin 2).                | Disconnects EXTAL (U1B, pin 24) from X2 (pin 2).             | -            |
| R23*      | Connects EXTAL (U1B, pin 24) to CON_EXTAL (JA2, pin 2).    | Disconnects EXTAL (U1B, pin 24) from CON_EXTAL (JA2, pin 2). | R18**, R19** |
| R24*      | X3 feedback resistor. Connects X3 pins 1 and 2.            | X3 feedback resistor. Connects X3 pins 1 and 2.              | -            |
| R25       | Connects XCIN (U1B, pin 19) to X3 (pin 1).                 | Disconnects XCIN (U1B, pin 19) from X3 (pin 1).              | R27*         |
| R26       | Connects XCOUT (U1B, pin 20) to X3 (pin 4).                | Disconnects XCOUT (U1B, pin 20) from X3 (pin 4).             | -            |
| R27*      | Connects XCIN (U1B, pin 19) to GROUND.                     | Disconnects XCIN (U1B, pin 19) from GROUND.                  | R25          |

**Table 6-27: Clock Option Links** 

<sup>\*</sup> Not fitted by default.

<sup>\*</sup> Not fitted by default.

<sup>\*\*</sup> If option link R23 is to be fitted and an external clock signal is to be used, ensure to remove R18 and R19.

RSK+RX63N 6. Configuration

## 6.13 External Memory Configuration

**Table 6-28** below details the function of the option links associated with external memory configuration.

| Reference | Link Fitted Configuration                                                                    | Link Removed Configuration                                                                    | Related Ref. |
|-----------|----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|--------------|
| R118      | Connects SDCLK (U1C, pin 128) to CLK (U3, pin 38) via R32.                                   | Disconnects SDCLK (U1C, pin 128) from CLK (U3, pin 38).                                       | R32          |
| R128      | Connects WP# (U4, pin 3) to GROUND. Disables writing to the flash IC.                        | Disconnects WP# (U4, pin 3) from GROUND. Enables writing to the flash IC.                     | -            |
| R129      | Connects HOLD# (U4, pin 7) to GROUND. Enables suspensions on the serial flash IC operations. | Disconnects HOLD# (U4, pin 7) from GROUND. Disables suspension of serial flash IC operations. | -            |

**Table 6-28: External Memory Configuration** 

Table 6-29 below details the function of the jumper associated with external memory configuration.

| Reference | Position One                                                                                                                              | Position Two                                                                                                                                        | Position Three | Related Ref. |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------------|
| J7        | Pins 1 and 2 shorted. Connects WP (U5, pin 7) to GROUND, disabling write protection on the I <sup>2</sup> C EEPROM IC (bypassed by R137). | All pins open. WP (U5, pin 7) is disconnected from GROUND, enabling write protection on the I <sup>2</sup> C EEPROM IC (still connectable by R137). | -              | R137*        |

**Table 6-29: External EEPROM Memory Configuration** 

<sup>\*</sup> Not fitted by default.

## 7. Headers

## 7.1 Application Headers

This RSK is fitted with application headers, which can be used to connect compatible Renesas application devices or as easy access to MCU pins.

**Table 7-1** below lists the connections of the application header, JA1.

|     | Application Header JA1 |         |     |                  |         |
|-----|------------------------|---------|-----|------------------|---------|
| Pin | Circuit Net Name       | MCU Pin | Pin | Circuit Net Name | MCU Pin |
| 1   | 5V                     | -       | 2   | 0V               | -       |
| 3   | 3V3                    | -       | 4   | 0V               | -       |
| 5   | AVCC                   | -       | 6   | AVSS             | -       |
| 7   | AVREF                  | -       | 8   | ADTRG            | 176     |
| 9   | ADC0                   | 173     | 10  | ADC1             | 171     |
| 11  | ADC2                   | 170     | 12  | ADC3             | 169     |
| 13  | DAC0                   | 4       | 14  | DAC1             | 2       |
| 15  | IO_0                   | 158     | 16  | IO_1             | 156     |
| 17  | IO_2                   | 154     | 18  | IO_3             | 150     |
| 19  | IO_4                   | 148     | 20  | IO_5             | 147     |
| 21  | IO_6                   | 145     | 22  | IO_7             | 143     |
| 23  | IRQ3/IRQAEC/M2_HSIN0   | 8       | 24  | IIC_EX           | NC      |
| 25  | IIC_SDA                | -       | 26  | IIC_SCL          | -       |

**Table 7-1: Application Header JA1 Connections** 

**Table 7-2** below lists the connections of the application header, JA2.

| Application Header JA2 |                       |         |     |                  |         |
|------------------------|-----------------------|---------|-----|------------------|---------|
| Pin                    | Circuit Net Name      | MCU Pin | Pin | Circuit Net Name | MCU Pin |
| 1                      | RESET                 | 21      | 2   | EXTAL            | -       |
| 3                      | NMI                   | 26      | 4   | Vss1             | -       |
| 5                      | WDT_OVF               | -       | 6   | SCIaTX           | 45      |
| 7                      | IRQ0/WKUP/M1_HSIN0    | -       | 8   | SCIaRX           | 44      |
| 9                      | IRQ1/M1_HSIN1         | -       | 10  | SCIaCK           | 43      |
| 11                     | M1_UD                 | 13      | 12  | CTSRTS           | 42      |
| 13                     | M1_Up                 | 78      | 14  | M1_Un            | 82      |
| 15                     | M1_Vp                 | 40      | 16  | M1_Vn            | 38      |
| 17                     | M1_Wp                 | 86      | 18  | M1_Wn            | 83      |
| 19                     | TimerOut              | 43      | 20  | TimerOut         | 42      |
| 21                     | TimerIn               | 44      | 22  | TimerIn          | 45      |
| 23                     | IRQ2/M1_EncZ/M1_HSIN2 | -       | 24  | M1_POE           | 28      |
| 25                     | M1_TRCCLK             | 51      | 26  | M1_TRDCLK        | 50      |

**Table 7-2: Application Header JA2 Connections** 

Table 7-3 below lists the connections of the BUS application header, JA3

|     | Bus Application Header JA3 |         |     |                  |         |
|-----|----------------------------|---------|-----|------------------|---------|
| Pin | Circuit Net Name           | MCU Pin | Pin | Circuit Net Name | MCU Pin |
| 1   | A0                         | 118     | 2   | A1               | 114     |
| 3   | A2                         | 112     | 4   | A3               | 110     |
| 5   | A4                         | 109     | 6   | A5               | 108     |
| 7   | A6                         | 107     | 8   | A7               | 106     |
| 9   | A8                         | 104     | 10  | A9               | 100     |
| 11  | A10                        | 99      | 12  | A11              | 98      |
| 13  | A12                        | 97      | 14  | A13              | 96      |
| 15  | A14                        | 95      | 16  | A15              | 94      |
| 17  | D0                         | 158     | 18  | D1               | 156     |
| 19  | D2                         | 154     | 20  | D3               | 150     |
| 21  | D4                         | 148     | 22  | D5               | 147     |
| 23  | D6                         | 145     | 24  | D7               | 143     |
| 25  | RDn                        | 70      | 26  | WR/SDWE          | -       |
| 27  | CSa                        | 93      | 28  | CSb              | -       |
| 29  | D8                         | 135     | 30  | D9               | 134     |
| 31  | D10                        | 133     | 32  | D11              | 132     |
| 33  | D12                        | 131     | 34  | D13              | 130     |
| 35  | D14                        | 126     | 36  | D15              | 125     |
| 37  | A16                        | 91      | 38  | A17              | 89      |
| 39  | A18                        | 86      | 40  | A19              | 83      |
| 41  | A20                        | 82      | 42  | A21              | 78      |
| 43  | A22                        | 77      | 44  | SDCLK            | -       |
| 45  | CSc/Wait                   | -       | 46  | ALE/SDCKE        | -       |
| 47  | HWRn/DQMH                  | -       | 48  | LWRn/DQML        | -       |
| 49  | CAS                        | 137     | 50  | RAS              | 138     |

**Table 7-3: Bus Application Header JA3 Connections** 

**Table 7-4** below lists the connections of the application header, JA5.

|     | Application Header JA5 |         |     |                  |         |  |
|-----|------------------------|---------|-----|------------------|---------|--|
| Pin | Circuit Net Name       | MCU Pin | Pin | Circuit Net Name | MCU Pin |  |
| 1   | ADC4                   | 168     | 2   | ADC5             | 167     |  |
| 3   | ADC6                   | 166     | 4   | ADC7             | 165     |  |
| 5   | CAN1TX                 | 67      | 6   | CAN1RX           | 66      |  |
| 7   | CAN2TX                 | NC      | 8   | CAN2RX           | NC      |  |
| 9   | IRQ4/M2_EncZ/M2HSIN1   | 7       | 10  | IRQ5/M2_HSIN2    | 6       |  |
| 11  | M2_UD                  | NC      | 12  | M2_Uin           | NC      |  |
| 13  | M2_Vin                 | NC      | 14  | M2_Win           | NC      |  |
| 15  | M2_Toggle              | NC      | 16  | M2_POE           | NC      |  |
| 17  | M2_TRCCLK              | NC      | 18  | M2_TRDCLK        | NC      |  |
| 19  | M2_Up                  | NC      | 20  | M2_Un            | NC      |  |
| 21  | M2_Vp                  | NC      | 22  | M2_Vn            | NC      |  |
| 23  | M2_Wp                  | NC      | 24  | M2_Wn            | NC      |  |

**Table 7-4: Application Header JA5 Connections** 

**Table 7-5** below lists the connections of the application header, JA6.

| Application Header JA6 |                  |         |     |                  |         |
|------------------------|------------------|---------|-----|------------------|---------|
| Pin                    | Circuit Net Name | MCU Pin | Pin | Circuit Net Name | MCU Pin |
| 1                      | DREQ             | 61      | 2   | DACK             | 62      |
| 3                      | TEND             | NC      | 4   | STBYn            | NC      |
| 5                      | RS232TX          | -       | 6   | RS232RX          | -       |
| 7                      | SCIbRX           | 7       | 8   | SCIbTX           | 8       |
| 9                      | SCIcTX           | 35      | 10  | SCIbCK           | 6       |
| 11                     | SCIcCK           | 34      | 12  | SCIcRX           | 31      |
| 13                     | M1_Toggle        | 46      | 14  | M1_Uin           | 54      |
| 15                     | M1_Vin           | 55      | 16  | M1_Win           | 56      |
| 17                     | Reserved         | NC      | 18  | Reserved         | NC      |
| 19                     | Reserved         | NC      | 20  | Reserved         | NC      |
| 21                     | Reserved         | NC      | 22  | Reserved         | NC      |
| 23                     | Unregulated_VCC  | -       | 24  | GROUND           | -       |

**Table 7-5: Application Header JA6 Connections** 

#### 7.2 Generic Headers

Generic headers, used to provide easy connections to various pins from devices fitted to the RSK+.

**Table 7-6** below lists the connections of the Data Bus Connector, J22.

|     | Data Bus Connector J22 |         |     |                  |         |  |
|-----|------------------------|---------|-----|------------------|---------|--|
| Pin | Circuit Net Name       | MCU Pin | Pin | Circuit Net Name | MCU Pin |  |
| 1   | D16                    | 163     | 2   | D17              | 161     |  |
| 3   | D18                    | 160     | 4   | D19              | 159     |  |
| 5   | D20                    | 157     | 6   | D21              | 155     |  |
| 7   | D22                    | 152     | 8   | D23              | 149     |  |
| 9   | D24_CANSTBn            | 146     | 10  | D25_CANEN        | 144     |  |
| 11  | D26_TRDATA0            | 123     | 12  | D27_TRDATA1      | 121     |  |
| 13  | D28_TRSYNCn            | 119     | 14  | D29_TRCLK        | 116     |  |
| 15  | D30_TRDATA2            | 113     | 16  | D31_TRDATA3      | 111     |  |

**Table 7-6: Data Bus Connector J22 Connections** 

**Table 7-7** below lists the connections of the TFT Connector.

|     | TFT Connector    |         |     |                  |         |
|-----|------------------|---------|-----|------------------|---------|
| Pin | Circuit Net Name | MCU Pin | Pin | Circuit Net Name | MCU Pin |
| 1   | 5V               | -       | 2   | 5V               | -       |
| 3   | 3V3              | -       | 4   | 3V3              | -       |
| 5   | NC               | -       | 6   | NC               | -       |
| 7   | B1               | 158     | 8   | B2               | 156     |
| 9   | B3               | 154     | 10  | B4               | 150     |
| 11  | B5               | 148     | 12  | G0               | 147     |
| 13  | G1               | 145     | 14  | G2               | 143     |
| 15  | G3               | 135     | 16  | G4               | 134     |
| 17  | G5               | 133     | 18  | R1               | 132     |
| 19  | R2               | 131     | 20  | R3               | 130     |
| 21  | R4               | 126     | 22  | R5               | 125     |
| 23  | EDACK            | 62      | 24  | HSYNC            | 29      |
| 25  | DOTCLK           | 13      | 26  | LCDDEN           | 27      |
| 27  | VSYNC            | 40      | 28  | EDREQ            | 61      |
| 29  | SSCK             | 36      | 30  | SSI              | 33      |
| 31  | SSO              | 37      | 32  | SCS              | 72      |
| 33  | RESET            | 21      | 34  | GND              | -       |
| 35  | BACKLIGHT        | 49      | 36  | SD_DOTCLK        | NC      |
| 37  | GND              | -       | 38  | GND              | -       |
| 39  | GND              | -       | 40  | GND              | -       |
| 41  | X_DRIVE          | 69      | 42  | Y_DRIVE          | 52      |
| 43  | X_INPUT1         | 168     | 44  | Y_INPUT1         | 167     |
| 45  | X_INPUT2         | 166     | 46  | Y_INPUT2         | 165     |
| 47  | NC               | -       | 48  | NC               | -       |
| 49  | NC               | -       | 50  | NC               | -       |

**Table 7-7: TFT Connector Connections** 

# 8. Code Development

#### 8.1 Overview

For all code debugging using Renesas software tools, the RSK+ board must be connected to a PC via an E1/E20 debugger. An E1 debugger is supplied with this RSK+ product.

For further information regarding the debugging capabilities of the E1/E20 debuggers, refer to the RX Family E1/E20 Emulator User's Manual (R20UT0398EJ).

#### 8.2 Compiler Restrictions

The compiler supplied with this RSK is fully functional for a period of 60 days from first use. After the first 60 days of use have expired, the compiler will default to a maximum of 128k code and data. To use the compiler with programs greater than this size you need to purchase the full tools from your distributor.

The protection software for the compiler will detect changes to the system clock. Changes to the system clock back in time may cause the trial period to expire prematurely.

### 8.3 Mode Support

The MCU supports Single Chip, Boot and USB Boot modes, which are configured on the RSK+ board. Details of the modifications required can be found in §6. All other MCU operating modes are configured within the MCU's registers, which are listed in the RX63N group hardware manual.

Only ever change the MCU operating mode whilst the RSK is in reset, or turned off; otherwise the MCU may become damaged as a result.

#### 8.4 Debugging Support

The E1 emulator (as supplied with this RSK+) supports break points, event points (including mid-execution insertion) and basic trace functionality. It is limited to a maximum of 8 on-chip event points, 256 software breaks and 256 branch/cycle trace. For further details, refer RX Family E1/E20 Emulator User's Manual (REJ10J2089-0100).

#### 8.5 Address Space

**Figure 8-1** below details the address space of MCU in its different operating modes. For further details, refer to the RX63N group hardware manual.



Figure 8-1: MCU Address Space Diagram

RSK+RX63N 9. Additional Information

### 9. Additional Information

#### **Technical Support**

For details on how to use e<sup>2</sup> studio, refer to the e<sup>2</sup> studio help files from the menu bar.

For information about the RX63N series microcontrollers refer to the RX63N Group hardware manual.

For information about the RX63N assembly language, refer to the RX600 Series Software Manual.

Online technical support and information is available at: <a href="http://www.renesas.com/rskrx63n">http://www.renesas.com/rskrx63n</a>

#### **Technical Contact Details**

America: <u>techsupport.america@renesas.com</u>
Europe: <u>software\_support-eu@lm.renesas.com</u>

Japan: csc@renesas.com

General information on Renesas Microcontrollers can be found on the Renesas website at: http://www.renesas.com/

#### **Trademarks**

All brand or product names used in this manual are trademarks or registered trademarks of their respective companies or organisations.

#### Copyright

This document may be, wholly or partially, subject to change without notice. All rights reserved. Duplication of this document, either in whole or part is prohibited without the written permission of Renesas Electronics Europe Limited.

- © 2012 Renesas Electronics Europe Ltd. All rights reserved.
- © 2012 Renesas Electronics Corporation. All rights reserved.
- © 2012 Renesas Solutions Corp. All rights reserved.

| REVISION HISTORY RSK+ | RX63N User's Manual |
|-----------------------|---------------------|
|-----------------------|---------------------|

| Rev. | Date         | Description |                      |
|------|--------------|-------------|----------------------|
|      |              | Page        | Summary              |
| 1.00 | Jul 20, 2012 | 3/4         | First Edition issued |

Renesas Starter Kit+ User's Manual: User's Manual

Publication Date: Rev.1.00 Jul, 2012

Published by: Renesas Electronics Corporation



#### **SALES OFFICES**

# Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information.

Renesas Electronics America Inc.
2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A.
Tel: +1-408-588-6000, Fax: +1-408-588-6130
Renesas Electronics Canada Limited
1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada
Tel: +1-905-898-5441, Fax: +1-905-898-3220

Renesas Electronics Europe Limited

Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900
Renesas Electronics Europe GmbH

Accadiastrasse 10, 40472 Düsseldorf, Germany
Tel: +49-211-65030, Fax: +49-211-6503-1327
Renesas Electronics (China) Co., Ltd.
Thi Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China
Tel: +86-10-8235-1155, Fax: +86-10-8235-7679
Renesas Electronics (Shanghai) Co., Ltd.

Renesas Electronics (Shanghai) Co., Ltd.
Unit 204, 205, AZIA Center, No. 1233 Lujiazui Ring Rd., Pudong District, Shanghai 200120, China
Tel: +86-21-5877-1818, Fax: +86-21-6887-7858 / -7898
Renesas Electronics Hong Kong Limited
Unit 1601-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong
Tel: +852-2886-9318, Fax: +852 2886-9022/9044

Renesas Electronics Taiwan Co., Ltd.
7F, No. 363 Fu Shing North Road Taipei, Taiwan

Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 Renesas Electronics Singapore Pte. Ltd.

1 harbourFront Avenue, #06-10, keppel Bay Tower, Singapore 098632 Tel: +65-6213-0200, Fax: +65-6278-8001

Renesas Electronics Malaysia Sdn.Bhd.
Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics Korea Co., Ltd.
11F., Samik Lavied' or Bldg., 720-2 Yeoksam-Dong, Kangnam-Ku, Seoul 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141

RX63N Group

