## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

# Regarding the change of names mentioned in the document, such as Hitachi Electric and Hitachi XX, to Renesas Technology Corp.

The semiconductor operations of Mitsubishi Electric and Hitachi were transferred to Renesas Technology Corporation on April 1st 2003. These operations include microcomputer, logic, analog and discrete devices, and memory chips other than DRAMs (flash memory, SRAMs etc.) Accordingly, although Hitachi, Hitachi, Ltd., Hitachi Semiconductors, and other Hitachi brand names are mentioned in the document, these names have in fact all been changed to Renesas Technology Corp. Thank you for your understanding. Except for our corporate trademark, logo and corporate statement, no changes whatsoever have been made to the contents of the document, and these changes do not constitute any alteration to the contents of the document itself.

Renesas Technology Home Page: http://www.renesas.com

Renesas Technology Corp. Customer Support Dept. April 1, 2003



# Differences between the H8S/2195 Evaluation Chip and H8S/2199 Series, H8S/2199R Series

#### (1) Timer-J

| Item                                                                                           | Evaluation<br>Chip | H8S/2199<br>Series F-ZTAT,<br>MASK | H8S/2199R<br>Series F-ZTAT,<br>MASK | Notes                                                    |
|------------------------------------------------------------------------------------------------|--------------------|------------------------------------|-------------------------------------|----------------------------------------------------------|
| Expansion function (adding the specification for bit 3 of the timer J control register (TMJC)) | None*              | Added                              | Added                               | H8S/2199R<br>Hardware Manual<br>pp. 272, 273, and<br>282 |

Note: Do not write the timer with the evaluation chip. When reading, 1 is read.

#### (2) Servo circuit

| Item                                                                                                                                | Evaluation<br>Chip | H8S/2199<br>Series F-ZTAT,<br>MASK | H8S/2199R<br>Series F-ZTAT,<br>MASK | Notes                                           |
|-------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------------------------|-------------------------------------|-------------------------------------------------|
| TBC selection bit (adding the specification for bit 7 of reference period mode register 2 (RFM2) in the reference signal generator) | None*              | Added                              | Added                               | H8S/2199R<br>Hardware Manual<br>pp. 580 and 581 |

Note: Do not write the timer with the evaluation chip. When reading, 1 is read.

#### (3) OSD

| ltem                                                                                             | Evaluation<br>Chip                                                    | H8S/2199<br>Series F-ZTAT,<br>MASK | H8S/2199R<br>Series F-ZTAT,<br>MASK | Notes                                           |
|--------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|------------------------------------|-------------------------------------|-------------------------------------------------|
| Initial value of bit 0 of the digital output specification register (DOUT)                       | 1 <sup>*1</sup>                                                       | 0                                  | 0                                   | H8S/2199R<br>Hardware Manual<br>pp. 880 and 881 |
| Countermeasure for malfunction of blinking target                                                | Cursor/half<br>tone +<br>character +<br>border                        | Character +<br>border              | Character +<br>border               | Refer to detail 1                               |
| Countermeasure for malfunction of button-frame misalignment to display the double-size character | Only button<br>frames are<br>shifted left<br>by one dot.              | Not shifted                        | Not shifted                         | Refer to detail 2                               |
| Countermeasure for malfunction of CVout amplitude level in the text display mode                 | Larger by<br>about 20<br>IRE than<br>the register<br>setting<br>value | Same as the register setting value | Same as the register setting value  | H8S/2199R<br>Hardware Manual<br>p. 870          |

### (3) OSD (cont)

| ltem                                                                                                | Evaluation<br>Chip                                                                                                | H8S/2199<br>Series F-ZTAT,<br>MASK                                                                              | H8S/2199R<br>Series F-ZTAT,<br>MASK                                                                           | Notes                                                     |
|-----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|
| Countermeasure for malfunction of the display when the half-tone display is out of the display area | Malfunct-<br>ion that the<br>screen<br>display is<br>pulled<br>horizontally                                       | Without display malfunction                                                                                     | Without display malfunction                                                                                   |                                                           |
| Clearing condition of the OSDV interrupt flag                                                       | 0 is written without reading 1                                                                                    | 0 is written after reading 1                                                                                    | 0 is written after reading 1                                                                                  | H8S//2199R<br>Hardware Manual<br>pp. 874, 875, and<br>876 |
| Border display in the SECAM mode                                                                    | Unnece-<br>ssary color<br>is<br>displayed<br>on the right<br>of the<br>character                                  | Unnecessary<br>color is not<br>displayed on the<br>right of the<br>character                                    | Unnecessary<br>color is not<br>displayed on the<br>right of the<br>character                                  |                                                           |
| Initialization mode of bits 11 and 12 of the OSD register (DFORM)                                   | Initialized at reset or low-power consumpt- ion mode (module stop, sleep, standby, watch, subactive, or subsleep) | Initialized at reset or low-power consumption mode (module stop, sleep, standby, watch, subactive, or subsleep) | Initialized at reset                                                                                          | H8S/2199R<br>Hardware Manual<br>p. 872                    |
| The number of displayed horizontal characters at double height x double width                       | 16<br>characters                                                                                                  | 16 characters                                                                                                   | 32 characters                                                                                                 |                                                           |
| 4/2 fsc clock in the superimposed mode                                                              | Necessary                                                                                                         | Necessary                                                                                                       | Not necessary                                                                                                 |                                                           |
| Mask area for outputting the horizontal direction display in the superimposed mode                  | Before the internal synchronous H (AFCH): about 3.0 µs, after the internal synchronous H (AFCH): about 8.0 µs     | Before the internal synchronous H (AFCH): about 3.0 μs, after the internal synchronous H (AFCH): about 8.0 μs   | Before the internal synchronous H (AFCH): about 4.0 μs, after the internal synchronous H (AFCH): about 7.0 μs |                                                           |

### (3) OSD (cont)

| Item                                                                                                                                            | Evaluation<br>Chip                                                                                                                     | H8S/2199<br>Series F-ZTAT,<br>MASK                                                                                                     | H8S/2199R<br>Series F-ZTAT,<br>MASK                                                          | Notes                                           |
|-------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-------------------------------------------------|
| Mask area for outputting the vertical direction display in the superimposed mode                                                                | After external V detection: NTSC, 4.43 NTSC, MPAL = 16 lines, PAL, SECAM, NPAL = 22 lines                                              | After external V<br>detection:<br>NTSC, 4.43<br>NTSC, MPAL =<br>16 lines, PAL,<br>SECAM, NPAL<br>= 22 lines                            | After external V<br>detection:<br>NTSC, 4.43<br>NTSC, MPAL,<br>PAL, SECAM,<br>NPAL = 6 lines |                                                 |
| Starting position of horizontal direction when HCKSEL = 1 is selected (bit 3 of the sync separation control register (SEPCR))                   | For the position when selecting HCKSEL = 0, shifted left about 1.7 µs when AFC = 9 MHz, and shifted left about 1.1 µs when AFC = 7 MHz | For the position when selecting HCKSEL = 0, shifted left about 1.7 µs when AFC = 9 MHz, and shifted left about 1.1 µs when AFC = 7 MHz | Same starting position as selecting HCKSEL = 0                                               | H8S/2199R<br>Hardware Manual<br>pp. 775 and 776 |
| Dot-clock source in the text<br>display mode (adding the<br>specification for bit 1 of the sync<br>separation AFC control register<br>(SEPACR)) | AFC<br>reference<br>clock <sup>*2</sup>                                                                                                | AFC reference clock <sup>*2</sup>                                                                                                      | AFC reference<br>clock or 4/2 fsc<br>clock                                                   | H8S/2199R<br>Hardware Manual<br>pp. 778 and 779 |

Notes: 1. When the program is developed with the evaluation chip and this register is written, write 0 to bit 0 to maintain the program compatibility with the F-ZTAT and MASK versions.

2. Do not write 1.

## (4) Sync separation circuits for OSD/data slicer

| Item                                                                                                                                       | Evaluation<br>Chip                                                                                                          | H8S/2199<br>Series F-ZTAT,<br>MASK                                                                                          | H8S/2199R<br>Series F-ZTAT,<br>MASK                                                                                                                            | Notes                                           |
|--------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|
| Internal sync frequency register (INFRQR)                                                                                                  | None                                                                                                                        | Included                                                                                                                    | Included                                                                                                                                                       | H8S/2199R<br>Hardware Manual<br>pp. 794 and 795 |
| Mask operation period for V complement and mask counter                                                                                    | NTSC,<br>PAL: 85%                                                                                                           | NTSC: 85%,<br>PAL: 72%                                                                                                      | NTSC: 85%,<br>PAL: 72%                                                                                                                                         | H8S/2199R<br>Hardware Manual<br>p. 801          |
| Detecting external Vsync when<br>the VCKSL bit is set to 1 at AFC<br>= 7 MHz (bit 5 of the sync<br>separation control register<br>(SEPCR)) | External<br>Vsync<br>cannot be<br>detected                                                                                  | External Vsync can be detected                                                                                              | External Vsync can be detected                                                                                                                                 | H8S/2199R<br>Hardware Manual<br>pp. 774 and 775 |
| Initialization mode of the sync separation circuit                                                                                         | Initialized<br>at reset                                                                                                     | Initialized at reset                                                                                                        | Initialized at reset or low-power consumption mode (module stop, sleep, standby, watch, subactive, or subsleep) (Bit 5 of SEPIMR is only initialized at reset) |                                                 |
| Countermeasure for malfunction when an image signal is switched in the superimposed mode                                                   | Characters are displayed three lines below of the specified line (bit 4 of SEPCR = 1), and disappeared (bit 4 of SEPCR = 0) | Characters are displayed three lines below of the specified line (bit 4 of SEPCR = 1), and disappeared (bit 4 of SEPCR = 0) | No problems                                                                                                                                                    | H8S/2199R<br>Hardware Manual<br>pp. 774 and 775 |
| AFC operation when the ARST bit is set to 1                                                                                                | AFC may<br>not be<br>locked at<br>power on                                                                                  | AFC may not be locked at power on                                                                                           | AFC is locked at power on                                                                                                                                      | H8S/2199R<br>Hardware Manual<br>pp. 777 and 778 |
| AFC operation while the unrecorded tape is being run in the text display mode                                                              | AFC is<br>locked                                                                                                            | AFC may not be locked                                                                                                       | AFC is locked                                                                                                                                                  |                                                 |

#### (5) Data slicer

| Item                                                                                                                                            | Evaluation<br>Chip | H8S/2199<br>Series F-ZTAT,<br>MASK | H8S/2199R<br>Series F-ZTAT,<br>MASK | Notes                                           |
|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------------------------|-------------------------------------|-------------------------------------------------|
| Operating frequency of the data slicer (AFC reference clock)                                                                                    | 9 MHz              | 9 MHz                              | 7 MHz/9 MHz                         |                                                 |
| Bit length of the slice data (adding the specification for bit 0 of the sync separation AFC control register (SEPACR))                          | 16 bits*           | 16 bits*                           | 16 bits/32 bits                     | H8S/2199R<br>Hardware Manual<br>p. 831          |
| Slicer operation during<br>displaying a text (adding the<br>specification for bit 1 of the sync<br>separation AFC control register<br>(SEPACR)) | Cannot operate*    | Cannot operate*                    | Operates                            | H8S/2199R<br>Hardware Manual<br>pp. 778 and 779 |

Note: Do not write 1.

