

# 14-Bit Configurable Registered Buffer for DDR2

#### **Recommended Application:**

- DDR2 Memory Modules
- Provides complete DDR DIMM solution with ICS97U877
- Ideal for DDR2 400, 533 and 667

#### **Product Features:**

- 14-bit 1:2 registered buffer with parity check functionality
- Supports SSTL\_18 JEDEC specification on data inputs and outputs
- 50% more dynamic driver strength than standard SSTU32864
- Supports LVCMOS switching levels on C1 and RESET# inputs
- Low voltage operation V<sub>DD</sub> = 1.7V to 1.9V
- Available in 150 BGA package
- · Green packages available

#### С Е G M Ν Р U

**Pin Configuration** 

150 Ball BGA (Top View)

### **Functionality Truth Table**

|        | Inputs           |               |               |                  |                      |       | Outputs |               |
|--------|------------------|---------------|---------------|------------------|----------------------|-------|---------|---------------|
| RESET# | DCS#             | CSR#          | СК            | CK#              | Dn,<br>DODT,<br>DCKE | Qn    | QCS#    | QODT,<br>QCKE |
| Н      | L                | L             | 1             | $\downarrow$     | L                    | L     | L       | L             |
| Н      | L                | L             | 1             | $\downarrow$     | Н                    | Н     | L       | Н             |
| Н      | L                | L             | L or H        | L or H           | X                    | $Q_0$ | $Q_0$   | $Q_0$         |
| Н      | L                | Н             | 1             | $\downarrow$     | L                    | L     | L       | L             |
| Н      | L                | Н             | 1             | $\downarrow$     | Н                    | Н     | L       | Н             |
| Н      | L                | Н             | L or H        | L or H           | X                    | $Q_0$ | $Q_0$   | $Q_0$         |
| Н      | Н                | L             | 1             | $\downarrow$     | L                    | L     | Н       | L             |
| Н      | Н                | L             | 1             | $\downarrow$     | Н                    | Н     | Н       | Н             |
| Н      | Н                | L             | L or H        | L or H           | X                    | $Q_0$ | $Q_0$   | $Q_0$         |
| Н      | Н                | Н             | 1             | $\downarrow$     | L                    | $Q_0$ | Н       | L             |
| Н      | Н                | Н             | 1             | $\downarrow$     | Н                    | $Q_0$ | Н       | Н             |
| Н      | Н                | Н             | L or H        | L or H           | X                    | $Q_0$ | $Q_0$   | $Q_0$         |
| L      | X or<br>floating | X or floating | X or floating | X or<br>floating | X or<br>floating     | L     | L       | L             |

# RENESAS

### **Ball Assignments**

|   | 1         | 2   | 3                  | 4      | 5    | 6      | 7   | 8    | 9                  | 10  | 11    |
|---|-----------|-----|--------------------|--------|------|--------|-----|------|--------------------|-----|-------|
| A | NB        | VDD | MCL <sup>(1)</sup> | NC     | GND  | VREF   | GND | NC   | MCL <sup>(1)</sup> | VDD | NC    |
| В | VDD       | NB  | VDD                | GND    | GND  | GND    | GND | GND  | VDD                | NB  | VDD   |
| C | QCKEA     | VDD | NB                 | GND    | NB   | GND    | NB  | GND  | NB                 | VDD | QCKEB |
| D | Q2A       | VDD | GND                | NB     | DCKE | NB     | D2  | NB   | GND                | VDD | Q2B   |
| E | Q3A       | VDD | NB                 | D3     | NB   | NC     | NB  | DODT | NB                 | NC  | Q3B   |
| F | QODTA     | VDD | GND                | NB     | NC   | NB     | NC  | NB   | GND                | VDD | QODTB |
| G | Q5A       | VDD | GND                | D5     | NB   | CLK    | NB  | D6   | GND                | VDD | Q5B   |
| Н | Q6A       | NB  | GND                | NB     | NC   | NB     | NC  | NB   | GND                | NB  | Q6B   |
| J | QCSA#     | VDD | NB                 | NC     | NB   | RESET# | NB  | CSR# | NB                 | VDD | QCSB# |
| K | VDD       | VDD | GND                | GND    | NB   | NB     | NB  | GND  | VDD                | VDD | VDD   |
| L | Q8A       | VDD | NB                 | DCS#   | NB   | CLK#   | NB  | D8   | NB                 | VDD | Q8B   |
| M | Q9A       | NB  | GND                | NB     | NC   | NB     | NC  | NB   | GND                | NB  | Q9B   |
| N | Q10A      | VDD | GND                | D9     | NB   | NC     | NB  | D10  | GND                | VDD | Q10B  |
| P | Q11A      | VDD | GND                | NB     | NC   | NB     | NC  | NB   | GND                | VDD | Q11B  |
| R | Q12A      | C1  | NB                 | D11    | NB   | NC     | NB  | D12  | NB                 | VDD | Q12B  |
| T | Q13A      | VDD | GND                | NB     | D13  | NB     | D14 | NB   | GND                | VDD | Q13B  |
| U | Q14A      | VDD | NB                 | GND    | NB   | GND    | NB  | GND  | NB                 | VDD | Q14B  |
| V | VDD       | NB  | VDD                | GND    | GND  | GND    | GND | GND  | VDD                | NB  | VDD   |
| W | P TYERR1# | VDD | MCL <sup>(1)</sup> | PARIN1 | GND  | VREF   | GND | PPO1 | MCL <sup>(1)</sup> | VDD | NB    |

Note: NC denotes a no-connect (ball present but not connected to the die). NB indicates no ball is populated at that gridpoint.



### **Parity and Standby Function Table**

|        | Inputs        |               |               |               |                                         |                       |                     | Output                  |  |  |
|--------|---------------|---------------|---------------|---------------|-----------------------------------------|-----------------------|---------------------|-------------------------|--|--|
| RESET# | DCS#          | CSR#          | СК            | CK#           | £ of inputs = H<br>D1D14 <sup>(1)</sup> | PARIN1 <sup>(2)</sup> | PPO1 <sup>(2)</sup> | PTYERR1# <sup>(3)</sup> |  |  |
| Н      | L             | Χ             | <b>↑</b>      | $\downarrow$  | Even                                    | L                     | L                   | Н                       |  |  |
| Н      | ┙             | Χ             | <b>↑</b>      | $\rightarrow$ | Odd                                     | L                     | Н                   | L                       |  |  |
| Н      | L             | Χ             | <b>↑</b>      | $\rightarrow$ | Even                                    | Н                     | Н                   | L                       |  |  |
| Н      | ┙             | Χ             | <b>↑</b>      | $\rightarrow$ | Odd                                     | Н                     | L                   | Н                       |  |  |
| Н      | L             | L             | <b>↑</b>      | $\rightarrow$ | Even                                    | L                     | L                   | Н                       |  |  |
| Н      | L             | L             | <b>↑</b>      | $\rightarrow$ | Odd                                     | L                     | Н                   | L                       |  |  |
| Н      | L             | L             | <b>↑</b>      | $\rightarrow$ | Even                                    | Н                     | Н                   | L                       |  |  |
| Н      | L             | L             | <b>↑</b>      | $\rightarrow$ | Odd                                     | Н                     | L                   | Н                       |  |  |
| Н      | Н             | Н             | <b>↑</b>      | $\downarrow$  | X                                       | X                     | PPOn <sub>0</sub>   | PTYERRn <sub>0</sub> #  |  |  |
| Н      | Χ             | Х             | L or H        | L or H        | X                                       | X                     | PPOn <sub>0</sub>   | PTYERRn <sub>0</sub> #  |  |  |
| L      | X or floating                           | X or floating         | L                   | Н                       |  |  |

NOTE 1 Inputs D1, D4 and D4 are not included in this range.

NOTE 2 PARIN1 arrives one (C1 = 0) or two (C = 1) clock cycles after data to which it applies.

NOTE 3 This transition assumes PTYERR1# is high at the crossing of CK going high and CK# going low. If PTYERR1# is low, it stays latched low for two clock cycles or until RESET# is driven low. PARIN1 is used to generate PPO1 and PTYERR1#.



#### **General Description**

The ICSSSTUB32S869B is 14-bit 1:2 registered buffer with parity is designed for 1.7 V to 1.9 V VDD operation. All clock and data inputs are compatible with the JEDEC standard for SSTL\_18. The control inputs are LVCMOS. All outputs are 1.8 V CMOS drivers optimized to drive the DDR2 DIMM load. They provide 50% more dynamic driver strength than the standard SSTU32864 outputs.

The ICSSSTUB32S869B operates from a differential clock (CK and CK). Data are registered at the crossing of CK going high, and CK going low.

The device supports low-power standby operation. When the reset input (RESET) is low, the differential input receivers are disabled, and undriven (floating) data, clock and reference voltage (VREF) inputs are allowed. In addition, when RESET is low all registers are reset, and all outputs except PTYERR1# are forced low. The LVCMOS RESET input must always be held at a valid logic high or low level.

To ensure defined outputs from the register before a stable clock has been supplied, RESET must be held in the low state during power up.

In the DDR2 RDIMM application, RESET is specified to be completely asynchronous with respect to CK and CK. Therefore, no timing relationship can be guaranteed between the two. When entering reset, the register will be cleared and the outputs will be driven low quickly, relative to the time to disable the differential input receivers. However, when coming out of reset, the register will become active quickly, relative to the time to enable the differential input receivers. ICSSSTUB32S869B must ensure that the outputs remain low as long as the data inputs are low, the clock is stable during the time from the low-to-high transition of RESET and the input receivers are fully enabled. This will ensures that there are no glitches on the output.

The device monitors both DCS and CSR inputs and will gate the Qn, PPO1 (Paritial-Parity-Out) and PTYERR1# (Parity Error) Parity outputs from changing states when both DCS and CSR are high. If either DCS or CSR input is low, the Qn, PPO1 and PTYERR1# outputs will function normally. The RESET input has priority over the DCS and CSR controls and will force the Qn and PPO outputs low and the PTYERR1# high.

The ICSSSTUB32S869B includes a parity checking function. The ICSSSTUB32S869B accepts a parity bit from the memory controller at its input pin PARIN1 one or two cycles after the corresponding data input, compares it with the data received on the D-inputs and indicates on its opendrain PTYERR1 pin (active low) whether a parity error has occurred. The number of cycles depends on the setting of C1, see Figure 6 and 7.

When used as a single device, the C1 input is tied low. When used in pairs, the C1 inputs is tied low for the first register (front) and the C1 input is tied high for the second register. When used as a single register, the PPO1 and PTYERR1# signals are produced two clock cycles after the corresponding data input. When used in pairs, the PTYERR1# signals of the first register are left floating. The PPO1 outputs of the first register are cascaded to the PARIN1 signals on the second register (back). The PPO1 and PTYERR1# signals of the second register are produced three clock cycles after the corresponding data input. Parity implimentation and device wiring for single and dual die is described in Figure 1. If an error occurs, and the PTYERR1# is driven low, it stays low for two clock cycles or until RESET is driven low. The DIMM-dependent signals (DCKE, DCS, CSR and DODT) are not included in the parity check computations. All registers used on an individual DIMM must be of the same configuration, i.e single or dual die.



Set C1 = 0 for Register 1; Set C1 = 1 for Register 2. NC denotes No Connect.

Figure 1 - Parity implementation and device wiring for SSTU32S869 and SSTU32D869



### **Terminal Functions**

| Signal Group             | Signal Name                                                         | Туре            | Description                                                                                                                                                                                                                                                                                                                         |  |  |
|--------------------------|---------------------------------------------------------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Ungated inputs           | DCKE, DODT                                                          | SSTL_18         | DRAM function pins not associated with Chip Select.                                                                                                                                                                                                                                                                                 |  |  |
| Chip Select gated inputs | D1 D14 <sup>(1)</sup>                                               | SSTL_18         | DRAM inputs, re-driven only when Chip Select is LOW.                                                                                                                                                                                                                                                                                |  |  |
| Chip Select inputs       | DCS#, CSR#                                                          | SSTL_18         | DRAM Chip Select signals. This pins initiate DRAM address/command decodes, and as such at least one will be low when a valid address/command is present.                                                                                                                                                                            |  |  |
| Re-driven outputs        | Q1AQ14A,<br>Q1B Q14B,<br>QCSA#, QCSB#<br>QCKEA,QCKEB<br>QODTA,QODTB | SSTL_18         | Outputs of the register, valid after the specified clock count and immediately following a rising edge of the clock.                                                                                                                                                                                                                |  |  |
| Parity input             | PARIN1                                                              | SSTL_18         | Inout parity is received on pin PARIN1 and should mainta parity across the D1D14 <sup>(1)</sup> inputs, at the rising edge of the clock, one cycle after Chip Select is LOW.                                                                                                                                                        |  |  |
| Parity output            | PPO1                                                                | SSTL_18         | Partial Parity Output. Indicates parity out of D1-D14 <sup>(1)</sup>                                                                                                                                                                                                                                                                |  |  |
| Parity error output      | PTYERR1#                                                            | Open drain      | When LOW, this output indicates that a parity error was identified associated with the address and/or command inputs. PTYERR1# will be active for two clock cycles, and delayed by in total 2 clock cycles for compatibility with final parity out timing on the industry-standard DDR2 register with parity (in JEDEC definition). |  |  |
| Configuration Inputs     | C1                                                                  | 1.8V<br>LVCMOS  | When Low, register is configured as Register 1. When High, register is confugured as Register 2.                                                                                                                                                                                                                                    |  |  |
| Clock inputs             | CK, CK#                                                             | SSTL_18         | Differential master clock input pair to the register. The register operation is triggered by a rising edge on the positive clock input (CK).                                                                                                                                                                                        |  |  |
| Miscellaneous inputs     | RESET#                                                              | 1.8 V<br>LVCMOS | Asynchronous reset input. When LOW, it causes a reset of the internal latches, thereby forcing the outputs LOW. RESET# also resets the PTYERR# signal.                                                                                                                                                                              |  |  |
|                          | VREF                                                                | 0.9 V nominal   | Input reference voltage for the SSTL_18 inputs. Two pins (internally tied together) are used for increased reliability.                                                                                                                                                                                                             |  |  |
|                          | VDD                                                                 | Power Input     | Power supply voltage                                                                                                                                                                                                                                                                                                                |  |  |
|                          | GND                                                                 | Ground Input    | Ground                                                                                                                                                                                                                                                                                                                              |  |  |

NOTE 1 Inputs D1, D4 and D7 and their corresponding outputs Qn are not included in this range.



### **Block Diagram**





### **Block Diagram**



NOTE 2 PARIN 1 is used to generate PPO1 and PTYERR1#.



### **Register Timing**



Note 1 This range doesn't include D1, D4 and D7 and their corresponding outputs



### **Register Timing**



Note 1: This range doesn't include D1, D4 and D7 and their corresponding outputs



### **Absolute Maximum Ratings**

| Storage Temperature                            |   |
|------------------------------------------------|---|
| Supply Voltage0.5 to 2.5V                      |   |
| Input Voltage <sup>1</sup> 0.5 to VDD + 2.5    | V |
| Output Voltage <sup>1,2</sup> 0.5 to VDDQ + 0. | 5 |
| Input Clamp Current ±50 mA                     |   |
| Output Clamp Current ±50mA                     |   |
| Continuous Output Current ±50mA                |   |
| VDDQ or GND Current/Pin ±100mA                 |   |
| Package Thermal Impedance <sup>3</sup> 36°C    |   |

#### Notes:

- The input and output negative voltage ratings may be excluded if the input and output clamp ratings are observed.
- This current will flow only when the output is in the high state level V<sub>0</sub> >V<sub>DDQ</sub>.
- The package thermal impedance is calculated in accordance with JESD 51.

Stresses above those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only and functional operation of the device at these or any other conditions above those listed in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

**Recommended Operating Conditions** 

| PARAMETER            | DESCRIPTION                  | MIN                       | TYP                      | MAX                   | UNITS                    |     |
|----------------------|------------------------------|---------------------------|--------------------------|-----------------------|--------------------------|-----|
| $V_{DD}$             | I/O Supply Voltage           |                           | 1.7                      | 1.8                   | 1.9                      |     |
| $V_{REF}$            | Reference Voltage            |                           | 0.49 x V <sub>DD</sub>   | 0.5 x V <sub>DD</sub> | 0.51 x V <sub>DD</sub>   |     |
| $V_{TT}$             | Termination Voltage          |                           | V <sub>REF</sub> - 0.04  | $V_{REF}$             | V <sub>REF</sub> + 0.04  |     |
| $V_{l}$              | Input Voltage                | $\langle \rangle \rangle$ | 0                        |                       | $V_{DDQ}$                |     |
| V <sub>IH (DC)</sub> | DC Input High Voltage        |                           | V <sub>REF</sub> + 0.125 | $\Diamond$            |                          |     |
| V <sub>IH (AC)</sub> | AC Input High Voltage        | Data Inputs               | V <sub>REF</sub> + 0.250 | $\wedge$              |                          | V   |
| V <sub>IL (DC)</sub> | DC Input Low Voltage         | Data Inputs               |                          |                       | V <sub>REF</sub> - 0.125 | v   |
| V <sub>IL (DC)</sub> | AC Input Low Voltage         |                           |                          |                       | V <sub>REF</sub> - 0.250 |     |
| $V_{IH}$             | Input High Voltage Level     | RESET#,                   | 0.65 x V <sub>DDQ</sub>  |                       |                          |     |
| $V_{IL}$             | Input Low Voltage Level      | CO                        |                          |                       | 0.35 x V <sub>DDQ</sub>  |     |
| $V_{ICR}$            | Common mode Input Range      | CLK, CLK#                 | 0.675                    | <b>*</b> /            | 1.125                    |     |
| $V_{ID}$             | Differential Input Voltage   | CLK, CLK#                 | 0.600                    |                       |                          |     |
| I <sub>OH</sub>      | High-Level Output Current    |                           |                          |                       | -16                      | m A |
| I <sub>OL</sub>      | Low-Level Output Current     |                           |                          | 16                    | mA                       |     |
| T <sub>A</sub>       | Operating Free-Air Temperatu | re                        | 0                        |                       | 70                       | °C  |

<sup>&</sup>lt;sup>1</sup>Guaranteed by design, not 100% tested in production.

Note: Reset# and Cn inputs must be helf at valid logic levels (not floating) to ensure proper device operation. The differential inputs must not be floating unless Reset# is low.

#### **Mode Select**

| C1 | Device Mode                 |
|----|-----------------------------|
| 0  | First Device in Pair, Front |
| 1  | Second Device in Pair, Back |



#### **Electrical Characteristics - DC**

 $T_A = 0 - 70^{\circ}C$ ;  $V_{DD} = 2.5 + /-0.2V$ ,  $V_{DDQ} = 2.5 + /-0.2V$ ; (unless otherwise stated)

| SYMBOL           | PARAMETERS                                          | CONDITIONS                                                                                                                                                         |                    | $V_{DDQ}$ | MIN                    | TYP | MAX    | UNITS                 |
|------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------|------------------------|-----|--------|-----------------------|
| $V_{IK}$         |                                                     | I <sub>I</sub> = -18mA                                                                                                                                             |                    |           |                        |     | -1.2   |                       |
| W                |                                                     | $I_{OH} = -100 \mu A$                                                                                                                                              |                    | 1.7V      | V <sub>DDQ</sub> - 0.2 |     |        |                       |
| V <sub>OH</sub>  |                                                     | I <sub>OH</sub> = -16mA                                                                                                                                            |                    | 1.7V      | 1.2                    |     |        | V                     |
| V                |                                                     | $I_{OL} = 100 \mu A$                                                                                                                                               |                    | 1.7V      |                        |     | 0.2    |                       |
| V <sub>OL</sub>  |                                                     | $I_{OL} = 16mA$                                                                                                                                                    |                    | 1.7V      |                        |     | 0.5    |                       |
| II               | All Inputs                                          | $V_I = V_{DD}$ or GND                                                                                                                                              |                    | 1.9V      |                        |     | ±5     | μΑ                    |
|                  | Standby (Static)                                    | RESET# = GND                                                                                                                                                       |                    |           |                        |     | 0.2    | μΑ                    |
| I <sub>DD</sub>  | Operating (Static)                                  | $V_I = V_{IH(AC)}$ or $V_{IL(AC)}$ ,<br>RESET# = $V_{DD}$                                                                                                          |                    | 1.9V      |                        | TBD |        | mA                    |
| I <sub>DDD</sub> | Dynamic operating (clock only)                      | RESET# = V <sub>DD</sub> ,<br>V <sub>I</sub> = V <sub>IH(AC)</sub> or V <sub>IL(AC)</sub> ,<br>CLK and CLK# switching<br>50% duty cycle.                           | l <sub>o</sub> = 0 |           |                        | TBD |        | μ/clock<br>MHz        |
|                  | Dynamic Operating (per each data input)             | RESET# = $V_{DD}$ , $V_{I} = V_{IH(AC)}$ or $V_{IL(AC)}$ , CLK and CLK# switching 50% duty cycle. One data input switching at half clock frequency, 50% duty cycle |                    | 1.8V      |                        | TBD |        | μΑ/ clock<br>MHz/data |
|                  | Input capacitance, D <sub>n</sub> , PAR_IN inputs   | $V_1 = V_{REF} \pm 250 \text{ mV}$                                                                                                                                 | $\mathcal{A}($     |           | 2.5                    |     | 3.5    | pF                    |
|                  | Input capacitance, DCS#n                            | V <sub>I</sub> = V <sub>BEF</sub> ± 250 mV                                                                                                                         |                    | 1.8V      | 2                      |     | 3      | pF                    |
| C <sub>i</sub>   | Input capacitance, CK and CK# inputs <sup>2</sup> / | $V_{ICR} = 0.9V; V_{I(PP)} = 600 \text{ mV}$                                                                                                                       |                    |           | 2                      | >   | 3      | pF                    |
|                  | Input capacitance,<br>RESET# input                  | $V_1 = V_{DD}$ or GND                                                                                                                                              |                    |           | Note 2                 |     | Note 2 | pF                    |
|                  | Data Inputs                                         | $V_{I} = V_{REF} \pm 350 \text{mV}$                                                                                                                                | . <                |           | 2.5                    |     | 3.5    | pF                    |
|                  | CLK and CLK#                                        | $V_{ICR} = 1.25V, V_{I(PP)} = 360 \text{mV}$                                                                                                                       |                    | V - (D)2  | 2                      | 0.5 | 3      | •                     |
|                  | RESET#                                              | $V_1 = V_{DDQ}$ or GND                                                                                                                                             |                    | (971)     |                        | 2.5 |        |                       |

#### Notes:

- 1 Guaranteed by design, not 100% tested in production.
- 2 The vendor must supply this value for full device description.

### **Output Buffer Characteristics**

Output edge rates over recommended operating free-air temperature range (See figure 7)

| PARAMETER         | $V_{DD} = 1.8$ | 3V ± 0.1V | UNIT |  |  |
|-------------------|----------------|-----------|------|--|--|
| PANAMETER         | MIN            | MAX       |      |  |  |
| dV/dt_r           | 1              | 4         | V/ns |  |  |
| dV/dt_f           | 1              | 4         | V/ns |  |  |
| $dV/dt\_\Delta^1$ |                | 1         | V/ns |  |  |

<sup>1.</sup> Difference between dV/dt\_r (rising edge rate) and dV/dt\_f (falling edge rate)



### **Timing Requirements**

(over recommended operating free-air temperature range, unless otherwise noted)

| SYMBOL             | PARAMETERS                        |                                        | $V_{DD} = 1.8$ | UNITS    |       |  |
|--------------------|-----------------------------------|----------------------------------------|----------------|----------|-------|--|
| STWIBUL            | PARAWETERS                        |                                        | MIN            | MAX      | UNITS |  |
| f <sub>clock</sub> | Clock frequency                   |                                        |                | 340      | MHz   |  |
| t <sub>ACT</sub>   | Differential inputs active time   |                                        |                | 10       | ns    |  |
| t <sub>INACT</sub> | Differential inputs inactive time |                                        |                | 15       | ns    |  |
| t <sub>S</sub>     | Setup time                        | Data before CLK↑, CLK#↓                | 0.5            |          |       |  |
|                    |                                   | DCS0 before CLK↑, CLK#↓,<br>CSR# high  | 0.7            | $\wedge$ | ns    |  |
| +                  | Hold time                         | DCS#, DODT, DCKE and Q after CK↑, CK#↓ | 0.7            |          | ns    |  |
| t <sub>H</sub>     | Hold time                         | PARIN1 after CK↑, CK#↓                 | 0.5            |          | ns    |  |

Notes:

- 1 Guaranteed by design, not 100% tested in production.
- 2 For data signal input slew rate of 1V/ns.
- 3 For data signal input slew rate of 0.5V/ns and < 1V/ns.
- 4 CLK/CLK# signal input slew rate of 1V/ns.

### **Switching Characteristics**

(over recommended operating free-air temperature range, unless otherwise noted)

| Symbol             | Parameter                                | Measurement Conditions   | MIN         | MAX | Units |
|--------------------|------------------------------------------|--------------------------|-------------|-----|-------|
| fmax               | Max input clock frequency                |                          | 340         |     | MHz   |
| t <sub>PDM</sub>   | Propagation delay, single bit switching  | CK↑ to CK#↓QN            | 12          | 1.9 | ns    |
| t <sub>LH</sub>    | Low to High propagation delay            | CK↑ to CK#↓to<br>PTYERR# | 1.2         | 3   | ns    |
| t <sub>HL</sub>    | High to low propagation delay            | CK↑ to CK#↓to<br>PTYERR# |             | 3   | ns    |
| t <sub>PDMSS</sub> | Propagation delay simultaneous switching | CK↑ to CK#↓QN            | <i>&gt;</i> | 2   | ns    |
| t <sub>PHL</sub>   | High to low propagation delay            | RESET#↓ to QN↓           |             | 3   | ns    |
| t <sub>PLH</sub>   | Low to High propagation delay            | RESET#↓ to<br>PTYERR1#↑  |             | 3   | ns    |

<sup>1.</sup> Guaranteed by design, not 100% tested in production.

### RENESAS



Figure 6 — Parameter M easurement Information ( $V_{DD} = 1.8 \text{ V} \pm 0.1 \text{ V}$ )

Notes: 1. C<sub>L</sub> incluces probe and jig capacitance.

- 2.  $I_{DD}$  tested with clock and data inputs held at  $V_{DD}$  or GND, and  $I_{DD}$  or GND, and  $I_{DD}$  = 0mA.
- 3. All input pulses are supplied by generators having the following chareacteristics: PRR  $\le 10$  MHz, Zo=50 $\Omega$ , input slew rate = 1 V/ns  $\pm 20\%$  (unless otherwise specified).
- 4. The outputs are measured one at a time with one transition per measurement.
- 5.  $V_{REF} = V_{DD}/2$
- 6.  $V_{IH} = V_{REF} + 250$  mV (ac voltage levels) for differential inputs.  $V_{IH} = V_{DD}$  for LVCMOS input.
- 7. VIL = VREF 250 mV (ac voltage levels) for differential inputs. VIL = GND for LVCMOS input.
- 8.  $V_{ID} = 600 \text{ mV}$
- 9. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>PDM</sub>.



### Output slew rate measurement information ( $V_{DD}$ = 1.8 V $\pm$ 0.1 V)

All input pulses are supplied by generators having the following characteristics: PRR 10 MHz;  $Z_o = 50$ ; input slew rate = 1 V/ns  $\pm$  20%, unless otherwise specified.



(1) C<sub>L</sub> includes probe and jig capacitance.

Figure 12 — Load circuit, HIGH-to-LOW slew measurement



Figure 13 — Voltage waveforms, HIGH-to-LOW slew rate measurement



(1) C<sub>L</sub> includes probe and jig capacitance.

Figure 14 — Load circuit, LOW-to-HIGH slew measurement



Figure 15 — Voltage waveforms, LOW-to-HIGH slew rate measurement



### Error output load circuit and voltage measurement information ( $V_{DD}$ = 1.8 V $\pm$ 0.1 V)

All input pulses are supplied by generators having the following characteristics: PRR10 MHz;  $Z_0 = 50$ ; input slew rate = 1 V/ns  $\pm$  20%, unless otherwise specified.



(1) C<sub>L</sub> includes probe and jig capacitance.

Figure 16 — Load circuit, error output measurements



Figure 17 — Voltage waveforms, open-drain output LOW-to-HIGH transition time with respect to RESET# input



Figure 18 — Voltage waveforms, open-drain output HIGH-to-LOW transition time with respect to clock inputs



Figure 19 — Voltage waveforms, open-drain output LOW-to-HIGH transition time with respect to clock inputs





(1)  $C_L$  includes probe and jig capacitance.

Figure 22 — Partial parity out load circuit



 $V_{TT} = V_{DD}/2$  $V_{ICR}$  Cross Point Voltage

 $V_{i(P-P)} = 600 \text{mV}$ 

 $t_{\text{PLH}}$  and  $t_{\text{PHL}}$  are the same as  $t_{\text{PD}}$ .

Figure 23 — Partial parity out voltage waveform, propagation delay time with respect to CLK input





Note: Ball grid total indicates maximum ball count for package. Lesser quantity may be used.

## **Ordering Information**

# ICSSSTUB32S869BH(LF)-T

Example:

ICS XXXX y H (LF)-T

Designation for tape and reel packaging

Lead Free, RoHS Compliant (Optional)

Package Type

H = BGA

Revision Designator (will not correlate with datasheet revision)

Device Type

Prefix

ICS = Standard Device

#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01 Jan 2024)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.