### **FEATURES:**

- Enhanced N channel FET with no inherent diode to Vcc
- $5\Omega$  bidirectional switches connect inputs to outputs
- · Zero propagation delay, zero ground bounce
- · Undershoot Clamp Diodes on all switch and control Inputs
- · Four enables control five bits each
- TTL-compatible input and output levels
- · Available in 48-pin QVSOP package

### **APPLICATIONS:**

- · Hot-swapping, hot-docking
- Voltage translation (5V to 3.3V)
- · Logic replacement (data processing)
- Power conservation
- · Capacitance reduction and isolation
- · Low power for hand held and mobile applications
- · Bus isolation
- Clock gating

## **DESCRIPTION:**

The QS32XL384 provides a set of twenty high-speed CMOS TTL-compatible bus switches. The low ON resistance of the QS32XL384 allows inputs to be connected to outputs without adding propagation delay and without generating additional ground bounce noise. The Bus Enable  $(\overline{BE})$  signals turn the switches on. Four Bus Enable signals are provided, one for each of five bits of the 20-bit bus. The '384 family of QuickSwitch products is ideal for switching wide digital buses, as well as hot-docking, 5V to 3V conversion and capacitance isolation for power conservation.

The QS32XL384 is characterized for operation at -40°C to +85°C.

# **FUNCTIONAL BLOCK DIAGRAM**



 $IDT and the \, IDT logo \, is \, a \, registered \, trademarks \, of \, Integrated \, Device \, Technology, \, Inc. \, and \, the \, IDT logo \, is \, a \, registered \, trademarks \, of \, Integrated \, Device \, Technology, \, Inc. \, and \, the \, IDT logo \, is \, a \, registered \, trademarks \, of \, Integrated \, Device \, Technology, \, Inc. \, and \, the \, IDT logo \, is \, a \, registered \, trademarks \, of \, Integrated \, Device \, Technology, \, Inc. \, and \, the \, IDT logo \, is \, a \, registered \, trademarks \, of \, Integrated \, Device \, Technology, \, Inc. \, and \, the \, IDT logo \, is \, a \, registered \, trademarks \, of \, Integrated \, Device \, Technology, \, Inc. \, and \, the \, IDT logo \, is \, a \, registered \, trademarks \, of \, Integrated \, Device \, Technology, \, Inc. \, and \, the \, IDT logo \, is \, a \, registered \, trademarks \, of \, Integrated \, Device \, Technology, \, Inc. \, and \, the \, IDT logo \, is \, a \, registered \, trademarks \, of \, Integrated \, Device \, Technology, \, Inc. \, and \, the \, IDT logo \, is \, a \, registered \, trademarks \, and \, and$ 

**JUNE 2011** 

## **PIN CONFIGURATION**



QVSOP TOP VIEW

## **PIN DESCRIPTION**

| Pin Names | I/O | Description     |  |
|-----------|-----|-----------------|--|
| A0 - A19  | I/O | Bus A           |  |
| B0 - B19  | I/O | Bus B           |  |
| BEA       | 1   | Enable, 0 - 4   |  |
| BEB       | I   | Enable, 15 - 19 |  |
| BEC       | I   | Enable, 5 - 9   |  |
| BED       | I   | Enable, 10 - 14 |  |

## **ABSOLUTE MAXIMUM RATINGS**(1)

| Symbol               | Description                           | Max         | Unit |
|----------------------|---------------------------------------|-------------|------|
| VTERM <sup>(2)</sup> | SupplyVoltage to Ground               | -0.5 to +7  | ٧    |
| VTERM <sup>(3)</sup> | DC Switch Voltage Vs                  | -0.5 to +7  | V    |
| VTERM <sup>(3)</sup> | DC Input Voltage VIN                  | -0.5 to +7  | V    |
| VAC                  | AC Input Voltage (pulse width ≤20ns)  | -3          | V    |
| lout                 | DC Output Current                     | 120         | mA   |
| Рмах                 | Maximum Power Dissipation (TA = 85°C) | 0.5         | W    |
| Tstg                 | Storage Temperature                   | -65 to +150 | °C   |

#### NOTES:

- 1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
- 2. Vcc terminals.
- 3. All terminals except Vcc .

## **CAPACITANCE** (TA = +25°C, F = 1MHz, Vin = 0V, Vout = 0V)

| Pins                              | Тур. | Max. <sup>(1)</sup> | Unit |
|-----------------------------------|------|---------------------|------|
| Control Inputs                    | 3    | 5                   | pF   |
| Quickswitch Channels (Switch OFF) | 5    | 7                   | pF   |

#### NOTE:

1. This parameter is guaranteed but not production tested.

## **FUNCTION TABLE(1)**

| BEA | BEB | B0 - B4 | B15 - B19 | Function   |  |
|-----|-----|---------|-----------|------------|--|
| Н   | Н   | Z       | Z         | Disconnect |  |
| L   | Н   | A0 - A4 | Z         | Connect    |  |
| Н   | L   | Z       | A15 - A19 | Connect    |  |
| L   | L   | A0 - A4 | A15 - A19 | Connect    |  |
| BEC | BED | B5 - B9 | B10 - B14 | Function   |  |
| Н   | Н   | Z       | Z         | Disconnect |  |
| L   | Н   | A5 - A9 | Z         | Connect    |  |
| Н   | L   | Z       | A10 - A14 | Connect    |  |
|     |     |         |           | Connect    |  |

#### NOTE:

1. H = HIGH Voltage Level

L = LOW Voltage Level

Z = High-Impedence

# DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

 $Following \ Conditions \ Apply \ Unless \ Otherwise \ Specified:$ 

Industrial: TA = -40°C to +85°C, Vcc = 5.0V  $\pm 5$ %

| Symbol | Parameter                              | Test Conditions                        | Min. | Typ. <sup>(1)</sup> | Max. | Unit |
|--------|----------------------------------------|----------------------------------------|------|---------------------|------|------|
| VIH    | Input HIGH Voltage                     | Guaranteed Logic HIGH for Control Pins | 2    | _                   | _    | V    |
| VIL    | Input LOW Voltage                      | Guaranteed Logic LOW for Control Pins  | _    | _                   | 0.8  | V    |
| lin    | Input Leakage Current (Control Inputs) | $0V \le VIN \le VCC$                   | _    | ±0.01               | ±1   | μΑ   |
| loz    | Off-State Current (Hi-Z)               | 0V ≤ Vouт ≤ Vcc, Switches OFF          | _    | ±0.01               | ±1   | μΑ   |
| Ron    | Switch ON Resistance                   | Vcc = Min., VIN = 0V, ION = 30mA       | _    | 5                   | 7    | Ω    |
|        |                                        | Vcc = Min., VIN = 2.4V, ION = 15mA     | _    | 10                  | 15   |      |
| VP     | Pass Voltage <sup>(2)</sup>            | VIN = VCC = 5V, IOUT = -5µA            | 3.7  | 4                   | 4.2  | V    |

### NOTES:

- 1. Typical values are at Vcc = 5.0V and TA = 25°C.
- 2. Pass voltage is guaranteed but not production tested.

## TYPICAL ON RESISTANCE vs Vin AT Vcc = 5V



VIN (Volts)

## POWER SUPPLY CHARACTERISTICS

| Symbol | Parameter                                           | Test Conditions <sup>(1)</sup>          | Max. | Unit   |
|--------|-----------------------------------------------------|-----------------------------------------|------|--------|
| Iccq   | Quiescent Power Supply Current                      | Vcc = Max., Vin = GND or Vcc, f = 0     | 6    | μА     |
| Δlcc   | Power Supply Current per Input HIGH(2)              | Vcc = Max., Vin = 3.4V, f = 0           | 2.5  | mA     |
| ICCD   | Dynamic Power Supply Current per MHz <sup>(3)</sup> | Vcc = Max., A and B Pins Open           | 0.25 | mA/MHz |
|        |                                                     | Control Input Toggling @ 50% Duty Cycle |      |        |

#### NOTES:

- 1. For conditions shown as Min. or Max., use the appropriate values specified under DC Electrical Characteristics.
- 2. Per TTL driven input ( $V_{IN}$  = 3.4V, control inputs only). A and B pins do not contribute to  $\Delta lcc$ .
- 3. This current applies to the control inputs only and represents the current required to switch internal capacitance at the specified frequency. The A and B inputs generate no significant AC or DC currents as they transition. This parameter is guaranteed but not production tested.

## SWITCHING CHARACTERISTICS OVER OPERATING RANGE

 $T_A = -40$ °C to +85°C

| Symbol       | Parameter                               | Min. <sup>(1)</sup> | Тур. | Max.                | Unit |
|--------------|-----------------------------------------|---------------------|------|---------------------|------|
| <b>t</b> PLH | Data Propagation Delay <sup>(2,4)</sup> | _                   | _    | 0.25 <sup>(3)</sup> | ns   |
| tPHL         | Ax to Bx, Bx to Ax                      |                     |      |                     |      |
| tpzl         | Switch Turn-On Delay                    | 1.5                 | _    | 6.5                 | ns   |
| <b>t</b> PZH | BE to Ax, Bx                            |                     |      |                     |      |
| <b>t</b> PLZ | Switch Turn-Off Delay <sup>(2)</sup>    | 1.5                 | _    | 5.5                 | ns   |
| <b>t</b> PHZ | BE to Ax, Bx                            |                     |      |                     |      |

### NOTES:

- 1. Minimums are guaranteed but not production tested.
- 2. This parameter is guaranteed but not production tested.
- 3. The time constant for the switch alone is of the order of 0.25ns at  $C_L$  = 50pF.
- 4. The bus switch contributes no propagation delay other than the RC delay of the ON resistance of the switch and the load capacitance. Since this time constant is much smaller than the rise and fall times of typical driving signals, it adds very little propagation delay to the system. Propagation delay of the bus switch, when used in a system, is determined by the driving circuit on the driving side of the switch and its interaction with the load on the driven side.

# **ORDERING INFORMATION**



### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01 Jan 2024)

### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.