# **RENESAS** 3.3V/2.5V 1:11 LVCMOS Zero Delay Clock Generator

PRODUCT DISCONTINUATION NOTICE - LAST TIME BUY EXPIRES SEPTEMBER 7, 2016

DATASHEET



The MPC9352 is a fully 3.3 V or 2.5 V compatible PLL clock generator and clock driver. The device has the capability to generate output clock signals of 16.67 to 200 MHz from external clock sources. The internal PLL is optimized for its frequency range and does not require external lock filter components. One output of the MPC9352 has to be connected to the PLL feedback input FB\_IN to close the external PLL feedback path. The output divider of this output setting determines the PLL frequency multiplication factor. This multiplication factor, F\_RANGE, and the reference clock frequency must be selected to situate the VCO in its specified lock range. The frequency of the clock outputs can be configured individually for all three output banks by the FSELx pins supporting systems with different, but phase-aligned, clock frequencies.

The PLL of the MPC9352 minimizes the propagation delay, and therefore, supports zero-delay applications. All inputs and outputs are LVCMOS compatible. The outputs are optimized to drive parallel terminated  $50\Omega$  transmission lines. Alternatively, each output can drive up to two series terminated transmission lines giving the device an effective fanout of 22.

The device also supports output high-impedance disable and a PLL bypass mode for static system test and diagnosis. The MPC9352 is packaged in a 32 ld LQFP.



Figure 1. MPC9352 Logic Diagram



It is recommended to use an external RC filter for the analog power supply pin V<sub>CCA</sub>. Please see Applications Information section for details.

#### Figure 2. MPC9352 32-Lead Package Pinout (Top View)

# Table 1. Pin Configuration

| Pin                 | I/O    | Туре            | Function                                                                                                                                                                                             |
|---------------------|--------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CCLK                | Input  | LVCMOS          | PLL reference clock signal                                                                                                                                                                           |
| FB_IN               | Input  | LVCMOS          | PLL feedback signal input, connect to an output                                                                                                                                                      |
| F_RANGE             | Input  | LVCMOS          | PLL frequency range select                                                                                                                                                                           |
| FSELA               | Input  | LVCMOS          | Frequency divider select for bank A outputs                                                                                                                                                          |
| FSELB               | Input  | LVCMOS          | Frequency divider select for bank B outputs                                                                                                                                                          |
| FSELC               | Input  | LVCMOS          | Frequency divider select for bank C outputs                                                                                                                                                          |
| PLL_EN              | Input  | LVCMOS          | PLL enable/disable                                                                                                                                                                                   |
| MR/OE               | Input  | LVCMOS          | Output enable/disable (high-impedance tristate) and device reset                                                                                                                                     |
| QA0-4, QB0-3, QC0-1 | Output | LVCMOS          | Clock outputs                                                                                                                                                                                        |
| GND                 | Supply | Ground          | Negative power supply                                                                                                                                                                                |
| V <sub>CCA</sub>    | Supply | V <sub>CC</sub> | PLL positive power supply (analog power supply). It is recommended to use an external RC filter for the analog power supply pin $V_{CCA}$ . Please see Applications Information section for details. |
| V <sub>CC</sub>     | Supply | V <sub>CC</sub> | Positive power supply for I/O and core                                                                                                                                                               |

# Table 2. Function Table

| Control | Default                                                                                                                                                                                                        | 0                                       | 1                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| F_R/    | F_RANGE, FSELA, FSELB, and FSELC control the operating PLL frequency range and input/output frequency ratios.<br>See Table 9 and Table 10 for supported frequency ranges and output to input frequency ratios. |                                         |                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
| F_RANGE | 0                                                                                                                                                                                                              | VCO ÷ 1 (High input frequency range)    | VCO ÷ 2 (Low input frequency range)                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
| FSELA   | 0                                                                                                                                                                                                              | Output divider ÷ 4                      | Output divider ÷ 6                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| FSELB   | 0                                                                                                                                                                                                              | Output divider ÷ 4                      | Output divider ÷ 2                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| FSELC   | 0                                                                                                                                                                                                              | Output divider ÷ 2                      | Output divider ÷ 4                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| MR/OE   | 0                                                                                                                                                                                                              | Outputs enabled (active)                | Outputs disabled (high-impedance state) and reset of<br>the device. During reset, the PLL feedback loop is<br>open and the VCO is operating at its lowest frequency.<br>The MPC9352 requires reset at power-up and after<br>any loss of PLL lock. Loss of PLL lock may occur when<br>the external feedback path is interrupted. The length of<br>the reset pulse should be greater than two reference<br>clock cycles (CCLK). |  |  |  |  |  |  |
| PLL_EN  | 0                                                                                                                                                                                                              | Normal operation mode with PLL enabled. | Test mode with PLL disabled. CCLK is substituted for<br>the internal VCO output. MPC9352 is fully static and<br>no minimum frequency limit applies. All PLL related AC<br>characteristics are not applicable.                                                                                                                                                                                                                 |  |  |  |  |  |  |

### **Table 3. General Specifications**

| Symbol          | Characteristics                   | Min  | Тур                 | Max | Unit | Condition  |
|-----------------|-----------------------------------|------|---------------------|-----|------|------------|
| V <sub>TT</sub> | Output Termination Voltage        |      | V <sub>CC</sub> ÷ 2 |     | V    |            |
| MM              | ESD Protection (Machine Model)    | 200  |                     |     | V    |            |
| HBM             | ESD Protection (Human Body Model) | 2000 |                     |     | V    |            |
| LU              | Latch-Up Immunity                 | 200  |                     |     | mA   |            |
| C <sub>PD</sub> | Power Dissipation Capacitance     |      | 10                  |     | pF   | Per output |
| C <sub>IN</sub> | Input Capacitance                 |      | 4.0                 |     | pF   | Inputs     |

#### Table 4. Absolute Maximum Ratings<sup>(1)</sup>

| Symbol           | Characteristics     | Min  | Мах                   | Unit |
|------------------|---------------------|------|-----------------------|------|
| V <sub>CC</sub>  | Supply Voltage      | -0.3 | 3.6                   | V    |
| V <sub>IN</sub>  | DC Input Voltage    | -0.3 | V <sub>CC</sub> + 0.3 | V    |
| V <sub>OUT</sub> | DC Output Voltage   | -0.3 | V <sub>CC</sub> + 0.3 | V    |
| I <sub>IN</sub>  | DC Input Current    |      | ±20                   | mA   |
| I <sub>OUT</sub> | DC Output Current   |      | ±50                   | mA   |
| Τ <sub>S</sub>   | Storage Temperature | -65  | 125                   | °C   |

1. Absolute maximum continuous ratings are those maximum values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute-maximum-rated conditions is not implied.

# Table 5. DC Characteristics (V<sub>CC</sub> = 3.3 V ± 5%, T<sub>A</sub> = –40° to 85°C)

| Symbol           | Characteristics                  | Min | Тур     | Max                   | Unit   | Condition                                                     |
|------------------|----------------------------------|-----|---------|-----------------------|--------|---------------------------------------------------------------|
| VIH              | Input high voltage               | 2.0 |         | V <sub>CC</sub> + 0.3 | V      | LVCMOS                                                        |
| $V_{IL}$         | Input low voltage                |     |         | 0.8                   | V      | LVCMOS                                                        |
| V <sub>OH</sub>  | Output High Voltage              | 2.4 |         |                       | V      | I <sub>OH</sub> = -24 mA <sup>(1)</sup>                       |
| V <sub>OL</sub>  | Output Low Voltage               |     |         | 0.55<br>0.30          | V<br>V | $I_{OL} = 24 \text{ mA}$<br>$I_{OL} = 12 \text{ mA}$          |
| Z <sub>OUT</sub> | Output impedance                 |     | 14 – 17 |                       | Ω      |                                                               |
| I <sub>IN</sub>  | Input Current <sup>(2)</sup>     |     |         | ±200                  | μΑ     | V <sub>IN</sub> = V <sub>CC</sub> or<br>V <sub>IN</sub> = GND |
| I <sub>CCA</sub> | Maximum PLL Supply Current       |     | 3.0     | 5.0                   | mA     | V <sub>CCA</sub> Pin                                          |
| $I_{CCQ}^{(3)}$  | Maximum Quiescent Supply Current |     |         | 1.0                   | mA     | All V <sub>CC</sub> Pins                                      |

1. The MPC9352 is capable of driving 50  $\Omega$  transmission lines on the incident edge. Each output drives one 50  $\Omega$  parallel terminated transmission line to a termination voltage of V<sub>TT</sub>. Alternatively, the device drives up to two 50  $\Omega$  series terminated transmission lines.

2. Inputs have pull-down resistors affecting the input current.

3. I<sub>CCQ</sub> is the DC current consumption of the device with all outputs open in high impedance state and the inputs in its default state or open.

| Symbol                          | Characteristics                                                                                                                            | Min                              | Тур                                                                  | Мах                              | Unit                            | Condition     |
|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|----------------------------------------------------------------------|----------------------------------|---------------------------------|---------------|
| f <sub>ref</sub>                | Input reference frequency in PLL mode <sup>(2)</sup> ÷4 feedback<br>÷6 feedback<br>÷8 feedback<br>÷12 feedback                             | 50.0<br>33.3<br>25.0<br>16.67    |                                                                      | 100.0<br>66.6<br>50.0<br>33.3    | MHz<br>MHz<br>MHz<br>MHz        |               |
|                                 | Input reference frequency in PLL bypass mode <sup>(3)</sup>                                                                                |                                  |                                                                      | 250.0                            | MHz                             |               |
| f <sub>VCO</sub>                | VCO lock frequency range <sup>(4)</sup>                                                                                                    | 200                              |                                                                      | 400                              | MHz                             |               |
| f <sub>MAX</sub>                | Output Frequency ÷2 output <sup>(5)</sup> ÷4 output   ÷6 output   ÷8 output   ÷12 output                                                   | 100<br>50<br>33.3<br>25<br>16.67 |                                                                      | 200<br>100<br>66.6<br>50<br>33.3 | MHz<br>MHz<br>MHz<br>MHz<br>MHz |               |
| f <sub>refDC</sub>              | Reference Input Duty Cycle                                                                                                                 | 25                               |                                                                      | 75                               | %                               |               |
| t <sub>r</sub> , t <sub>f</sub> | CCLK Input Rise/Fall Time                                                                                                                  |                                  |                                                                      | 1.0                              | ns                              | 0.8 to 2.0 V  |
| t <sub>(∅)</sub>                | $\label{eq:propagation Delay CCLK to FB_IN $$f_{ref} > 40 $ MHz$$ (static phase offset) $$f_{ref} < 40 $ MHz$}$                            | -50<br>-200                      |                                                                      | +150<br>+150                     | ps<br>ps                        | PLL locked    |
| t <sub>sk(O)</sub>              | Output-to-output Skew <sup>(6)</sup> all outputs, any frequency<br>within QA output bank<br>within QB output bank<br>within QC output bank |                                  |                                                                      | 200<br>200<br>100<br>100         | ps<br>ps<br>ps<br>ps            |               |
| DC                              | Output duty cycle                                                                                                                          | 47                               | 50                                                                   | 53                               | %                               |               |
| t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall Time                                                                                                                      | 0.1                              |                                                                      | 1.0                              | ns                              | 0.55 to 2.4 V |
| t <sub>PLZ, HZ</sub>            | Output Disable Time                                                                                                                        |                                  |                                                                      | 8                                | ns                              |               |
| t <sub>PZL, LZ</sub>            | Output Enable Time                                                                                                                         |                                  |                                                                      | 10                               | ns                              |               |
| t <sub>JIT(CC)</sub>            | Cycle-to-cycle jitter<br>output frequencies mixed<br>outputs are in any ÷4 and ÷6 combination<br>all outputs same frequency                |                                  |                                                                      | 400<br>250<br>100                | ps<br>ps<br>ps                  |               |
| t <sub>JIT(PER)</sub>           | Period Jitter output frequencies mixed<br>outputs are in any ÷4 and ÷6 combination<br>all outputs same frequency                           |                                  |                                                                      | 200<br>150<br>75                 | ps<br>ps<br>ps                  |               |
| t <sub>JIT(∅)</sub>             |                                                                                                                                            |                                  | 15<br>20<br>18 – 20<br>25                                            |                                  | ps<br>ps<br>ps<br>ps            |               |
| BW                              | PLL closed loop bandwidth <sup>(8)</sup><br>÷4 feedback<br>÷6 feedback<br>÷8 feedback<br>÷12 feedback                                      |                                  | $\begin{array}{c} 3.0-10.0\\ 1.5-6.0\\ 1.0-3.5\\ 0.5-2.0\end{array}$ |                                  | MHz<br>MHz<br>MHz<br>MHz        |               |
| t <sub>LOCK</sub>               | Maximum PLL Lock Time                                                                                                                      |                                  |                                                                      | 10                               | ms                              |               |

# Table 6. AC Characteristics (V<sub>CC</sub> = 3.3 V $\pm$ 5%, T<sub>A</sub> = -40° to 85°C)<sup>(1)</sup>

1. AC characteristics apply for parallel output termination of 50  $\Omega$  to V\_TT.

2. PLL mode requires PLL\_EN=0 to enable the PLL and zero-delay operation. It is not recommended to use a +2 divider for feedback.

3. In PLL bypass mode, the MPC9352 divides the input reference clock.

4. The input frequency  $f_{ref}$  on CCLK must match the VCO frequency range divided by the feedback divider ratio FB:  $f_{ref} = f_{VCO} \div FB$ .

5. See Table 9 and Table 10 for output divider configurations.

6. See Applications Information section for part-to-part skew calculation.

7. See Applications Information section for a jitter calculation for other confidence factors than 1  $\sigma$ .

8. -3 dB point of PLL transfer characteristics.

| Symbol                          | Characteristics                  | Min  | Тур     | Max                   | Unit | Condition                                   |
|---------------------------------|----------------------------------|------|---------|-----------------------|------|---------------------------------------------|
| V <sub>IH</sub>                 | Input High Voltage               | 1.7  |         | V <sub>CC</sub> + 0.3 | V    | LVCMOS                                      |
| V <sub>IL</sub>                 | Input Low Voltage                | -0.3 |         | 0.7                   | V    | LVCMOS                                      |
| V <sub>OH</sub>                 | Output High Voltage              | 1.8  |         |                       | V    | $I_{OH} = -15 \text{ mA}^{(1)}$             |
| V <sub>OL</sub>                 | Output Low Voltage               |      |         | 0.6                   | V    | I <sub>OL</sub> = 15mA                      |
| Z <sub>OUT</sub>                | Output Impedance                 |      | 17 – 20 |                       | Ω    |                                             |
| I <sub>IN</sub>                 | Input Current                    |      |         | ±200                  | μΑ   | V <sub>IN</sub> = V <sub>CC</sub> or<br>GND |
| I <sub>CCA</sub>                | Maximum PLL Supply Current       |      | 2.0     | 5.0                   | mA   | V <sub>CCA</sub> Pin                        |
| I <sub>CCQ</sub> <sup>(2)</sup> | Maximum Quiescent Supply Current |      |         | 1.0                   | mA   | All $V_{CC}$ Pins                           |

# Table 7. DC Characteristics (V<sub>CC</sub> = 2.5 V $\pm$ 5%, T<sub>A</sub> = -40° to 85°C)

 The MPC9352 is capable of driving 50 Ω transmission lines on the incident edge. Each output drives one 50 Ω parallel terminated transmission line to a termination voltage of V<sub>TT</sub>. Alternatively, the device drives up to two 50 Ω series terminated transmission lines per output.

2. I<sub>CCQ</sub> is the DC current consumption of the device with all outputs open in high impedance state and the inputs in its default state or open.

| Symbol                          | Characteristics                                                        | Min   | Тур | Max   | Unit | Condition    |
|---------------------------------|------------------------------------------------------------------------|-------|-----|-------|------|--------------|
| f <sub>ref</sub>                | Input reference frequency in PLL mode <sup>(2)</sup> ÷4 feedback       | 50.0  |     | 100.0 | MHz  |              |
|                                 | ÷6 feedback                                                            | 33.3  |     | 66.6  | MHz  |              |
|                                 | ÷8 feedback                                                            | 25.0  |     | 50.0  | MHz  |              |
|                                 | ÷12 feedback                                                           | 16.67 |     | 33.3  | MHz  |              |
|                                 | Input reference frequency in PLL bypass $\operatorname{mode}^{(3)}$    |       |     | 250.0 | MHz  |              |
| f <sub>VCO</sub>                | VCO lock frequency range <sup>(4)</sup>                                | 200   |     | 400   | MHz  |              |
| f <sub>MAX</sub>                | Output Frequency ÷2 output <sup>(5)</sup>                              | 100   |     | 200   | MHz  |              |
|                                 | ÷4 output                                                              | 50    |     | 100   | MHz  |              |
|                                 | ÷6 output                                                              | 33.3  |     | 66.6  | MHz  |              |
|                                 | ÷8 output                                                              | 25    |     | 50    | MHz  |              |
|                                 | ÷12 output                                                             | 16.67 |     | 33.3  | MHz  |              |
| f <sub>refDC</sub>              | Reference Input Duty Cycle                                             | 25    |     | 75    | %    |              |
| t <sub>r</sub> , t <sub>f</sub> | CCLK Input Rise/Fall Time                                              |       |     | 1.0   | ns   | 0.8 to 2.0 V |
| t <sub>(∅)</sub>                | Propagation Delay CCLK to FB_IN f <sub>ref</sub> > 40 MHz              | -50   |     | +150  | ps   | PLL locked   |
| (~)                             | (static phase offset) f <sub>ref</sub> < 40 MHz                        | -200  |     | +150  | ps   |              |
| t <sub>sk(O)</sub>              | Output-to-output Skew <sup>(6)</sup> all outputs, any frequency        |       |     | 200   | ps   |              |
| un(e)                           | within QA output bank                                                  |       |     | 200   | ps   |              |
|                                 | within QB output bank                                                  |       |     | 100   | ps   |              |
|                                 | within QC output bank                                                  |       |     | 100   | ps   |              |
| DC                              | Output duty cycle                                                      | 47    | 50  | 53    | %    |              |
| t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall Time                                                  | 0.1   |     | 1.0   | ns   | 0.6 to 1.8 V |
| t <sub>PLZ, HZ</sub>            | Output Disable Time                                                    |       |     | 8     | ns   |              |
| t <sub>PZL, ZH</sub>            | Output Enable Time                                                     |       |     | 10    | ns   |              |
| t <sub>JIT(CC)</sub>            | Cycle-to-cycle jitter                                                  |       |     |       |      |              |
| . ,                             | output frequencies mixed RMS (1 $\sigma$ )                             |       |     | 400   | ps   |              |
|                                 | outputs are in any ÷4 and ÷6 combination RMS (1 $\sigma)$              |       |     | 250   | ps   |              |
|                                 | all outputs same frequency RMS (1 $\sigma$ )                           |       |     | 100   | ps   |              |
| $t_{\text{JIT}(\text{PER})}$    | Period Jitter output frequencies mixed RMS (1 $\sigma$ )               |       |     | 200   | ps   |              |
|                                 | outputs are in any $\div 4$ and $\div 6$ combination RMS (1 $\sigma$ ) |       |     | 150   | ps   |              |
|                                 | all outputs same frequency RMS (1 $\sigma$ )                           |       |     | 75    | ps   |              |

# Table 8. AC Characteristics (V\_{CC} = 2.5 V $\pm$ 5%, T\_A = -40° to 85°C)<sup>(1)</sup>

| Symbol              | Characteristic                           | Min                                                                                                                                                                 | Тур | Max                                                                 | Unit | Condition                |  |
|---------------------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------------------------------------------------|------|--------------------------|--|
| t <sub>JIT(∅)</sub> | ÷6 feedbad<br>÷8 feedbad                 | +4 feedback divider RMS $(1 \sigma)^{(7)}$<br>+6 feedback divider RMS $(1 \sigma)$<br>+8 feedback divider RMS $(1 \sigma)$<br>+12 feedback divider RMS $(1 \sigma)$ |     | 15<br>20<br>18 – 20<br>25                                           |      | ps<br>ps<br>ps<br>ps     |  |
| BW                  | PLL closed loop bandwidth <sup>(8)</sup> | ÷4 feedback<br>÷6 feedback<br>÷8 feedback<br>÷12 feedback                                                                                                           |     | $\begin{array}{c} 1.0-8.0\\ 0.7-3.0\\ 0.5-2.5\\ 0.4-1.0\end{array}$ |      | MHz<br>MHz<br>MHz<br>MHz |  |
| t <sub>LOCK</sub>   | Maximum PLL Lock Time                    |                                                                                                                                                                     |     |                                                                     | 10   | ms                       |  |

## Table 8. AC Characteristics ( $V_{CC} = 2.5 \text{ V} \pm 5\%$ , $T_A = -40^\circ$ to $85^\circ$ C)<sup>(1)</sup> (Continued)

1. AC characteristics apply for parallel output termination of 50  $\Omega$  to V\_TT.

2. PLL mode requires PLL\_EN=0 to enable the PLL and zero-delay operation. It is not recommended to use a ÷2 divider for feedback.

3. In PLL bypass mode, the MPC9352 divides the input reference clock.

4. The input frequency f<sub>ref</sub> on CCLK must match the VCO frequency range divided by the feedback divider ratio FB: f<sub>ref</sub> = f<sub>VCO</sub> ÷ FB.

5. See Table 9 and Table 10 for output divider configurations.

6. See application section for part-to-part skew calculation.

7. See application section for a jitter calculation for other confidence factors than 1  $\sigma$ .

8. -3 dB point of PLL transfer characteristics.

## **APPLICATIONS INFORMATION**

#### Programming the MPC9352

The MPC9352 supports output clock frequencies from 16.67 to 200 MHz. Different feedback and output divider configurations can be used to achieve the desired input to output frequency relationship. The feedback frequency and divider should be used to situate the VCO in the frequency lock range between 200 and 400 MHz for stable and optimal operation. The FSELA, FSELB, FSELC pins select the desired output clock frequencies. Possible frequency ratios of the reference clock input to the outputs are 1:1, 1:2, 1:3, 3:2 as well as 2:3, 3:1 and 2:1. Table 9 and Table 10 illustrates the various output configurations and frequency ratios supported by the MPC9352. See also Figure 3 to Figure 6 for further reference. A  $\pm$ 2 output divider cannot be used for feedback.

| PLL<br>Feedback        | fref <sup>(1)</sup> [MHz] | FSELA | FSELB | FSELC | QA[0:4]:fref ratio     | QB[0:3]:fref ratio      | QC[0:1]:fref ratio      |
|------------------------|---------------------------|-------|-------|-------|------------------------|-------------------------|-------------------------|
| VCO ÷ 4 <sup>(2)</sup> | 50-100                    | 0     | 0     | 0     | fref (50-100 MHz)      | fref (50-100 MHz)       | fref * 2 (100-200 MHz)  |
|                        |                           | 0     | 0     | 1     | fref (50-100 MHz)      | fref (50-100 MHz)       | fref (50-100 MHz)       |
|                        |                           | 1     | 0     | 0     | fref * 2÷3 (33-66 MHz) | fref (50-100 MHz)       | fref * 2 (100-200 MHz)  |
|                        |                           | 1     | 0     | 1     | fref * 2÷3 (33-66 MHz) | fref (50-100 MHz)       | fref (50-100 MHz)       |
| VCO ÷ 6 <sup>(3)</sup> | 33.3-66.67                | 1     | 0     | 0     | fref (33-66 MHz)       | fref * 3÷2 (50-100 MHz) | fref * 3 (100-200 MHz)  |
|                        |                           | 1     | 0     | 1     | fref (33-66 MHz)       | fref * 3÷2 (50-100 MHz) | fref * 3÷2 (50-100 MHz) |
|                        |                           | 1     | 1     | 0     | fref (33-66 MHz)       | fref * 3 (100-200 MHz)  | fref * 3 (100-200 MHz)  |
|                        |                           | 1     | 1     | 1     | fref (33-66 MHz)       | fref * 3 (100-200 MHz)  | fref * 3÷2 (50-100 MHz) |

#### Table 9. MPC9352 Example Configuration (F\_RANGE = 0)

1. fref is the input clock reference frequency (CCLK).

2. QAx connected to FB\_IN and FSELA=0.

3. QAx connected to FB\_IN and FSELA=1.

| PLL Feedback            | fref <sup>(1)</sup> [MHz] | FSELA | FSELB | FSELC | QA[0:      | QA[0:4]:fref ratio |            | QA[0:4]:fref ratio QB[0:3]:fref ratio QC[0 |           | :1]:fref ratio |
|-------------------------|---------------------------|-------|-------|-------|------------|--------------------|------------|--------------------------------------------|-----------|----------------|
| VCO ÷ 8 <sup>(2)</sup>  | 25-50                     | 0     | 0     | 0     | fref       | (25-50 MHz)        | fref       | (25-50 MHz)                                | fref * 2  | (50-100 MHz)   |
|                         |                           | 0     | 0     | 1     | fref       | (25-50 MHz)        | fref       | (25-50 MHz)                                | fref      | (25-50 MHz)    |
|                         |                           | 1     | 0     | 0     | fref * 2÷3 | (16-33 MHz)        | fref       | (25-50 MHz)                                | fref * 2  | (50-100 MHz)   |
|                         |                           | 1     | 0     | 1     | fref * 2÷3 | (16-33 MHz)        | fref       | (25-50 MHz)                                | fref      | (25-50 MHz)    |
| VCO ÷ 12 <sup>(3)</sup> | 16.67-33.3                | 1     | 0     | 0     | fref       | (16-33 MHz)        | fref * 3÷2 | (25-50 MHz)                                | fref * 3  | (50-100 MHz)   |
|                         |                           | 1     | 0     | 1     | fref       | (16-33 MHz)        | fref * 3÷2 | (25-50 MHz)                                | fref * 3÷ | 2 (25-50 MHz)  |
|                         |                           | 1     | 1     | 0     | fref       | (16-33 MHz)        | fref * 3   | (50-100 MHz)                               | fref * 3  | (50-100 MHz)   |
|                         |                           | 1     | 1     | 1     | fref       | (16-33 MHz)        | fref * 3   | (50-100 MHz)                               | fref * 3÷ | 2 (25-50 MHz)  |

# Table 10. MPC9352 Example Configurations (F\_RANGE = 1)

1. fref is the input clock reference frequency (CCLK).

2. QAx connected to FB\_IN and FSELA=0.

3. QAx connected to FB\_IN and FSELA=1.

# RENESAS

### Example Configurations for the MPC9352



MPC9352 default configuration (feedback of QB0 = 100 MHz). All control pins are left open.

| Frequency Range | Min     | Max     |
|-----------------|---------|---------|
| Input           | 50 MHz  | 100 MHz |
| QA outputs      | 50 MHz  | 10 MHz  |
| QB outputs      | 50 MHz  | 100 MHz |
| QC outputs      | 100 MHz | 200 MHz |

Figure 3. MPC9352 Default Configuration



MPC9352 zero-delay (feedback of QB0 = 62.5 MHz). All control pins are left open except FSELC = 1. All outputs are locked in frequency and phase to the input clock.

| Frequency Range | Min    | Max     |  |
|-----------------|--------|---------|--|
| Input           | 50 MHz | 100 MHz |  |
| QA outputs      | 50 MHz | 10 MHz  |  |
| QB outputs      | 50 MHz | 100 MHz |  |
| QC outputs      | 50 MHz | 100 MHz |  |

Figure 4. MPC9352 Zero Delay Buffer Configuration



MPC9352 configuration to multiply the reference frequency by 3,  $3 \div 2$  and 1. PLL feedback of QA4 = 33.3 MHz.

| Frequency Range | Min     | Max     |
|-----------------|---------|---------|
| Input           | 25 MHz  | 50 MHz  |
| QA outputs      | 50 MHz  | 10 MHz  |
| QB outputs      | 50 MHz  | 100 MHz |
| QC outputs      | 100 MHz | 200 MHz |





MPC9352 zero-delay (feedback of QB0 = 33.3 MHz). Equivalent to Table 2 except F\_RANGE = 1 enabling a lower input and output clock frequency.

| Frequency Range | Min    | Max    |  |
|-----------------|--------|--------|--|
| Input           | 25 MHz | 50 MHz |  |
| QA outputs      | 25 MHz | 50 MHz |  |
| QB outputs      | 25 MHz | 50 MHz |  |
| QC outputs      | 25 MHz | 50 MHz |  |

Figure 6. MPC9352 Zero Delay Buffer Configuration 2

#### **Power Supply Filtering**

The MPC9352 is a mixed analog/digital product. Its analog circuitry is naturally susceptible to random noise, especially if this noise is seen on the power supply pins. Random noise on the V<sub>CCA</sub> (PLL) power supply impacts the device characteristics, for instance, I/O jitter. The MPC9352 provides separate power supplies for the output buffers (V<sub>CC</sub>) and the phase-locked loop (V<sub>CCA</sub>) of the device. The purpose of this design technique is to isolate the high switching noise digital outputs from the relatively sensitive internal analog phase-locked loop. In a digital system environment where it is more difficult to minimize noise on the power supplies, a second level of isolation may be required. The simple but effective form of isolation is a power supply filter on the  $V_{CCA}$ pin for the MPC9352. Figure 7 illustrates a typical power supply filter scheme. The MPC9352 frequency and phase stability is most susceptible to noise with spectral content in the 100 kHz to 20 MHz range; therefore, the filter should be designed to target this range. The key parameter that needs to be met in the final filter design is the DC voltage drop across the series filter resistor R<sub>F</sub>. From the data sheet, the  $I_{CCA}$  current (the current sourced through the  $V_{CCA}$  pin) is typically 3 mA (5 mA maximum), assuming that a minimum of 2.325 V (V<sub>CC</sub> = 3.3 V or V<sub>CC</sub> = 2.5 V) must be maintained on the V<sub>CCA</sub> pin. The resistor R<sub>F</sub> shown in Figure 7 should have a resistance of 5–15  $\Omega$  (V<sub>CC</sub> = 3.3 V) or 9–10  $\Omega$  (V<sub>CC</sub> = 2.5 V) to meet the voltage drop criteria.



Figure 7. V<sub>CCA</sub> Power Supply Filter

The minimum values for R<sub>F</sub> and the filter capacitor C<sub>F</sub> are defined by the required filter characteristics. The RC filter should provide an attenuation greater than 40 dB for noise whose spectral content is above 100 kHz. In the example RC filter shown in Figure 7, the filter cut-off frequency is around 3–5 kHz and the noise attenuation at 100 kHz is better than 42 dB.

As the noise frequency crosses the series resonant point of an individual capacitor, its overall impedance begins to look inductive, and thus, increases with increasing frequency. The parallel capacitor combination shown ensures that a low impedance path to ground exists for frequencies well above the bandwidth of the PLL. Although the MPC9352 has several design features to minimize the susceptibility to power supply noise (isolated power and grounds and fully differential PLL), there still may be applications in which overall performance is being degraded due to system power supply noise. The power supply filter schemes discussed in this section should be adequate to eliminate power supply noise related problems in most designs.

#### Using the MPC9352 in Zero-Delay Applications

Nested clock trees are typical applications for the MPC9352. Designs using the MPC9352 as LVCMOS PLL fanout buffer with zero insertion delay will show significantly lower clock skew than clock distributions developed from CMOS fanout buffers. The external feedback option of the MPC9352 clock driver allows for its use as a zero delay buffer. One example configuration is to use a ÷4 output as a feedback to the PLL and configuring all other outputs to a divide-by-4 mode. The propagation delay through the device is virtually eliminated. The PLL aligns the feedback clock output edge with the clock input reference edge resulting a near zero delay through the device. The maximum insertion delay of the device in zero-delay applications is measured between the reference clock input and any output. This effective delay consists of the static phase offset, I/O jitter (phase or long-term jitter), feedback path delay and the output-to-output skew error relative to the feedback output.

#### Calculation of Part-to-Part Skew

The MPC9352 zero delay buffer supports applications where critical clock signal timing can be maintained across several devices. If the reference clock inputs of two or more MPC9352 are connected together, the maximum overall timing uncertainty from the common CCLK input to any output is:

#### $t_{SK(PP)} = t_{(\emptyset)} + t_{SK(O)} + t_{PD, LINE(FB)} + t_{JIT(\emptyset)} \bullet CF$

This maximum timing uncertainty consist of 4 components: static phase offset, output skew, feedback board trace delay and I/O (phase) jitter.



Figure 8. MPC9352 Max. Device-to-Device Skew

Due to the statistical nature of I/O jitter, a RMS value (1  $\sigma$ ) is specified. I/O jitter numbers for other confidence factors (CF) can be derived from Table 11.

| Table | 11. | Confidence | Factor | CF |
|-------|-----|------------|--------|----|
|-------|-----|------------|--------|----|

| CF            | Probability of clock edge within the distribution |  |
|---------------|---------------------------------------------------|--|
| $\pm 1\sigma$ | 0.68268948                                        |  |
| $\pm 2\sigma$ | 0.95449988                                        |  |
| $\pm 3\sigma$ | 0.99730007                                        |  |
| $\pm 4\sigma$ | 0.99993663                                        |  |
| $\pm 5\sigma$ | 0.99999943                                        |  |
| $\pm 6\sigma$ | 0.99999999                                        |  |

The feedback trace delay is determined by the board layout and can be used to fine-tune the effective delay through each device. In the following example calculation, an I/O jitter confidence factor of 99.7% ( $\pm$  3 $\sigma$ ) is assumed, resulting in a worst case timing uncertainty from input to any output of –445 ps to 395 ps relative to CCLK:

$$\begin{split} t_{SK(PP)} = & [-200ps...150ps] + [-200ps...200ps] + \\ & [(15ps \bullet -3)...(15ps \bullet 3)] + t_{PD,\ LINE(FB)} \end{split}$$

 $t_{SK(PP)} = [-445ps...395ps] + t_{PD, LINE(FB)}$ 

Due to the frequency dependence of the I/O jitter, Figure 9 can be used for a more precise timing performance analysis.



Figure 9. Max. I/O Jitter versus Frequency

#### **Driving Transmission Lines**

The MPC9352 clock driver was designed to drive high speed signals in a terminated transmission line environment. To provide the optimum flexibility to the user, the output drivers were designed to exhibit the lowest impedance possible. With an output impedance of less than 20  $\Omega$ , the drivers can drive either parallel or series terminated transmission lines. For more information on transmission lines, the reader is referred to application note AN1091. In most high performance clock networks, point-to-point distribution of signals is the method of choice. In a point-to-point scheme, either series terminated or parallel terminated transmission lines can be used. The parallel

technique terminates the signal at the end of the line with a 50  $\Omega$  resistance to V<sub>CC</sub>÷2.

This technique draws a fairly high level of DC current and thus only a single terminated line can be driven by each output of the MPC9352 clock driver. For the series terminated case however there is no DC current draw, thus the outputs can drive multiple series terminated lines. Figure 10 illustrates an output driving a single series terminated line versus two series terminated lines in parallel. When taken to its extreme, the fanout of the MPC9352 clock driver is effectively doubled due to its capability to drive multiple lines.



Figure 10. Single versus Dual Transmission Lines

The waveform plots in Figure 11 show the simulation results of an output driving a single line versus two lines. In both cases, the drive capability of the MPC9352 output buffer is more than sufficient to drive 50  $\Omega$  transmission lines on the incident edge. Note from the delay measurements in the simulations, a delta of only 43 ps exists between the two differently loaded outputs. This suggests that the dual line driving need not be used exclusively to maintain the tight output-to-output skew of the MPC9352. The output waveform in Figure 11 shows a step in the waveform. This step is caused by the impedance mismatch seen looking into the driver. The parallel combination of the 36  $\Omega$  series resistor, plus the output impedance, does not match the parallel combination of the line impedances. The voltage wave launched down the two lines will equal:

 $V_{L} = V_{S} (Z_{0} \div (R_{S}+R_{0}+Z_{0}))$   $Z_{0} = 50 \Omega || 50 \Omega$   $R_{S} = 36 \Omega || 36 \Omega$   $R_{0} = 14 \Omega$   $V_{L} = 3.0 (25 \div (18+17+25))$  = 1.31 V

At the load end, the voltage will double, due to the near unity reflection coefficient, to 2.6 V. It will then increment towards the quiescent 3.0 V in steps separated by one round trip delay (in this case 4.0 ns).



Figure 11. Single versus Dual Waveforms

Since this step is well above, the threshold region, it will not cause any false clock triggering; however, designers may be uncomfortable with unwanted reflections on the line. To better match the impedances when driving multiple lines the situation in Figure 12 should be used. In this case, the series terminating resistors are reduced such that when the parallel combination is added to the output buffer impedance, the line impedance is perfectly matched.



Figure 12. Optimized Dual Line Termination



Figure 13. CCLK MPC9352 AC Test Reference for V<sub>CC</sub> = 3.3 V and V<sub>CC</sub> = 2.5 V



The pin-to-pin skew is defined as the worst case difference in propagation delay between any similar delay path within a single device.

## Figure 14. Output-to-Output Skew t<sub>SK(O)</sub>



The time from the PLL controlled edge to the non controlled edge, divided by the time between PLL controlled edges, expressed as a percentage.

Figure 16. Output Duty Cycle (DC)

 $T_{N+1}$ 

The variation in cycle time of a signal between adjacent cycles,

Figure 18. Cycle-to-Cycle Jitter

T<sub>N</sub>

over a random sample of adjacent cycle pairs.

 $T_{JIT(CC)} = |T_N - T_{N+1}|$ 



Figure 15. Propagation Delay ( $t_{(O)}$ , static phase offset) Test Reference



The deviation in  $t_0$  for a controlled edge with respect to a  $t_0$  mean in a random sample of cycles.





The deviation in cycle time of a signal with respect to the ideal period over a random sample of cycles.





Figure 20. Output Transition Time Test Reference

## PACKAGE DIMENSIONS





|     | MILLIMETERS |      |
|-----|-------------|------|
| DIM | MIN         | MAX  |
| Α   | 1.40        | 1.60 |
| A1  | 0.05        | 0.15 |
| A2  | 1.35        | 1.45 |
| b   | 0.30        | 0.45 |
| b1  | 0.30        | 0.40 |
| С   | 0.09        | 0.20 |
| c1  | 0.09        | 0.16 |
| D   | 9.00 BSC    |      |
| D1  | 7.00 BSC    |      |
| е   | 0.80 BSC    |      |
| E   | 9.00 BSC    |      |
| E1  | 7.00 BSC    |      |
| L   |             | 0.70 |
| L1  | 1.00 REF    |      |
| q   | 0*          | 7°   |
| q1  | 12 REF      |      |
| R1  | 0.08        | 0.20 |
| R2  | 0.08        |      |
| S   | 0.20 REF    |      |

DATE 03/10/00

### CASE 873A-03 ISSUE B 32-LEAD LQFP PACKAGE

CASE 873A-03 ISSUE B

# **Revision History**

| Rev. | Originator   | Date     | Description of Change                                                                    |
|------|--------------|----------|------------------------------------------------------------------------------------------|
| 7    | Jinzhu Li    | 05/30/06 | Corrected Figure 2, 32-Lead Package Pinout, pin 12 from nQA0 to QA0.                     |
| 8    | S. Nolan     | 11/16/12 | Removed leaded parts.                                                                    |
| 8    | J Dela Torre | 1/7/13   | NRND – Not Recommend for New Designs. Use replacement part ICS87952.                     |
| 8    | J Dela Torre | 1/31/13  | Removed replacement part from features list.                                             |
| 8    |              | 3/14/16  | Product Discontinuation Notice - Last time buy expires September 7, 2016.<br>PDN N-16-02 |



#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01 Jan 2024)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <u>www.renesas.com/contact-us/</u>.