

# GENERAL DESCRIPTION

The 843204I is a 4 output LVPECL Synthesizer optimized to generate Gigabit Ethernet and SONET reference clock frequencies and is a member of the family of high performance clock solutions from IDT. Using a 19.44MHz and 25MHz, 18pF parallel resonant crystal, 155.52MHz and 156.25MHz frequencies can be generated. The 843204I uses IDT's FemtoClock™ low phase noise VCO technology and can achieve 1ps or lower typical RMS phase jitter. The 843204I is pack-aged in a 48-pin TSSOP package.

### **F**EATURES

- Four 3.3V LVPECL outputs
- Selectable crystal oscillator interface or LVCMOS/LVTTL single-ended input
- Supports the following output frequencies: 155.52MHz and 156.25MHz
- VCO range: 560MHz 680MHz
- RMS phase jitter @ 155.52MHz, using a 19.44MHz crystal (12kHz - 20MHz): 0.98ps (typical)
- RMS phase jitter @ 156.25MHz, using a 19.44MHz crystal (1.875MHz - 20MHz): 0.52ps (typical)
- Full 3.3V supply mode
- -40°C to 85°C ambient operating temperature
- · Available in lead-free (RoHS 6) package

# **BLOCK DIAGRAM**



1

# PIN ASSIGNMENT



48 Lead TSSOP
6.1mm x 12.5mm x 0.925mm
package body
G Package
Top View



TABLE 1. PIN DESCRIPTIONS

| Number                                                      | Name                    | T      | уре      | Description                                                                                                                   |
|-------------------------------------------------------------|-------------------------|--------|----------|-------------------------------------------------------------------------------------------------------------------------------|
| 1, 2                                                        | nQA1, QA1               | Output |          | Differential output pair. LVPECL interface levels.                                                                            |
| 3, 4                                                        | nQA0, QA0               | Output |          | Differential output pair. LVPECL interface levels.                                                                            |
| 5, 10, 11, 12, 13,<br>20, 25, 26, 27,<br>28, 29, 37, 38, 44 | nc                      | Unused |          | No connect.                                                                                                                   |
| 6                                                           | V <sub>CCO_A</sub>      | Power  |          | Output supply pin for Bank A outputs.                                                                                         |
| 7                                                           | SELA1                   | Input  | Pulldown | Select pin. When HIGH, selects QA1/nQA1 at 155.52MHz. When LOW, selects QA1/nQA1 at 156.25MHz. LVCMOS/LVTTL interface levels. |
| 8                                                           | SELA0                   | Input  | Pulldown | Select pin. When HIGH, selects QA0/nQA0 at 155.52MHz. When LOW, selects QA1/nQA1 at 156.25MHz. LVCMOS/LVTTL interface levels. |
| 9                                                           | nPLL_BYPASS_A           | Input  | Pullup   | When LOW, PLL is bypassed. When HIGH, PLL output is active. LVCMOS/LVTTL interface levels.                                    |
| 14,<br>15                                                   | XTAL_IN1, XTAL_<br>OUT1 | Input  |          | Parallel resonant crystal interface. XTAL_OUT1 is the output, XTAL_IN1 is the input.                                          |
| 16, 47                                                      | CLK1, CLK0              | Input  | Pulldown | LVCMOS/LVTTL clock inputs.                                                                                                    |
| 21, 22                                                      | QB0, nQB0               | Ouput  |          | Differential output pair. LVPECL interface levels.                                                                            |
| 17                                                          | IN_SEL_B                | Input  | Pullup   | Select pin. When HIGH, selects XTAL1 inputs. When LOW, selects CLK1 input. LVCMOS/LVTTL interface levels.                     |
| 18                                                          | nPLL_BYPASS_B           | Input  | Pullup   | When LOW, PLL is bypassed. When HIGH, PLL output is active. LVCMOS/LVTTL interface levels.                                    |
| 19                                                          | V CCC B                 | Power  |          | Output supply pin for Bank B outputs.                                                                                         |
| 23, 24                                                      | QB1, nQB1               | Ouput  |          | Differential output pair. LVPECL interface levels.                                                                            |
| 31                                                          | SELB1                   | Input  | Pullup   | Select pin. When HIGH, selects QB1/nQB1 at 155.52MHz. When LOW, selects QB1/nQB1 at 156.25MHz. LVCMOS/LVTTL interface levels. |
| 30                                                          | V <sub>CCA B</sub>      | Power  |          | Analog supply pin for Bank B outputs.                                                                                         |
| 32, 40                                                      | V <sub>cc</sub>         | Power  |          | Core supply pins.                                                                                                             |
| 33                                                          | OEB1                    | Input  | Pullup   | Output enable pin. When HIGH, QB1/nQB1 outputs are enable. LVCMOS/LVTTL interface levels.                                     |
| 34                                                          | OEB0                    | Input  | Pullup   | Output enable pin. When HIGH, QB0/nQB0 outputs are enabled. LVCMOS/LVTTL interface levels.                                    |
| 35, 43                                                      | V <sub>EE</sub>         | Power  |          | Negative supply pins.                                                                                                         |
| 36                                                          | SELB0                   | Input  | Pullup   | Select pin. When HIGH, selects QB0/nQB0 at 155.52MHz. When LOW, selects QB0/nQB0 at 156.25MHz. LVCMOS/LVTTL interface levels. |
| 39                                                          | V <sub>CCA_A</sub>      | Power  |          | Analog supply pin for Bank A outputs.                                                                                         |
| 41                                                          | OEA1                    | Input  | Pullup   | Output enable pin. When HIGH, QA1/nQA1 outputs are enabled. LVCMOS/LVTTL interface levels.                                    |
| 42                                                          | OEA0                    | Input  | Pullup   | Output enable pin. When HIGH, QA0/nQA0 outputs are enabled. LVCMOS/LVTTL interface levels.                                    |
| 45,<br>46                                                   | XTAL_OUT0,<br>XTAL_IN0  | Input  |          | Parallel resonant crystal interface. XTAL_OUT0 is the output, XTAL_IN0 is the input.                                          |
| 48                                                          | IN_SEL_A                | Input  | Pullup   | Select pin. When HIGH, selects XTAL0 inputs. When LOW, selects CLK0 input. LVCMOS/LVTTL interface levels.                     |

NOTE: refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

### Table 2. Pin Characteristics

| Symbol | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|--------|-------------------------|-----------------|---------|---------|---------|-------|
| C      | Input Capacitance       |                 |         | 4       |         | pF    |
| R      | Input Pulldown Resistor |                 |         | 51      |         | kΩ    |
| R      | Input Pullup Resistor   |                 |         | 51      |         | kΩ    |



#### ABSOLUTE MAXIMUM RATINGS

Supply Voltage, V 4.6V

Inputs,  $V_{_{\parallel}}$  -0.5V to  $V_{_{CC}}$  + 0.5V

Outputs, I

Continuous Current 50mA Surge Current 100mA

Package Thermal Impedance,  $\theta_{_{JA}}$  54.8°C/W (0 mps) Storage Temperature, T $_{_{STG}}$  -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

Table 3A. Power Supply DC Characteristics,  $V_{cc} = V_{cco_A} = V_{cco_B} = 3.3V \pm 10\%$ ,  $V_{ee} = 0V$ ,  $T_{a} = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol                                     | Parameter             | Test Conditions | Minimum                | Typical | Maximum         | Units |
|--------------------------------------------|-----------------------|-----------------|------------------------|---------|-----------------|-------|
| V <sub>cc</sub>                            | Core Supply Voltage   |                 | 2.97                   | 3.3     | 3.63            | V     |
| V <sub>CCA_A</sub> +<br>V <sub>CCA_B</sub> | Analog Supply Voltage |                 | V <sub>cc</sub> – 0.22 | 3.3     | V <sub>cc</sub> | V     |
| V<br>V <sub>CCO_B</sub>                    | Output Supply Voltage |                 | 2.97                   | 3.3     | 3.63            | V     |
| I <sub>EE</sub>                            | Power Supply Current  |                 |                        |         | 170             | mA    |
| I <sub>cc</sub>                            | Core Supply Current   |                 |                        |         | 125             | mA    |
| I <sub>CCA_A</sub> + I <sub>CCA_B</sub>    | Analog Supply Current |                 |                        |         | 22              | mA    |
| CCO_A + CCO_B                              | Output Supply Current |                 |                        |         | 23              | mA    |

Table 3B. LVCMOS / LVTTL DC Characteristics,  $V_{cc} = V_{cco\_a} = V_{cco\_b} = 3.3V \pm 10\%$ ,  $V_{ee} = 0V$ ,  $T_{a} = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol          | Parameter             |                                                                                                     | Test Conditions                     | Minimum | Typical | Maximum               | Units |
|-----------------|-----------------------|-----------------------------------------------------------------------------------------------------|-------------------------------------|---------|---------|-----------------------|-------|
| V               | Input High Vol        | tage                                                                                                |                                     | 2       |         | V <sub>cc</sub> + 0.3 | V     |
| V <sub>IL</sub> | Input<br>Low Voltage  |                                                                                                     |                                     | -0.3    |         | 0.8                   | V     |
|                 |                       | CLK0, CLK1,<br>SELA0, SELA1                                                                         | $V_{cc} = V_{in} = 3.63V$           |         |         | 150                   | μΑ    |
| I <sub>IH</sub> | Input<br>High Current | nPLL_BYPASS_A, nPLL_<br>BYPASS_B, IN_SEL_A,<br>IN_SEL_B, SELB1,<br>SELB0, OEB0, OEB1,<br>OEA0, OEA1 | $V_{cc} = V_{iN} = 3.63V$           |         |         | 5                     | μА    |
|                 |                       | CLK0, CLK1,<br>SELA0, SELA1                                                                         | $V_{_{CC}} = 3.63V, V_{_{IN}} = 0V$ | -5      |         |                       | μА    |
| I <sub>L</sub>  | Input<br>Low Current  | nPLL_BYPASS_A, nPLL_<br>BYPASS_B, IN_SEL_A,<br>IN_SEL_B, SELB1,<br>SELB0, OEB0, OEB1,<br>OEA0, OEA1 | $V_{cc} = 3.63V, V_{iN} = 0V$       | -150    |         |                       | μА    |



Table 3C. LVPECL DC Characteristics,  $V_{cc} = V_{cco,a} = V_{cco,b} = 3.3V \pm 10\%$ ,  $V_{ee} = 0V$ ,  $T_{a} = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol          | Parameter                         | Test Conditions | Minimum                | Typical | Maximum                | Units |
|-----------------|-----------------------------------|-----------------|------------------------|---------|------------------------|-------|
| V <sub>OH</sub> | Output High Voltage; NOTE 1       |                 | V <sub>cco</sub> - 1.4 |         | V <sub>cco</sub> - 0.9 | V     |
| V <sub>OL</sub> | Output Low Voltage; NOTE 1        |                 | V <sub>cco</sub> - 2.0 |         | V <sub>cco</sub> - 1.7 | V     |
| V               | Peak-to-Peak Output Voltage Swing |                 | 0.6                    |         | 1.0                    | V     |

NOTE 1: Outputs terminated with 50  $\!\Omega$  to V  $_{\!\scriptscriptstyle \text{CCO}}$  - 2V.

TABLE 4. CRYSTAL CHARACTERISTICS

| Parameter                          | Test Conditions | Minimum | Typical   | Maximum | Units |
|------------------------------------|-----------------|---------|-----------|---------|-------|
| Mode of Oscillation                |                 | Fı      | ındamenta | I       |       |
| Frequency                          |                 | 19.44   |           | 25      | MHz   |
| Equivalent Series Resistance (ESR) |                 |         |           | 50      | Ω     |
| Shunt Capacitance                  |                 |         |           | 7       | pF    |

NOTE: Characterized using an 18pF parallel resonant crystal.

 $\textbf{Table 5. AC Characteristics, V}_{\text{cc}} = \text{V}_{\text{cco}\_\text{A}} = \text{V}_{\text{cco}\_\text{B}} = 3.3 \text{V} \pm 10\%, \text{V}_{\text{ee}} = 0 \text{V, T}_{\text{A}} = -40 ^{\circ} \text{C to } 85 ^{\circ} \text{C}$ 

| Symbol                          | Parameter                  | Test Conditions               | Minimum | Typical | Maximum | Units |
|---------------------------------|----------------------------|-------------------------------|---------|---------|---------|-------|
| £                               | Output Frequency           | SELB0 = 1; OEB0 = 1           |         | 155.52  |         | MHz   |
| ОИТ                             | Output Frequency           | SELA0 = 0; OEA0 = 1           |         | 156.25  |         | MHz   |
| tsk(b)                          | Bank Skew; NOTE 1, 2       |                               |         |         | 50      | ps    |
| +;;+( <i>C</i> X)               | RMS Phase Jitter (Random); | 155.52MHz, (12kHz - 20MHz)    |         | 0.98    |         | ps    |
| tjit(Ø)                         | NOTE 3                     | 156.25MHz, (1.875MHz - 20MHz) |         | 0.52    |         | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time      | 20% to 80%                    | 250     |         | 600     | ps    |
| odc                             | Output Duty Cycle          |                               | 47      |         | 53      | %     |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1: Defined as skew within a bank of outputs at the same supply voltage and with equal load conditions.

NOTE 2: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 3: See Phase Noise plot.







# PARAMETER MEASUREMENT INFORMATION





### 3.3V CORE/3.3V OUTPUT LOAD AC TEST CIRCUIT

BANK SKEW





#### **RMS PHASE JITTER**

# OUTPUT RISE/FALL TIME



#### **OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD**



# **APPLICATION INFORMATION**

#### Power Supply Filtering Techniques

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The 843204l provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{\rm cc}$ ,  $V_{\rm cca,A}$ ,  $V_{\rm cca,B}$ ,  $V_{\rm cco,A}$  and  $V_{\rm cco,B}$  should be individually connected to the power supply plane through vias, and 0.01µF bypass capacitors should be used for each pin. Figure 1 illustrates this for a generic  $V_{\rm cc}$  pin and also shows that  $V_{\rm cca}$  requires that an additional10 $\Omega$  resistor along with a 10µF bypass capacitor be connected to the  $V_{\rm cca}$  pin.



FIGURE 1. POWER SUPPLY FILTERING

# RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS

#### INPUTS:

#### **CRYSTAL INPUTS**

For applications not requiring the use of the crystal oscillator input, both XTAL\_IN and XTAL\_OUT can be left floating. Though not required, but for additional protection, a  $1 k\Omega$  resistor can be tied from XTAL\_IN to ground.

#### **CLK INPUTS**

For applications not requiring the use of a clock input, it can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from the CLK input to ground.

#### LVCMOS CONTROL PINS

All control pins have internal pullups or pulldowns; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

#### **OUTPUTS:**

#### **LVPECL OUTPUTS**

All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.



#### CRYSTAL INPUT INTERFACE

The 843204l has been characterized with 18pF parallel resonant crystals. The capacitor values shown in *Figure 2* below

were determined using an 18pF parallel resonant crystal and were chosen to minimize the ppm error.



FIGURE 2. CRYSTAL INPUT INTERFACE

#### LVCMOS TO XTAL INTERFACE

The XTAL\_IN input can accept a single-ended LVCMOS signal through an AC coupling capacitor. A general interface diagram is shown in *Figure 3*. The XTAL\_OUT pin can be left floating. The input edge rate can be as slow as 10ns. For LVCMOS signals, it is recommended that the amplitude be reduced from full swing to half swing in order to prevent signal interference with the power rail and to reduce noise. This configuration requires that the output

impedance of the driver (Ro) plus the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most  $50\Omega$  applications, R1 and R2 can be  $100\Omega$ . This can also be accomplished by removing R1 and making R2  $50\Omega$ .



FIGURE 3. GENERAL DIAGRAM FOR LVCMOS DRIVER TO XTAL INPUT INTERFACE



#### TERMINATION FOR 3.3V LVPECL OUTPUTS

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive  $50\Omega$  transmission

lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 4A and 4B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



FIGURE 4A. LVPECL OUTPUT TERMINATION



FIGURE 4B. LVPECL OUTPUT TERMINATION



# Power Considerations

This section provides information on power dissipation and junction temperature for the 843204I. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the 843204l is the sum of the core power plus the power dissipated in the load(s).

The following is the power dissipation for  $V_{cc} = 3.3V + 10\% = 3.63V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core)<sub>MAX</sub> = V<sub>CC\_MAX</sub> \* I<sub>EE\_MAX</sub> = 3.63V \* 170mA = 617.10mW
- Power (outputs)<sub>MAX</sub> = 30mW/Loaded Output pair
   If all outputs are loaded, the total power is 4 \* 30mW = 120mW

Total Power  $_{\text{MAX}}$  (3.63V, with all outputs switching) = 617.10mW + 120mW = 737.10mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS™ devices is 125°C.

The equation for T<sub>i</sub> is as follows:  $T_i = \theta_{JA} * Pd$  total +  $T_A$ 

Tj = Junction Temperature

 $\theta_{\text{JA}}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming a moderate air flow of 1 meter per second and a multi-layer board, the appropriate value is 51°C/W per Table 6 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}\text{C} + 0.737\text{W} * 51^{\circ}\text{C/W} = 122.6^{\circ}\text{C}$ . This is below the limit of  $125^{\circ}\text{C}$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer).

#### Table 6. Thermal Resistance $\theta_{\text{JA}}$ for 48-pin TSSOP, Forced Convection

# θ<sub>JA</sub> by Velocity (Meters Per Second)

012.5Multi-Layer PCB, JEDEC Standard Test Boards54.8°C/W51.0°C/W49.1°C/W



#### 3. Calculations and Equations.

The purpose of this section is to derive the power dissipated into the load.

LVPECL output driver circuit and termination are shown in Figure 5.



FIGURE 5. LVPECL DRIVER CIRCUIT AND TERMINATION

To calculate worst case power dissipation into the load, use the following equations which assume a  $50\Omega$  load, and a termination voltage of  $V_{co}$  – 2V.

• For logic high, 
$$V_{OUT} = V_{OH MAX} = V_{CCO MAX} - 0.9V$$

$$(V_{CCO\ MAX} - V_{OH\ MAX}) = 0.9V$$

• For logic low,  $V_{OUT} = V_{OL\_MAX} = V_{CCO\_MAX} - 1.7V$ 

$$(V_{CCO\_MAX} - V_{OL\_MAX}) = 1.7V$$

Pd\_H is power dissipation when the output drives high.

Pd\_L is the power dissipation when the output drives low.

$$Pd\_H = [(V_{\text{OH\_MAX}} - (V_{\text{CCO\_MAX}} - 2V))/R_{\text{L}}] * (V_{\text{CCO\_MAX}} - V_{\text{OH\_MAX}}) = [(2V - (V_{\text{CCO\_MAX}} - V_{\text{OH\_MAX}}))/R_{\text{L}}] * (V_{\text{CCO\_MAX}} - V_{\text{OH\_MAX}}) = [(2V - 0.9V)/50\Omega] * 0.9V = 19.8mW$$

$$Pd\_L = [(V_{\text{ol_max}} - (V_{\text{cco_max}} - 2V))/R_{\text{L}}] * (V_{\text{cco_max}} - V_{\text{ol_max}}) = [(2V - (V_{\text{cco_max}} - V_{\text{ol_max}}))/R_{\text{L}}] * (V_{\text{cco_max}} - V_{\text{ol_max}}) = [(2V - 1.7V)/50\Omega] * 1.7V = 10.2mW$$

Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30mW



# RELIABILITY INFORMATION

Table 7.  $\theta_{_{\mathrm{JA}}} vs.$  Air Flow Table for 48 Lead TSSOP

 $\theta_{\text{JA}}$  by Velocity (Meters Per Second)

 0
 1
 2.5

 Multi-Layer PCB, JEDEC Standard Test Boards
 54.8°C/W
 51.0°C/W
 49.1°C/W

### TRANSISTOR COUNT

The transistor count for 843204l is: 4090



# PACKAGE OUTLINE - G SUFFIX FOR 48 LEAD TSSOP



TABLE 8. PACKAGE DIMENSIONS

| SYMBOL   | Millim  | neters  |
|----------|---------|---------|
| STINIBUL | Minimum | Maximum |
| N        | 4       | 8       |
| Α        |         | 1.20    |
| A1       | 0.05    | 0.15    |
| A2       | 0.80    | 1.05    |
| b        | 0.17    | 0.27    |
| С        | 0.09    | 0.20    |
| D        | 12.40   | 12.60   |
| Е        | 8.10 E  | BASIC   |
| E1       | 6.00    | 6.20    |
| е        | 0.50 E  | BASIC   |
| L        | 0.45    | 0.75    |
| α        | 0°      | 8°      |
| aaa      |         | 0.10    |

Reference Document: JEDEC Publication 95, MO-153



# Table 9. Ordering Information

| Part/Order Number | Marking        | Package                   | Shipping Packaging | Temperature   |
|-------------------|----------------|---------------------------|--------------------|---------------|
| 843204AGILF       | ICS843204AGILF | 48 Lead "Lead-Free" TSSOP | tube               | -40°C to 85°C |
| 843204AGILFT      | ICS843204AGILF | 48 Lead "Lead-Free" TSSOP | tape & reel        | -40°C to 85°C |



|     | REVISION HISTORY SHEET |         |                                                                                                                                                              |          |  |  |  |
|-----|------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--|--|--|
| Rev | Table                  | Page    | Description of Change                                                                                                                                        | Date     |  |  |  |
| Α   | Т9                     | 8<br>14 | Crystal Input Interface, Figure 2, changed Cq/C2 to 27pF. Ordering Information Table - deleted "ICS" prefix from part/order number column.                   | 3/18/09  |  |  |  |
| Α   | T9                     | 14      | Ordering Information - removed leaded devices. Updated data sheet format.                                                                                    | 10/16/15 |  |  |  |
| А   | Т9                     | 1<br>14 | General Description - Removed Hiperclocks. Ordering Information - Removed quantity in tape and reel. Deleted LF note below table. Updated Header and Footer. | 1/18/16  |  |  |  |



#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01 Jan 2024)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.