

## HS-508BRH, HS-508BEH

Radiation Hardened 8 Channel CMOS Analog Multiplexers with Overvoltage Protection

FN4824 Rev 3.00 November 17, 2011

The HS-508BRH, HS-508BEH are dielectrically isolated, radiation hardened, CMOS analog multiplexers incorporating an important feature; they withstand analog input voltages much greater than the supplies. This is essential in any system where the analog inputs originate outside the equipment. They can withstand a continuous input up to 10V greater than either supply, which eliminates the possibility of damage when supplies are off, but input signals are present. Equally important, they can withstand brief input transient spikes of several hundred volts; which otherwise would require complex external protection networks. Necessarily, ON resistance is somewhat higher than similar unprotected devices, but very low leakage current combine to produce low errors. Reference Application Notes 520 and 521 for further information on the HS-508BRH, HS-508BEH multiplexers in general.

The HS-508BRH, HS-508BEH have been specifically designed to meet exposure to radiation environments. Operation from -55°C to +125°C is guaranteed.

## **Features**

- Electrically Screened to SMD # <u>5962-96742</u>
- · QML Qualified per MIL-PRF-38535 Requirements
- Radiation Environment
  - Gamma Dose (γ) . . . . . . . . . . . . . . . . . 3 x 10<sup>5</sup> Rad (Si)
  - Dielectrically Isolated Device Islands
  - SEP >100 Mev-mg/cm<sup>2</sup>
- · Analog/Digital Overvoltage Protection
- . ESD Rated to 3kV
- · Fail Safe with Power Loss (No Latchup)
- · Break-Before-Make Switching
- (Typ) DTL/TTL and CMOS Compatible Threshold
- Analog Signal Range.....±15V
- Fast Access Time
- Supply Current at 1MHz Address Toggle . . . . . . . 4mA (Typ)
- Pb-Free (RoHS Compliant)

Specifications for Rad Hard QML devices are controlled by the Defense Logistics Agency Land and Maritime (DLA). The SMD numbers listed here must be used when ordering.

Detailed Electrical Specifications for these devices are contained in SMD <u>5962-96742</u>.

## **Ordering Information**

| ORDERING NUMBER (Note) | INTERNAL<br>MKT. NUMBER | PART MARKING       | TEMP. RANGE (°C) | PACKAGE<br>(Pb-Free) | PKG. DWG. |
|------------------------|-------------------------|--------------------|------------------|----------------------|-----------|
| 5962F9674202QEC        | HS1-508BRH-8            | Q 5962F96 74202QEC | -55 to +125      | 16 Ld SBDIP          | D16.3     |
| 5962F9674202QXC        | HS9-508BRH-8            | Q 5962F96 74202QXC | -55 to +125      | 16 Ld Flatpack       | K16.A     |
| 5962F9674202VEC        | HS1-508BRH-Q            | Q 5962F96 74202VEC | -55 to +125      | 16 Ld SBDIP          | D16.3     |
| 5962F9674202VXC        | HS9-508BRH-Q            | Q 5962F96 74202VXC | -55 to +125      | 16 Ld Flatpack       | K16.A     |
| HS1-508BRH/PROTO       | HS1-508BRH/PROTO        | HS1- 508BRH /PROTO | -55 to +125      | 16 Ld SBDIP          | D16.3     |
| HS9-508BRH/PROTO       | HS9-508BRH/PROTO        | HS9- 508BRH /PROTO | -55 to +125      | 16 Ld Flatpack       | K16.A     |
| 5962F9674203VXC        | HS9-508BEH-Q            | Q 5962F96 74203VXC | -55 to +125      | 16 Ld Flatpack       | K16.A     |

NOTE: These Intersil Pb-free Hermetic packaged products employ 100% Au plate - e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations.

# **Pin Configurations**

(16 LD SIDEBRAZE DIP) MIL-STD-1835, CDIP2-T16 **TOP VIEW** 16 A1 AO 1 15 A2 EN 2 -VSUP 3 14 GND IN 1 13 +VSUP IN 2 5 12 IN 5 IN 3 6 11 IN 6 10 IN 7 IN 4 7 9 IN 8 OUT 8

HS-508BRH

HS9-508BRH, HS9-508BEH (16 LD FLATPACK) MIL-STD-1835, CDFP4-F16 **TOP VIEW** A0 [ 16 \_ A1 A2 EN [ 2 15 -VSUP 3 14 GND IN1 4 13 +VSUP

12

11

10

IN5

IN6

IN7

IN8

5

6

# **Functional Diagram**



IN2

IN3

IN4

OUT [

**TABLE 1. TRUTH TABLE** 

| A2 | A1 | AO | EN | "ON" CHANNEL |
|----|----|----|----|--------------|
| Х  | х  | Х  | L  | NONE         |
| L  | L  | L  | Н  | 1            |
| L  | L  | Н  | Н  | 2            |
| L  | Н  | L  | Н  | 3            |
| L  | Н  | Н  | Н  | 4            |
| Н  | L  | L  | Н  | 5            |
| Н  | L  | Н  | Н  | 6            |
| Н  | Н  | L  | Н  | 7            |
| Н  | Н  | Н  | Н  | 8            |

## **Die Characteristics**

#### **DIE DIMENSIONS**

120 mils x 93 mils x 19 mils

## **INTERFACE MATERIALS**

## Glassivation

Type: Phosphorus Silicon Glass (PSG)

Thickness: 8kÅ ±1kÅ

## **Top Metallization**

Type: AlSiCu

Thickness: 16kÅ ±2kÅ

#### Substrate

Rad Hard Silicon Gate Dielectric Isolation

#### **Backside Finish**

Silicon

## **ASSEMBLY RELATED INFORMATION**

## **Substrate Potential**

Unbiased (DI)

#### **ADDITIONAL INFORMATION**

## **Worst Case Current Density**

6.68e04 A/cm<sup>2</sup>

### **Transistor Count**

506

# **Metallization Mask Layout**

#### HS-508BRH, HS-508BEH



TABLE 2. HS-508BRH, HS-508BEH PAD COORDINATES

|            |          | RELATIVE TO PIN 1 |               |  |  |
|------------|----------|-------------------|---------------|--|--|
| PIN NUMBER | PAD NAME | X COORDINATES     | Y COORDINATES |  |  |
| 1          | A0       | 0                 | 0             |  |  |
| 2          | EN       | -342              | 0             |  |  |
| 3          | V-       | -818              | -653          |  |  |
| 4          | IN1      | -818              | -879          |  |  |
| 5          | IN2      | -818              | -1221         |  |  |
| 6          | IN3      | -598              | -2579         |  |  |
| 7          | IN4      | -224              | -2579         |  |  |
| 8          | OUT      | -38               | -2579         |  |  |
| 9          | IN8      | 314               | -2579         |  |  |
| 10         | IN7      | 724               | -2579         |  |  |
| 11         | IN6      | 1066              | -2579         |  |  |
| 12         | -IN5     | 1066              | -761          |  |  |
| 13         | V+       | 1100              | -287          |  |  |
| 14         | GND      | 1038              | 0             |  |  |
| 15         | A2       | 684               | 0             |  |  |
| 16         | A1       | 342               | 0             |  |  |

NOTE: Dimensions in microns

© Copyright Intersil Americas LLC 2001-2011. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners.

For additional products, see <a href="https://www.intersil.com/en/products.html">www.intersil.com/en/products.html</a>

Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at <a href="https://www.intersil.com/en/support/qualandreliability.html">www.intersil.com/en/support/qualandreliability.html</a>

Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see <a href="https://www.intersil.com">www.intersil.com</a>

