# **inter<sub>sil</sub>**"

## DATASHEET

## HS-1115RH

Radiation Hardened, High Speed, Low Power Output Limiting, Closed-Loop-Buffer Amplifier FN4098 Rev.1.01 Feb 11, 2022

## Description

The <u>HS-1115RH</u> is a radiation hardened, high speed closed loop buffer featuring both user programmable gain and output limiting. QML approved and processed in full compliance with MIL-PRF-38535. Manufactured in proprietary, complementary bipolar UHF-1 (DI bonded wafer) process. The HS-1115RH offers a wide -3dB bandwidth of 225MHz, very fast slew rate, excellent gain flatness and high output current.

This buffer is the ideal choice for high frequency applications requiring output limiting, especially those needing ultra fast overload recovery times. The limiting function allows the designer to set the maximum positive and negative output levels, thereby protecting later stages from damage or input saturation. The HS-1115RH also allows for voltage gains of +2, +1, and -1, without the use of external resistors. Gain selection is accomplished via connections to the inputs, as described in the "Application Information" text. The result is a more flexible product, fewer part types in inventory, and more efficient use of board space.

Compatibility with existing op amp pinouts provides flexibility to upgrade low gain amplifiers, while decreasing component count. Unlike most buffers, the standard pinout provides an upgrade path should a higher closed loop gain be needed at a future date.

Detailed Electrical Specifications for this device are contained in SMD 5962-96785. A link is provided on our homepage for downloading.

## Features

- Electrically Screened to SMD 5962-96785
- MIL-PRF-38535 Class V Compliant
- User Programmable Output Voltage Limiting
- User Programmable For Closed-Loop Gains of +1, -1 or +2 Without Use of External Resistors
- Standard Operational Amplifier Pinout
- Fast Overdrive Recovery.....<1ns (Typ)
- Low Supply Current..... 6.9mA (Typ)
- Excellent Gain Accuracy .....0.99V/V (Typ)
- Wide -3dB Bandwidth ..... 225MHz (Typ)
- Fast Slew Rate ..... 1135V/µs (Typ)
- High Input Impedance ...... 1MΩ (Typ)
- Excellent Gain Flatness (to 50MHz) ..... ±0.1dB (Typ)
- Latch Up ..... None (DI Technology)

## Applications

- Flash A/D Driver
- Video Switching and Routing
- Pulse and Video Amplifiers
- Wideband Amplifiers
- RF/IF Signal Processing
- Imaging Systems

## **Ordering Information**

| SMD PART NUMBER<br>(Note 1) | Part Number<br>(Note 2) | PACKAGE DESCRIPTION<br>(RoHS Compliant) | PKG. DWG. # | TEMP. RANGE  |
|-----------------------------|-------------------------|-----------------------------------------|-------------|--------------|
| 5962F9678501VPC             | HS7B-1115RH-Q           | 8 Ld SBDIP                              | D8.3        | -55 to 125°C |

NOTES:

1. Specifications for Rad Hard QML devices are controlled by the Defense Logistics Agency Land and Maritime (DLA). The SMD numbers listed must be used when ordering.

2. These Pb-free Hermetic packaged products employ 100% Au plate - e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations.

## Pinout



intersil

Page 1 of 4 © 1996 Renesas Electronics

## Application Information

#### Closed Loop Gain Selection

The HS-1115RH features a novel design which allows the user to select from three closed loop gains, without any external components. The result is a more flexible product, fewer part types in inventory, and more efficient use of board space.

This "buffer" operates in closed loop gains of -1, +1, or +2, and gain selection is accomplished via connections to the  $\pm$ inputs. Applying the input signal to +IN and floating -IN selects a gain of +1 (see next section for layout caveats), while grounding -IN selects a gain of +2. A gain of -1 is obtained by applying the input signal to -IN with +IN grounded.

The table below summarizes these connections:

| GAIN               | CONNECTIONS    |                |  |  |
|--------------------|----------------|----------------|--|--|
| (A <sub>CL</sub> ) | +INPUT (PIN 3) | -INPUT (PIN 2) |  |  |
| -1                 | GND            | Input          |  |  |
| +1                 | Input          | NC (Floating)  |  |  |
| +2                 | Input          | GND            |  |  |

#### **Unity Gain Considerations**

Unity gain selection is accomplished by floating the -Input of the HS-1115RH. Anything that tends to short the -Input to GND, such as stray capacitance at high frequencies, will cause the amplifier gain to increase toward a gain of +2. The result is excessive high frequency peaking, and possible instability. Even the minimal amount of capacitance associated with attaching the -Input lead to the PCB results in approximately 3dB of gain peaking. At a minimum this requires due care to ensure the minimum capacitance at the -Input connection.

Table 1 lists five alternate methods for configuring the HS-1115RH as a unity gain buffer, and the corresponding performance. The implementations vary in complexity and involve performance trade-offs. The easiest approach to implement is simply shorting the two input pins together, and applying the input signal to this common node. The amplifier bandwidth drops from 400MHz to 200MHz, but excellent gain flatness is the benefit. Another drawback to this approach is that the amplifier input noise voltage and input offset voltage terms see a gain of +2, resulting in higher noise and output offset voltages. Alternately, a 100pF capacitor between the inputs shorts them only at high frequencies, which prevents the increased output offset voltage but delivers less gain flatness. Another straightforward approach is to add a  $620\Omega$  resistor in series with the positive input. This resistor and the HS-1115RH input capacitance form a low pass filter which rolls off the signal bandwidth before gain peaking occurs. This configuration was employed to obtain the datasheet AC and transient parameters for a gain of +1.

## PC Board Layout

The frequency response of this amplifier depends greatly on the amount of care taken in designing the PC board. The use of low inductance components such as chip resistors and chip capacitors is strongly recommended, while a solid ground plane is a must!

Attention should be given to decoupling the power supplies. A large value  $(10\mu F)$  tantalum in parallel with a small value  $(0.1\mu F)$  chip capacitor works well in most cases.

Terminated microstrip signal lines are recommended at the input and output of the device. Capacitance directly on the output must be minimized, or isolated as discussed in the next section.

For unity gain applications, care must also be taken to minimize the capacitance to ground seen by the amplifier's inverting input. At higher frequencies this capacitance will tend to short the -INPUT to GND, resulting in a closed loop gain which increases with frequency. This will cause excessive high frequency peaking and potentially other problems as well.

An example of a good high frequency layout is the Evaluation Board shown in Figure 1.

## **Driving Capacitive Loads**

Capacitive loads, such as an A/D input, or an improperly terminated transmission line will degrade the amplifier's phase margin resulting in frequency response peaking and possible oscillations. In most cases, the oscillation can be avoided by placing a resistor ( $R_S$ ) in series with the output prior to the capacitance.

 ${\sf R}_S$  and  ${\sf C}_L$  form a low pass network at the output, thus limiting system bandwidth well below the amplifier bandwidth of 225MHz. By decreasing  ${\sf R}_S$  as  ${\sf C}_L$  increases the maximum bandwidth is obtained without sacrificing stability.

| APPROACH                              | PEAKING (dB) | BW (MHz) | +SR/-SR (V/μs) | ±0.1dB GAIN FLATNESS<br>(MHz) |
|---------------------------------------|--------------|----------|----------------|-------------------------------|
| Remove Pin 2                          | 2.5          | 400      | 1200/850       | 20                            |
| +R <sub>S</sub> = 620Ω                | 0.6          | 170      | 1125/800       | 25                            |
| $+R_{S} = 620\Omega$ and Remove Pin 2 | 0            | 165      | 1050/775       | 65                            |
| Short Pins 2, 3                       | 0            | 200      | 875/550        | 45                            |
| 100pF cap. between pins 2, 3          | 0.2          | 190      | 900/550        | 19                            |

#### TABLE 1. UNITY GAIN PERFORMANCE FOR VARIOUS IMPLEMENTATIONS

**10**µ

## **Evaluation Board**

The performance of the HS-1115RH may be evaluated using the HFA11XX Evaluation Board, slightly modified as follows:

- 3. Remove the 500 $\Omega$  feedback resistor (R2), and leave the connection open.
- 4. a. For  $A_V$  = +1 evaluation, remove the 500 $\Omega$  gain setting resistor (R1), and leave pin 2 floating.
  - b. For  $A_V = +2$ , replace the 500 $\Omega$  gain setting resistor with a  $0\Omega$  resistor to GND.



Figure 1.

FIGURE 1. EVALUATION BOARD SCHEMATIC AND LAYOUT

The layout and modified schematic of the board are shown in



- $D_3 = D_4^- = 1N4002$  or Equivalent (Per Socket)
- $V_{+} = +5.5V \pm 0.5V$
- V- = -5.5V ±0.5V

V- = -5.0V ±0.5V

### **Die Characteristics**

#### DIE DIMENSIONS:

59 mils x 59 mils x 20 mils  $\pm 1$  mil 1500µm x 1500µm x 508µm  $\pm 25.4 \mu m$ 

#### **METALLIZATION:**

Type: Metal 1: AlCu(2%)/TiW Thickness: Metal 1: 8kÅ ±0.4kÅ Type: Metal 2: AlCu(2%) Thickness: Metal 2: 16kÅ ±0.8kÅ

## Metallization Mask Layout

**GLASSIVATION:** 

Type: Nitride Thickness: 4kÅ ±0.5kÅ

WORST CASE CURRENT DENSITY:

< 2 x 10<sup>5</sup> A/cm<sup>2</sup>

TRANSISTOR COUNT: 89

SUBSTRATE POTENTIAL (Powered Up): Floating

HS-1115RH



## **Revision History**

| REVISION | DATE         | DESCRIPTION                                                                                                                                                                                                            |
|----------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.01     | Feb 11, 2022 | Updated layout on page 1.<br>Updated ordering information table by updating SMD number, adding notes, updating POD information, and<br>formatting.<br>Corrected the Die dimensions.<br>Added Revision History section. |

## inter<sub>sil</sub>"

#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/