

#### DATA SHEET

## **General Description**

The 8V49N211 is a high-performance PLL-based clock generator designed to interface with Broadcom XLP2xxx processors. The 8V49N211 has one 25MHz crystal input to generate output frequencies to support XLP Core/DDR3, USB, SGMII/XAUI and PCIe reference clocks in a single chip. The 8V49N211 low litter VCO easily meets PCI Express Gen 1, 2 and 3 requirements.

IDT's Fourth Generation FemtoClock® NG technology has best in class phase noise performance.

#### **Features**

- Fourth Generation FemtoClock® NG PLL technology
- Two LVCMOS clock outputs for core/DDR3 at 133.33MHz or 66.66MHz
- One LVDS clock output for USB at 100MHz
- Three LVDS clock outputs for SGMII/XAUI at 125MHz
- Five HCSL clock outputs for PCIe at 100MHz
- Crystal oscillator interface designed for 25MHz ( $C_1 = 12pF$ ) frequency, IDT Part #603-25-173
- PCI Express Gen 1 (2.5Gb/s), Gen 2 (5Gb/s) and Gen 3 (8Gb/s) jitter compliant
- Full 3.3V operating supply voltage
- Lead-free (RoHS 6) packaging
- -40°C to 85°C ambient operating temperature

## **Pin Assignment**



56 Lead 8mm x 8mm VFQFN



## **Block Diagram**





# **Pin Descriptions and Characteristics**

**Table 1. Pin Descriptions** 

| Number                                         | Name                                                          | Туре    | !        | Description                                                                                                                                                              |
|------------------------------------------------|---------------------------------------------------------------|---------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                                              | GNDA                                                          | Power   |          | Analog ground pin.                                                                                                                                                       |
| 2                                              | V <sub>DDA</sub>                                              | Power   |          | Analog power supply pin.                                                                                                                                                 |
| 3, 8, 43, 51, 56                               | GND                                                           | Power   |          | Power supply ground pins.                                                                                                                                                |
| 4                                              | GND_XTAL                                                      | Power   |          | XTAL ground pin.                                                                                                                                                         |
| 5<br>6                                         | XTAL_IN,<br>XTAL_OUT                                          | Input   |          | Parallel resonant crystal interface. XTAL_IN is the input, XTAL_OUT is the output.                                                                                       |
| 7                                              | V <sub>DD_XTAL</sub>                                          | Power   |          | XTAL power supply pin.                                                                                                                                                   |
| 9                                              | V <sub>DDO_REFOUT</sub>                                       | Power   |          | REFOUT LVCMOS output supply pin.                                                                                                                                         |
| 10                                             | REFOUT                                                        | Output  |          | Reference clock output from crystal. LVCMOS/LVTTL interface levels.                                                                                                      |
| 11                                             | GND_REFOUT                                                    | Power   |          | REFOUT LVCMOS output ground pin.                                                                                                                                         |
| 12                                             | V <sub>DDD</sub>                                              | Power   |          | Digital power supply pin.                                                                                                                                                |
| 13                                             | GNDD                                                          |         |          | Digital ground pin.                                                                                                                                                      |
| 14                                             | IREF                                                          | Input   |          | HCSL current reference resistor output. An external fixed precision resistor (475 $\Omega$ ) from this pin to ground provides a reference current used for HCSL outputs. |
| 15, 20, 28                                     | V <sub>DDO_C</sub>                                            | Power   |          | Bank C HCSL output supply pins.                                                                                                                                          |
| 16, 17<br>18, 19<br>21, 22<br>24, 25<br>26, 27 | QC0, nQC0<br>QC1, nQC1<br>QC2, nQC2<br>QC3, nQC3<br>QC4, nQC4 | Output  |          | Differential output pairs. HCSL interface levels.                                                                                                                        |
| 23                                             | V <sub>SSO_C</sub>                                            | Power   |          | Bank C HCSL output ground pin.                                                                                                                                           |
| 29                                             | V <sub>DDO_C5</sub>                                           | Power   |          | Bank C LVDS QC5, nQC5 output power supply pin.                                                                                                                           |
| 30, 31                                         | nQC5, QC5                                                     | Output  |          | Differential output pair. HCSL interface levels.                                                                                                                         |
| 32                                             | V <sub>SSO_C5</sub>                                           | Power   |          | Bank C LVDS QC5, nQC5 output ground pin.                                                                                                                                 |
| 33, 39                                         | V <sub>SSO_B</sub>                                            | Power   |          | Bank B LVDS output ground pin.                                                                                                                                           |
| 34, 35<br>37, 38<br>40, 41                     | nQB2, QB2<br>nQB1, QB1<br>nQB0, QB0                           | Output  |          | Differential output pairs. LVDS interface levels.                                                                                                                        |
| 36, 42                                         | $V_{DDO\_B}$                                                  | Power   |          | Bank B LVDS output supply pins.                                                                                                                                          |
| 44                                             | V <sub>SSO_A</sub>                                            | Power   |          | Bank A LVCMOS output ground pin.                                                                                                                                         |
| 45<br>46                                       | QA1<br>QA0                                                    | Output  |          | Single-ended LVCMOS/LVTTL outputs.                                                                                                                                       |
| 47                                             | $V_{DDO\_A}$                                                  | Power   |          | Bank A LVCMOS output supply pin.                                                                                                                                         |
| 48                                             | FSEL                                                          | Input F | Pulldown | Selects QAx output frequency. See "Table 3A. Frequency Select Table".                                                                                                    |



| Number            | Name                     | Ту    | ре       | Description                                                                           |
|-------------------|--------------------------|-------|----------|---------------------------------------------------------------------------------------|
| 49                | BYPASS                   | Input | Pulldown | PLL Bypass mode select pin. See Table 3C for function. LVCMOS/LVTTL interface levels. |
| 50                | $V_{DD}$                 | Power |          | Power supply pin.                                                                     |
| 52, 53,<br>54, 55 | OE_1, OE_2<br>OE_3, OE_4 | Input | Pullup   | Output enable. LVCMOS/LVTTL interface levels. See "Table 3B. OE Function Table".      |

NOTE: Pulldown and Pullup refers to an internal input resistor. See Table 2, Pin Characteristics, for typical values.

#### **Table 2. Pin Characteristics**

| Symbol                | Parameter               |         | Test Conditions                  | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|---------|----------------------------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance       |         | XTAL_IN, XTAL_OUT not included   |         | 3.5     |         | pF    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |         |                                  |         | 51      |         | kΩ    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor   |         |                                  |         | 51      |         | kΩ    |
| Ь                     | Output Impedance        | QA[0:1] | V <sub>DDO_A</sub> = 3.465V      |         | 14      |         | Ω     |
| R <sub>OUT</sub>      | Output Impedance REFOUT |         | V <sub>DDO_REFOUT</sub> = 3.465V |         | 30      |         | Ω     |

## **Function Tables**

Table 3A. Frequency Select Table

| FSEL        | QAx outputs |
|-------------|-------------|
| 0 (default) | 133.33MHz   |
| 1           | 66.66MHz    |

#### **Table 3B. OE Function Table**

| OEx        | Output State   |
|------------|----------------|
| 0          | High Impedance |
| 1(default) | Enabled        |

#### **Table 3C. PLL BYPASS Function Table**

| BYPASS      | Operation                                                                                                                                                         |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1           | PLL is bypassed. The reference frequency is divided by the selected output dividers in Bank A, Bank B, Bank C. AC specifications do not apply in PLL BYPASS mode. |
| 0 (default) | PLL is enabled. The reference frequency is multiplied by the PLL feedback divider and then divided by the selected output dividers in Bank A, Bank B, Bank C.     |



## **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics or AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                                 | Rating                                      |
|------------------------------------------------------|---------------------------------------------|
| Supply Voltage, V <sub>DD</sub>                      | 3.63V                                       |
| Inputs, V <sub>I</sub> XTAL_IN Other Inputs          | 0V to 2V<br>-0.5V to V <sub>DD</sub> + 0.5V |
| Outputs, V <sub>O</sub> (LVCMOS)                     | -0.5V to V <sub>DDO_A</sub> + 0.5V          |
| Outputs, I <sub>O</sub> (LVDS)<br>Continuous Current | 10mA<br>15mA                                |
| Outputs, V <sub>O</sub> (HCSL)                       | -0.5V to V <sub>DDO_C</sub> + 0.5V          |
| Junction Temperature, T <sub>J</sub>                 | 125°C                                       |
| Storage Temperature, T <sub>STG</sub>                | -65°C to 150°C                              |

### **DC Electrical Characteristics**

Table 4A. Power Supply DC Characteristics,  $V_{DD, X} = V_{DDO, X} = 3.3V \pm 5\%$ ,  $T_A = -40^{\circ}$ C to 85°C

| Symbol             | Parameter                    | Test Conditions | Minimum               | Typical | Maximum  | Units |
|--------------------|------------------------------|-----------------|-----------------------|---------|----------|-------|
| $V_{DD\_X}$        | Power Supply Voltage         |                 | 3.135                 | 3.3     | 3.465    | V     |
| $V_{DDA}$          | Analog Supply Voltage        |                 | V <sub>DD</sub> - 0.1 | 3.3     | $V_{DD}$ | V     |
| $V_{DDO_X}$        | Power Supply Voltage         |                 | 3.135                 | 3.3     | 3.465    | V     |
| I <sub>DD_X</sub>  | Power Supply Current         |                 |                       | 118     | 132      | mA    |
| I <sub>DDA</sub>   | Analog Supply Current        |                 |                       | 52      | 58       | mA    |
| I <sub>DDO_X</sub> | Power Supply Current; NOTE 1 |                 |                       | 103     | 115      | mA    |

NOTE:  $V_{DD}$   $\chi$  denotes,  $V_{DD}$ ,  $V_{DDD}$ ,  $V_{DD}$   $\chi$ TAL.

NOTE: V<sub>DDO\_X</sub> denotes, V<sub>DDO\_A</sub>, V<sub>DDO\_B</sub>, V<sub>DDO\_C</sub>, V<sub>DDO\_C5</sub>, V<sub>DDO\_REFOUT</sub>.

NOTE:  $I_{DD\_X}$  denotes,  $I_{DD}$ ,  $I_{DDD}$ ,  $I_{DD\_XTAL}$ .

NOTE:  $I_{DDO\_X}$  denotes,  $I_{DDO\_A} + I_{DDO\_B} + I_{DDO\_C} + I_{DDO\_C5} + I_{DDO\_REFOUT}$ .

NOTE: The device has a power sequence requirement, refer to the Application Section.

NOTE 1: HCSL outputs are disabled, LVDS outputs are terminated with  $100\Omega$  and LVCMOS, outputs enabled but without load.

Table 4B. LVCMOS/LVTTL DC Characteristics,  $V_{DD\_X} = V_{DDO\_A} = V_{DDO\_REFOUT} = 3.3V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol            | Parameter           |                 | Test Conditions                                | Minimum | Typical | Maximum               | Units |
|-------------------|---------------------|-----------------|------------------------------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub>   | Input High Voltage  |                 |                                                | 2       |         | V <sub>DD</sub> + 0.3 | V     |
| V <sub>IL</sub>   | Input Low Voltage   |                 |                                                | -0.3    |         | 0.8                   | V     |
|                   | Input High Current  | FSEL, BYPASS    | $V_{DD} = V_{IN} = 3.465V$                     |         |         | 150                   | μΑ    |
| I <sub>IH</sub>   | input High Current  | OE_[4:1]        | $V_{DD} = V_{IN} = 3.465V$                     |         |         | 5                     | μΑ    |
|                   | l                   | FSEL, BYPASS    | V <sub>DD</sub> = 3.465V, V <sub>IN</sub> = 0V | -5      |         |                       | μΑ    |
| Input Low Current |                     | OE_[4:1]        | V <sub>DD</sub> = 3.465V, V <sub>IN</sub> = 0V | -150    |         |                       | μΑ    |
| V <sub>OH</sub>   | Output High Voltage | QA[0:1], REFOUT | I <sub>OH</sub> = -12mA                        | 2.6     |         |                       | V     |
| V <sub>OL</sub>   | Output High Voltage | QA[0:1], REFOUT | I <sub>OL</sub> = 12mA                         |         |         | 0.5                   | V     |

NOTE:  $V_{DD\_X}$  denotes,  $V_{DD}$ ,  $V_{DDD}$ ,  $V_{DD\_XTAL}$ .



## Table 4C. LVDS Output DC Characteristics, $V_{DDO\_B} = V_{DDO\_C5} = 3.3V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C^{\circ}$

| Symbol           | Parameter                        | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|----------------------------------|-----------------|---------|---------|---------|-------|
| V <sub>OD</sub>  | Differential Output Voltage      |                 | 247     |         | 454     | mV    |
| $\Delta V_{OD}$  | V <sub>OD</sub> Magnitude Change |                 |         |         | 50      | mV    |
| V <sub>OS</sub>  | Offset Voltage                   |                 | 1.25    |         | 1.375   | V     |
| ΔV <sub>OS</sub> | V <sub>OS</sub> Magnitude Change |                 |         |         | 50      | mV    |

## **Table 5. Crystal Characteristics**

| Parameter                             | Test Conditions | Minimum | Typical     | Maximum | Units |
|---------------------------------------|-----------------|---------|-------------|---------|-------|
| Mode of Oscillation                   |                 |         | Fundamental |         |       |
| Frequency                             |                 |         | 25          |         | MHz   |
| Capacitance Loading (C <sub>L</sub> ) |                 |         | 12          | 18      | pF    |
| Equivalent Series Resistance (ESR)    |                 |         |             | 80      | Ω     |
| Shunt Capacitance                     |                 |         |             | 7       | pF    |

NOTE: IDT Part #603-25-173 recommended.



### **AC Electrical Characteristics**

Table 6A. LVCMOS AC Electrical Characteristics,  $V_{DD\_X} = V_{DDO\_A} = V_{DDO\_REFOUT} = 3.3V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol                          | Parameter                               |          | Test Conditions                                                     | Minimum | Typical | Maximum | Units  |
|---------------------------------|-----------------------------------------|----------|---------------------------------------------------------------------|---------|---------|---------|--------|
|                                 |                                         | REF_OUT  |                                                                     |         | 25      |         | MHz    |
| f <sub>OUT</sub>                | Output<br>Frequency                     | QA[0:1]  | FSEL = 1                                                            |         | 66.66   |         | MHz    |
|                                 | requestion                              | QA[0:1]  | FSEL = 0                                                            |         | 133.33  |         | MHz    |
|                                 | RMS Phase Ji                            | tter     | f <sub>OUT</sub> = 133.33MHz,<br>Integration Range (12kHz to 20MHz) |         | 0.27    | 0.40    | ps     |
| t <sub>JIT</sub>                | (Random); NOTE 1                        |          | f <sub>OUT</sub> = 66.66MHz,<br>Integration Range (12kHz to 20MHz)  |         | 0.29    | 0.45    | ps     |
| Φn(100)                         |                                         |          | 100Hz from Carrier                                                  |         | -98     |         | dBc/Hz |
| Φn(1k)                          |                                         |          | 1kHz from Carrier                                                   |         | -122    |         | dBc/Hz |
| Φn(10k)                         | Single-side Ba                          |          | 10kHz from Carrier                                                  |         | -134    |         | dBc/Hz |
| Φn(100k)                        | Noise for f <sub>OUT</sub><br>133.33MHz | =        | 100kHz from Carrier                                                 |         | -138    |         | dBc/Hz |
| Φn(1M)                          |                                         |          | 1MHz from Carrier                                                   |         | -145    |         | dBc/Hz |
| Φn(10M)                         |                                         |          | 10MHz from Carrier                                                  |         | -153    |         | dBc/Hz |
|                                 | Cycle-to-Cycle                          | Jitter;  | f <sub>OUT</sub> = 133.33MHz                                        |         |         | 35      | ps     |
| t <sub>JIT(cc)</sub>            | NOTE 2                                  |          | f <sub>OUT</sub> = 66.66MHz                                         |         |         | 40      | ps     |
| <i>t</i> sk(o)                  | Output Skew;<br>NOTE 2, 3               | QA[0:1]  |                                                                     |         |         | 30      | ps     |
|                                 | Output                                  | REF_OUT  |                                                                     | 47      |         | 53      | %      |
| odc                             | Duty Cycle                              | QA[0:1]  |                                                                     | 40      |         | 60      | %      |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/ F                          | all Time | 20% to 80%                                                          | 275     |         | 800     | ps     |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE:  $V_{DD\_X}$  denotes,  $V_{DD}$ ,  $V_{DDD}$ ,  $V_{DD\_XTAL}$ .

NOTE: Characterized using IDT/ Fox Part #603-25-173 crystal.

NOTE 1: Refer to the phase noise plot.

NOTE 2: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions.



Table 6B. LVDS AC Electrical Characteristics,  $V_{DD\_X} = V_{DDO\_B} = V_{DDO\_C5} = 3.3V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol                          | Parameter                            |                                    | Test Conditions                                                  | Minimum | Typical | Maximum | Units  |
|---------------------------------|--------------------------------------|------------------------------------|------------------------------------------------------------------|---------|---------|---------|--------|
|                                 | Output                               | QC5, nQC5                          |                                                                  |         | 100     |         | MHz    |
| f <sub>OUT</sub>                | Output<br>Frequency                  | QB[0:2],<br>nQB[0:2]               |                                                                  |         | 125     |         | MHz    |
| <i>t</i>                        | RMS Phase Jitter (Random);<br>NOTE 1 |                                    | f <sub>OUT</sub> = 100MHz,<br>Integration Range (12kHz to 20MHz) |         | 0.27    | 0.45    | ps     |
| t <sub>JIT</sub>                |                                      |                                    | f <sub>OUT</sub> = 125MHz,<br>Integration Range (12kHz to 20MHz) |         | 0.21    | 0.35    | ps     |
| Φn(100)                         |                                      |                                    | 100Hz from Carrier                                               |         | -93     |         | dBc/Hz |
| Φn(1k)                          |                                      |                                    | 1kHz from Carrier                                                |         | -122    |         | dBc/Hz |
| Φn(10k)                         | Single-side Ba                       | and Phase                          | 10kHz from Carrier                                               |         | -135    |         | dBc/Hz |
| Φn(100k)                        | Noise for f <sub>OUT</sub>           | = 125MHz                           | 100kHz from Carrier                                              |         | -138    |         | dBc/Hz |
| Φn(1M)                          |                                      |                                    | 1MHz from Carrier                                                |         | -146    |         | dBc/Hz |
| Φn(10M)                         |                                      |                                    | 10MHz from Carrier                                               |         | -155    |         | dBc/Hz |
| _                               | Cycle-to-Cycle Jitter;               |                                    | f <sub>OUT</sub> = 100MHz                                        |         |         | 35      | ps     |
| t <sub>JIT(cc)</sub>            | NOTE 2                               |                                    | f <sub>OUT</sub> = 125MHz                                        |         |         | 35      | ps     |
| tsk(o)                          | Output Skew;<br>NOTE 2, 3            | QB[0:2],<br>nQB[0:2]               |                                                                  |         |         | 40      | ps     |
| odc                             | Output Duty<br>Cycle                 | QB[0:2],<br>nQB[0:2];<br>QC5, nQC5 |                                                                  | 47      |         | 53      | %      |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/ Fall Time               |                                    | 20% to 80%                                                       | 100     |         | 450     | ps     |
| t <sub>DIS</sub>                | Output Disable Time                  |                                    |                                                                  |         | 50      |         | ns     |
| t <sub>EN</sub>                 | Output Enable Time                   |                                    |                                                                  |         | 650     |         | ns     |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE: V<sub>DD\_X</sub> denotes, V<sub>DD</sub>, V<sub>DDD</sub>, V<sub>DD\_XTAL</sub>.

NOTE: Characterized using IDT/ Fox Part #603-25-173 crystal.

NOTE 1: Refer to the phase noise plot.

NOTE 2: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the differential crosspoint.



Table 6C. HCSL AC Electrical Characteristics,  $V_{DD\ X} = V_{DDO\ C} = 3.3V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol               | Parameter                                                          |                      | Test Conditions                                                  | Minimum | Typical | Maximum | Units  |
|----------------------|--------------------------------------------------------------------|----------------------|------------------------------------------------------------------|---------|---------|---------|--------|
| f <sub>OUT</sub>     | Output frequency                                                   | QC[0:4],<br>nQC[0:4] |                                                                  |         | 100     |         | MHz    |
| t <sub>JIT</sub>     | RMS Phase Jitter (Random);<br>NOTE 1                               |                      | f <sub>OUT</sub> = 100MHz,<br>Integration Range (12kHz to 20MHz) |         | 0.27    | 0.4     | ps     |
| Φn(100)              |                                                                    |                      | 100Hz from Carrier                                               |         | -101    |         | dBc/Hz |
| Φn(1k)               |                                                                    |                      | 1kHz from Carrier                                                |         | -123    |         | dBc/Hz |
| Φn(10k)              | Single-side Ba                                                     | and Phase            | 10kHz from Carrier                                               |         | -136    |         | dBc/Hz |
| Φn(100k)             | Noise for f <sub>OUT</sub>                                         | = 100MHz             | 100kHz from Carrier                                              |         | -140    |         | dBc/Hz |
| Φn(1M)               |                                                                    |                      | 1MHz from Carrier                                                |         | -147    |         | dBc/Hz |
| Φn(10M)              |                                                                    |                      | 10MHz from Carrier                                               |         | -153    |         | dBc/Hz |
| t <sub>JIT(CC)</sub> | Cycle-to-Cycle Jitter;<br>NOTE 2                                   |                      | f <sub>OUT</sub> = 100MHz                                        |         |         | 50      | ps     |
| tsk(o)               | Output Skew;<br>NOTE 2, 3                                          | QC[0:4],<br>nQC[0:4] |                                                                  |         |         | 70      | ps     |
| t <sub>DIS</sub>     | Output Disable                                                     | e Time               |                                                                  |         | 30      |         | ns     |
| t <sub>EN</sub>      | Output Enable Time                                                 |                      |                                                                  |         | 55      |         | ns     |
| V <sub>MAX</sub>     | Absolute Maximum Output<br>Voltage; NOTE 4, 5                      |                      |                                                                  |         |         | 1150    | mV     |
| V <sub>MIN</sub>     | Absolute Minimum Output<br>Voltage; NOTE 4, 6                      |                      |                                                                  | -150    |         |         | mV     |
| V <sub>CROSS</sub>   | Absolute Crossing Voltage;<br>NOTE 4, 7, 8                         |                      |                                                                  | 200     |         | 550     | mV     |
| ΔV <sub>CROSS</sub>  | Total Variation of V <sub>CROSS</sub> over all edges; NOTE 4, 8, 9 |                      |                                                                  |         |         | 140     | mV     |
| t <sub>SLEW±</sub>   | Rise/Fall Edge Rate;<br>NOTE 10, 11                                |                      | Measured between<br>-150mV to +150mV                             | 0.6     |         | 4       | V/ns   |
| odc                  | Output Duty<br>Cycle                                               | QC[0:4].<br>nQC[0:4] |                                                                  | 47      |         | 53      | %      |

NOTE:  $V_{DD_{-}X}$  denotes,  $V_{DD_{1}}$ ,  $V_{DDD_{1}}$ ,  $V_{DD_{-}XTAL}$ .

NOTE: Characterized using IDT/ Fox Part #603-25-173 crystal.

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

- NOTE 1: Refer to the phase noise plot.
- NOTE 2: This parameter is defined in accordance with JEDEC Standard 65.
- NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the differential crosspoint.
- NOTE 4: Measurement taken from single-ended waveform.
- NOTE 5: Defined as the maximum instantaneous voltage including overshoot.
- NOTE 6: Defined as the minimum instantaneous voltage including undershoot. See Parameter Measurement Information Section.
- NOTE 7: Measured at crosspoint where the instantaneous voltage value of the rising edge of QCx equals the falling edge of nQCx. See Parameter Measurement Information Section.
- NOTE 8: Refers to the total variation from the lowest crosspoint to the highest, regardless of which edge is crossing. Refers to all crosspoint for this measurement. See Parameter Measurement Information Section.
- NOTE 9: Defined as the total variation of all crossing voltage of rising QCx and falling nQCx. This is the maximum allowed variance in the  $V_{CROSS}$  for any particular system. See Parameter Measurement Information Section.
- NOTE 10: Measurement taken from a differential waveform.

NOTE 11: Measured from -150mV to +150mV on the differential waveform (derived from QCx minus nQCx). The signal must be monotonic through the measurement region for rise and fall time. The 300mV measurement window is centered on the differential zero crossing. See Parameter Measurement Information Section.



Table 6D. PCI Express Jitter Specifications,  $V_{DD}$   $\chi = V_{DDO}$   $C = 3.3V \pm 5\%$ ,  $T_A = -40$ °C to 85°C

| Symbol                                     | Parameter                                  | Test Conditions                                                                          | Minimum | Typical | Maximum | PCle Industry<br>Specification | Units |
|--------------------------------------------|--------------------------------------------|------------------------------------------------------------------------------------------|---------|---------|---------|--------------------------------|-------|
| t <sub>j</sub><br>(PCle Gen 1)             | Phase Jitter<br>Peak-to-Peak;<br>NOTE 1, 4 | f = 100MHz, 25MHz Crystal Input<br>Evaluation Band: 0Hz - Nyquist<br>(clock frequency/2) |         | 7.56    | 12.0    | 86.0                           | ps    |
| t <sub>REFCLK_HF_RMS</sub><br>(PCle Gen 2) | Phase Jitter RMS;<br>NOTE 2, 4             | f = 100MHz, 25MHz Crystal Input<br>High Band: 1.5MHz - Nyquist<br>(clock frequency/2)    |         | 0.58    | 1.0     | 3.1                            | ps    |
| t <sub>REFCLK_LF_RMS</sub> (PCIe Gen 2)    | Phase Jitter RMS;<br>NOTE 2, 4             | f = 100MHz, 25MHz Crystal Input<br>Low Band: 10kHz - 1.5MHz                              |         | 0.05    | 1.0     | 3.0                            | ps    |
| t <sub>REFCLK_RMS</sub><br>(PCle Gen 3)    | Phase Jitter RMS;<br>NOTE 3, 4             | f = 100MHz, 25MHz Crystal Input<br>Evaluation Band: 0Hz - Nyquist<br>(clock frequency/2) |         | 0.11    | 0.25    | 0.8                            | ps    |

NOTE: V<sub>DD X</sub> denotes, V<sub>DD,</sub> V<sub>DDD,</sub> V<sub>DD XTAL.</sub>

NOTE: Characterized using IDT/ Fox Part #603-25-173 crystal.

NOTE: Measurements done on QC[0:4]. nQC[0:4] output pairs.

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. For additional information, refer to the *PCI Express Application Note section* in the datasheet.

NOTE 1: Peak-to-Peak jitter after applying system transfer function for the Common Clock Architecture. Maximum limit for PCI Express Gen 1 is 86ps peak-to-peak for a sample size of 10<sup>6</sup> clock periods.

NOTE 2: RMS jitter after applying the two evaluation bands to the two transfer functions defined in the Common Clock Architecture and reporting the worst case results for each evaluation band. Maximum limit for PCI Express Generation 2 is 3.1ps RMS for t<sub>REFCLK\_HF\_RMS</sub> (High Band) and 3.0ps RMS for t<sub>REFCLK\_LF\_RMS</sub> (Low Band).

NOTE 3: RMS jitter after applying system transfer function for the common clock architecture. This specification is based on the *PCI Express Base Specification Revision 0.7, October 2009* and is subject to change pending the final release version of the specification.

NOTE 4: This parameter is guaranteed by characterization. Not tested in production.



## **HCSL Typical Phase Noise at 100MHz**





## LVDS Typical Phase Noise at 125MHz



Offset Frequency (HZ)



## **LVCMOS Typical Phase Noise at 133.33MHz**



Offset Frequency (HZ)



### **Parameter Measurement Information**



#### **LVCMOS Output Load Test Circuit**



**HCSL Output Load Test Circuit** 



**LVCMOS Output Skew** 



#### **LVDS Output Load Test Circuit**



### **HCSL Output Load Test Circuit**



**Output Skew (Differential Outputs)** 

## **Parameter Measurement Information, continued**





**RMS Phase Jitter** 

QREFOUT 20% t<sub>R</sub> 20%

**Cycle-to-Cycle Jitter (Differential Output)** 



LVCMOS Output Rise/Fall Time



LVDS Output Rise/Fall Time



**HCSL Output Points for Rise/Fall Edge Rate** 

**Differential Output Duty Cycle** 

# **Parameter Measurement Information, continued**



**HCSL Output Measurement Points for Ringback** 



## **Applications Information**

### **Recommendations for Unused Input and Output Pins**

#### Inputs:

#### **LVCMOS Control Pins**

All control pins have internal pullup or pulldown resistors; additional resistance is not required but can be added for additional protection. A  $1 \mathrm{k}\Omega$  resistor can be used.

#### **Outputs:**

#### **LVCMOS Outputs**

All unused LVCMOS outputs can be left floating. There should be no trace attached.

#### **LVDS Outputs**

All unused LVDS outputs can be either left floating or terminated with  $100\Omega$  across. If they are left floating, there should be no trace attached.

#### **HCSL Outputs**

All unused differential outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.

### **Power Supply Sequence Requirement**

The 8V49N211 has a power supply sequence requirement.

This device requires that  $V_{DD}$ ,  $V_{DDA}$ ,  $V_{DD\_XTAL}$ , and  $V_{DDD}$  are powered simultaneously.

This device has been characterized using the recommended power supply filtering techniques in the Schematic Example.



### **Overdriving the XTAL Interface**

The XTAL\_IN input can be overdriven by an LVCMOS driver or by one side of a differential driver through an AC coupling capacitor. The XTAL\_OUT pin can be left floating. The amplitude of the input signal should be between 500mV and 1.8V and the slew rate should not be less than 0.2V/nS. For 3.3V LVCMOS inputs, the amplitude must be reduced from full swing to at least half the swing in order to prevent signal interference with the power rail and to reduce internal noise. *Figure 1A* shows an example of the interface diagram for a high speed 3.3V LVCMOS driver. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This

can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most  $50\Omega$  applications, R1 and R2 can be  $100\Omega$ . This can also be accomplished by removing R1 and changing R2 to  $50\Omega$ . The values of the resistors can be increased to reduce the loading for a slower and weaker LVCMOS driver. *Figure 1B* shows an example of the interface diagram for an LVPECL driver. This is a standard LVPECL termination with one side of the driver feeding the XTAL\_IN input. It is recommended that all components in the schematics be placed in the layout. Though some components might not be used, they can be utilized for debugging purposes. The datasheet specifications are characterized and quaranteed by using a quartz crystal as the input.



Figure 1A. General Diagram for LVCMOS Driver to XTAL Input Interface



Figure 1B. General Diagram for LVPECL Driver to XTAL Input Interface



#### **LVDS Driver Termination**

For a general LVDS interface, the recommended value for the termination impedance  $(Z_T)$  is between  $90\Omega$  and  $132\Omega$ . The actual value should be selected to match the differential impedance  $(Z_0)$  of your transmission line. A typical point-to-point LVDS design uses a  $100\Omega$  parallel resistor at the receiver and a  $100\Omega$  differential transmission-line environment. In order to avoid any transmission-line reflection issues, the components should be surface mounted and must be placed as close to the receiver as possible. IDT offers a full line of LVDS compliant devices with two types of output structures: current source and voltage source. The

standard termination schematic as shown in *Figure 2A* can be used with either type of output structure. *Figure 2B*, which can also be used with both output types, is an optional termination with center tap capacitance to help filter common mode noise. The capacitor value should be approximately 50pF. If using a non-standard termination, it is recommended to contact IDT and confirm if the output structure is current source or voltage source type. In addition, since these outputs are LVDS compatible, the input receiver's amplitude and common-mode input range should be verified for compatibility with the output.



**LVDS Termination** 



#### **Recommended Termination**

Figure 3A is the recommended source termination for applications where the driver and receiver will be on a separate PCBs. This termination is the standard for PCI Express™and HCSL output types.

All traces should be  $50\Omega$  impedance single-ended or  $100\Omega$  differential.



Figure 3A. Recommended Source Termination (where the driver and receiver will be on separate PCBs)

Figure 3B is the recommended termination for applications where a point-to-point connection can be used. A point-to-point connection contains both the driver and the receiver on the same PCB. With a matched termination at the receiver, transmission-line reflections will

be minimized. In addition, a series resistor (Rs) at the driver offers flexibility and can help dampen unwanted reflections. The optional resistor can range from  $0\Omega$  to  $33\Omega.$  All traces should be  $50\Omega$  impedance single-ended or  $100\Omega$  differential.



Figure 3B. Recommended Termination (where a point-to-point connection can be used)



### **VFQFN EPAD Thermal Release Path**

In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in *Figure 4*. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts.

While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific

and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a quideline only. For further information, please refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/Electrically Enhance Leadframe Base Package, Amkor Technology.



Figure 4. P.C. Assembly for Exposed Pad Thermal Release Path – Side View (drawing not to scale)



### **PCI Express Application Note**

PCI Express jitter analysis methodology models the system response to reference clock jitter. The block diagram below shows the most frequently used *Common Clock Architecture* in which a copy of the reference clock is provided to both ends of the PCI Express Link.

In the jitter analysis, the transmit (Tx) and receive (Rx) serdes PLLs are modeled as well as the phase interpolator in the receiver. These transfer functions are called H1, H2, and H3 respectively. The overall system transfer function at the receiver is:

$$Ht(s) = H3(s) \times [H1(s) - H2(s)]$$

The jitter spectrum seen by the receiver is the result of applying this system transfer function to the clock spectrum X(s) and is:

$$Y(s) = X(s) \times H3(s) \times [H1(s) - H2(s)]$$

In order to generate time domain jitter numbers, an inverse Fourier Transform is performed on X(s)\*H3(s) \* [H1(s) - H2(s)].



**PCI Express Common Clock Architecture** 

For **PCI Express Gen 1**, one transfer function is defined and the evaluation is performed over the entire spectrum: DC to Nyquist (e.g for a 100 MHz reference clock: 0 Hz - 50 MHz) and the jitter result is reported in peak-peak.



**PCle Gen 1 Magnitude of Transfer Function** 

For **PCI Express Gen 2**, two transfer functions are defined with 2 evaluation ranges and the final jitter number is reported in RMS. The two evaluation ranges for PCI Express Gen 2 are 10kHz - 1.5MHz (Low Band) and 1.5MHz - Nyquist (High Band). The plots show the individual transfer functions as well as the overall transfer function Ht.



PCle Gen 2A Magnitude of Transfer Function



PCIe Gen 2B Magnitude of Transfer Function

For **PCI Express Gen 3**, one transfer function is defined and the evaluation is performed over the entire spectrum. The transfer function parameters are different from Gen 1 and the jitter result is reported in RMS.



**PCle Gen 3 Magnitude of Transfer Function** 

For a more thorough overview of PCI Express jitter analysis methodology, please refer to IDT Application Note *PCI Express Reference Clock Requirements.* 



### **Schematic Layout**

Figure 5 shows an example 8V49N211 application schematic. The schematic example focuses on functional connections and is not configuration specific. Refer to the pin description and functional tables in the datasheet to ensure the logic control inputs are properly set. Input and output terminations shown are intended as examples only and may not represent the exact user configuration.

In this example a 12pF parallel resonant 25MHz crystal (IDT/ FOX Part #603-25-173) is used with the recommended load caps C1 = C2 = 2pF. Use a single point ground connection for the two load caps as shown in the schematic. The load caps are recommended for frequency accuracy, but these may be adjusted for different board layouts. Crystals with different load capacities may be used, but the load capacitors will have to be changed accordingly. If different crystal types are used, please consult IDT for recommendations.

Crystal layout is very important to minimize capacitive coupling between the crystal pads and leads and other metal in the circuit board. Capacitive coupling to other conductors has two adverse effects; it reduces the oscillator frequency leaving less tuning margin and noise coupling from power planes and logic transitions on signal traces can pull the phase of the crystal resonance, inducing jitter. Routing I<sup>2</sup>C under the crystal is a very common layout error, based on the assumption that it is a low frequency signal and will not affect the crystal oscillation. In fact, I<sup>2</sup>C transition times are short enough to capacitively couple into the crystal if they are routed close enough to the crystal traces.

In layout, all capacitive coupling to the crystal from any signal trace is to be minimized, that is to the XTAL\_IN and XTAL\_OUT pins, traces to the crystal pads, the crystal pads and the tuning capacitors. Using a crystal on the top layer as an example, void all signal and power layers under the crystal connections between the top layer and the ground plane used by the 8V49N211. Then calculate the parasitic capacity to the ground and determine if it is large enough to preclude tuning the oscillator. If the coupling is excessive, particularly if the first layer under the crystal is a ground plane, a layout option is to void the ground plane and all deeper layers until the next ground plane is

reached. The ground connection of the tuning capacitors should first be made between the capacitors on the top layer, then a single ground via is dropped to connect the tuning cap ground to the ground plane as close to the 8V49N211 as possible as shown in the schematic.

The schematic example shows two different HCSL output terminations; the standard termination for the case in which the HCSL receiver is on the same PCB as the 8V49N211 as well as the termination for an attached PCIe add-in card.

As with any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The 8V49N211 provides separate  $V_{DD},\,V_{DDD},\,V_{DDA},\,V_{DD}$ , and  $V_{DDO\_REF},\,V_{DDO\_A},\,V_{DDO\_B},\,V_{DDO\_C}$ , and  $V_{DDO\_C5}$  pins to isolate any high speed switching noise at the outputs from coupling into the internal PLL.

In order to achieve the best possible filtering, it is highly recommended that the  $0.1\mu F$  capacitors be placed on the 8V49N211 side of the PCB as close to the power pins as possible. This is represented by the placement of these capacitors in the schematic. If space is limited, the ferrite beads,  $10\mu F$  capacitors and the  $0.1\mu F$  capacitors connected directly to 3.3V can be placed on the opposite side of the PCB. If space permits, place all filter components on the device side of the board.

Power supply filter recommendations are a general guideline to be used for reducing external noise from coupling into the devices. The filter performance is designed for a wide range of noise frequencies. This low-pass filter starts to attenuate noise at approximately 10kHz. If a specific frequency noise component is known, such as switching power supplies frequencies, it is recommended that component values be adjusted and if required, additional filtering be added. Additionally, good general design practices for power plane voltage stability suggests adding bulk capacitance in the local area of all devices.





Figure 5. 8V49N211 Schematic Example



#### **Power Considerations**

This section provides information on power dissipation and junction temperature for the 8V49N211. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the 8V49N211 is the sum of the core power plus the power dissipation due to the loading. The following is the power dissipation for  $V_{DD\ MAX} = 3.3V + 5\% = 3.465V$ , which gives worst case results at  $85^{\circ}C$ .

NOTE: Please refer to Section 3 for details on calculating power dissipated in the outputs.

- Power (core)<sub>MAX</sub> =  $V_{DD\ MAX}$  \* ( $I_{DD\ X\ MAX}$  +  $I_{DDA\ MAX}$ ) = 3.465V \* (132mA + 58mA) = **658.35mW**
- HCSL Output Power (output)<sub>MAX</sub> = 44.5mW/Loaded Output pair
   If all outputs are loaded, the total power is 5 \* 44.5mW = 222.5mW
   LVDS and LVCMOS Outputs Power (output)<sub>MAX</sub> = 3.465V \* 115mA = 398.475mW

Total Power\_MAX = 658.35mW + 222.5mW + 398.475mW = 1279.325mW

#### 2. Junction Temperature.

Junction temperature, Tj, the temperature at the junction of the bond wire and bond pad, directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 30.5°C/W per Table 7 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

$$85^{\circ}\text{C} + 1.279\text{W} * 30.5^{\circ}\text{C/W} = 124^{\circ}\text{C}$$
. This is below the limit of  $125^{\circ}\text{C}$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

Table 7. Thermal Resistance  $q_{JA}$  for 56 Lead VFQFN, Forced Convection

| $\theta_{JA}$ vs. Air Flow                  |          |          |          |  |  |
|---------------------------------------------|----------|----------|----------|--|--|
| Meters per Second                           | 0        | 1        | 2        |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 30.5°C/W | 26.4°C/W | 24.7°C/W |  |  |



#### 3. Calculations and Equations.

The purpose of this section is to calculate power dissipation on the IC per HCSL output pairs.

HCSL output driver circuit and termination are shown in Figure 6.



Figure 6. HCSL Driver Circuit and Termination

HCSL is a current steering output which sources a maximum of 17mA of current per output. To calculate worst case on-chip power dissipation, use the following equations which assume a  $50\Omega$  load to ground.

The highest power dissipation occurs at  $V_{\text{DD-MAX}}$ .

Power= 
$$(V_{DD\_MAX} - V_{OUT}) * I_{OUT}$$
  
since  $V_{OUT} = I_{OUT} * R_L$   
Power=  $(V_{DD\_MAX} - I_{OUT} * R_L) * I_{OUT}$   
=  $(3.465V - 17mA * 50\Omega) * 17mA$ 

Total Power Dissipation per output pair = 44.5mW



# **Reliability Information**

## Table 8. $\theta_{\text{JA}}$ vs. Air Flow Table for a 56 Lead VFQFN

| $\theta_{JA}$ vs. Air Flow                  |           |          |          |  |  |
|---------------------------------------------|-----------|----------|----------|--|--|
| Meters per Second                           | 0         | 1        | 2        |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 30.5 °C/W | 26.4°C/W | 24.7°C/W |  |  |

### **Transistor Count**

The transistor count for 8V49N211 is: 174,888



## 56 Lead VFQFN Package Outline and Package Dimensions





# 56 Lead VFQFN Package Outline and Package Dimensions, continued





## 56 Lead VFQFN Package Outline and Package Dimensions, continued





# **Ordering Information**

## **Table 9. Ordering Information Table**

| Part/Order Number | Marking         | Package                  | Shipping Packaging | Temperature   |
|-------------------|-----------------|--------------------------|--------------------|---------------|
| 8V49N211NLGI      | IDT8V49N211NLGI | Lead-Free, 56-lead VFQFN | Tray               | -40°C to 85°C |
| 8V49N211NLGI8     | IDT8V49N211NLGI | Lead-Free, 56-lead VFQFN | Tape & Reel        | -40°C to 85°C |



# **Revision History Sheet**

| Rev | Table | Page | Description of Change                                              | Date       |
|-----|-------|------|--------------------------------------------------------------------|------------|
|     |       | 1    | Features Section - updated Crystal bullet.                         |            |
|     | T5    | 6    | Crystal Characteristics Table - added note.                        |            |
|     | T6A   | 7    | LVCMOS AC Electrical Characteristics Table - updated Crystal note. |            |
| Б   | T6B   | 8    | LVDS AC Electrical Characteristics Table - updated Crystal note.   | E /00 /4 E |
| В   | T6C   | 9    | HCSL AC Electrical Characteristics Table - updated Crystal note.   | 5/29/15    |
|     | T6D   | 10   | PCI Express Jitter Specifications Table - updated Crystal note.    |            |
|     |       | 23   | Schematic Layout - Updated first sentence in second paragraph.     |            |
|     |       | 24   | Schematic Example - updated Crystal information.                   |            |
|     |       |      |                                                                    |            |
|     |       |      |                                                                    |            |
|     |       |      |                                                                    |            |



#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01 Jan 2024)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.