

# 3.3V CMOS 20-BIT FLIP-FLOP WITH 3-STATE OUTPUTS AND BUS-HOLD

# IDT74ALVCH16721

## **FEATURES:**

- 0.5 MICRON CMOS Technology
- Typical tsk(o) (Output Skew) < 250ps
- ESD > 2000V per MIL-STD-883, Method 3015; > 200V using machine model (C = 200pF, R = 0)
- Vcc = 3.3V ± 0.3V, Normal Range
- Vcc = 2.7V to 3.6V, Extended Range
- Vcc = 2.5V ± 0.2V
- CMOS power levels (0.4µ W typ. static)
- · Rail-to-Rail output swing for increased noise margin
- Available in TSSOP package

# **DRIVE FEATURES:**

- High Output Drivers: ±24mA
- · Low switching noise

## **APPLICATIONS:**

- 3.3V high speed systems
- · 3.3V and lower voltage computing systems

# **DESCRIPTION:**

This 20-bit flip-flop is built using advanced dual metal CMOS technology. The 20 flip-flops of the ALVCH16721 are edge-triggered D-type flip-flops with qualified clock storage. On the positive transition of the clock (CLK) input, the device provides true data at the Q outputs if the clock-enable (CLKEN) input is low. If CLKEN is high, no data is stored.

A buffered output-enable ( $\overline{OE}$ ) input places the 20 outputs in either a normal logic state (high or low) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without need for interface or pullup components.  $\overline{OE}$  does not affect the internal operation of the flip-flops. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

The ALVCH16721 has been designed with a  $\pm 24$ mA output driver. This driver is capable of driving a moderate to heavy load while maintaining speed performance.

The ALVCH16721 has "bus-hold" which retains the inputs' last state whenever the input goes to a high impedance. This prevents floating inputs and eliminates the need for pull-up/down resistor.

# **FUNCTIONAL BLOCK DIAGRAM**



IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc.

## © 2019 Renesas Electronics Corporation

## **PIN CONFIGURATION**



TSSOP TOP VIEW

#### **INDUSTRIAL TEMPERATURE RANGE**

# ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

| Symbol               | Description                                     | Max             | Unit |
|----------------------|-------------------------------------------------|-----------------|------|
| VTERM <sup>(2)</sup> | Terminal Voltage with Respect to GND            | -0.5 to +4.6    | V    |
| VTERM <sup>(3)</sup> | Terminal Voltage with Respect to GND            | -0.5 to Vcc+0.5 | V    |
| Tstg                 | Storage Temperature                             | -65 to +150     | °C   |
| Ιουτ                 | DC Output Current                               | -50 to +50      | mA   |
| Ік                   | Continuous Clamp Current,<br>VI < 0 or VI > Vcc | ±50             | mA   |
| Іок                  | Continuous Clamp Current, Vo < 0                | -50             | mA   |
| lcc<br>Iss           | Continuous Current through each<br>Vcc or GND   | ±100            | mA   |

NOTES:

- Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
- 2. Vcc terminals.
- 3. All terminals except Vcc.

## **CAPACITANCE** (TA = +25°C, F = 1.0MHz)

| Symbol | Parameter <sup>(1)</sup> | Conditions | Тур. | Max. | Unit |
|--------|--------------------------|------------|------|------|------|
| CIN    | Input Capacitance        | VIN = 0V   | 5    | 7    | pF   |
| Соит   | Output Capacitance       | Vout = 0V  | 7    | 9    | pF   |
| Ci/o   | I/O Port Capacitance     | VIN = 0V   | 7    | 9    | pF   |

NOTE:

1. As applicable to the device type.

## **PIN DESCRIPTION**

| Pin Names | Description                              |
|-----------|------------------------------------------|
| ŌĒ        | 3-State Output Enable Input (Active LOW) |
| Dx        | Data Inputs <sup>(1)</sup>               |
| Qx        | 3-State Outputs                          |
| CLK       | Clock Input                              |
| CLKEN     | Clock Enable Input (Active LOW)          |
| NC        | No Internal Connection                   |

NOTE:

1. These pins have "Bus-Hold". All other pins are standard inputs, outputs, or I/Os.

# FUNCTION TABLE (EACH FLIP-FLOP)(1)

|    | Inputs |        |    |                               |  |  |
|----|--------|--------|----|-------------------------------|--|--|
| ŌĒ | CLKEN  | CLK    | Dx | Qx                            |  |  |
| L  | Н      | Х      | Х  | Q <sub>0</sub> <sup>(2)</sup> |  |  |
| L  | L      | ↑      | Н  | Н                             |  |  |
| L  | L      | ↑      | L  | L                             |  |  |
| L  | L      | L or H | Х  | Q <sub>0</sub> <sup>(2)</sup> |  |  |
| Н  | Х      | Х      | Х  | Z                             |  |  |

NOTES:

1. H = HIGH Voltage Level

L = LOW Voltage Level

X = Don't Care

Z = High Impedance

 $\uparrow$  = LOW-to-HIGH transition

2. Output level before the indicated steady-state input conditions were established.

# DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified: Operating Condition: TA =  $-40^{\circ}$ C to  $+85^{\circ}$ C

| Symbol               | Parameter                                   | Test Co                        | onditions            | Min. | Тур. <sup>(1)</sup> | Max. | Unit |
|----------------------|---------------------------------------------|--------------------------------|----------------------|------|---------------------|------|------|
| Vih                  | Input HIGH Voltage Level                    | Vcc = 2.3V to 2.7V             |                      | 1.7  | _                   | _    | V    |
|                      |                                             | Vcc = 2.7V to 3.6V             |                      | 2    | -                   | _    |      |
| VIL                  | Input LOW Voltage Level                     | Vcc = 2.3V to 2.7V             |                      | _    | -                   | 0.7  | V    |
|                      |                                             | Vcc = 2.7V to 3.6V             |                      | —    | —                   | 0.8  |      |
| Іін                  | Input HIGH Current                          | Vcc = 3.6V                     | VI = VCC             | _    | _                   | ±5   | μA   |
| lıL                  | Input LOW Current                           | Vcc = 3.6V                     | Vi = GND             | _    | —                   | ±5   | μA   |
| Іоzн                 | High Impedance Output Current               | Vcc = 3.6V                     | Vo = Vcc             | _    | _                   | ±10  | μA   |
| Iozl                 | (3-State Output pins)                       |                                | Vo = GND             | _    | _                   | ±10  |      |
| Vik                  | Clamp Diode Voltage                         | Vcc = 2.3V, IIN = -18mA        |                      | _    | -0.7                | -1.2 | V    |
| Vн                   | Input Hysteresis                            | Vcc = 3.3V                     |                      | _    | 100                 | _    | mV   |
| ІССL<br>ІССН<br>ІССZ | Quiescent Power Supply Current              | Vcc = 3.6V<br>VIN = GND or Vcc |                      | -    | 0.1                 | 40   | μA   |
| Δlcc                 | Quiescent Power Supply Current<br>Variation | One input at Vcc - 0.6V, other | inputs at Vcc or GND | -    | -                   | 750  | μA   |

NOTE:

1. Typical values are at Vcc = 3.3V, +25°C ambient.

## **BUS-HOLD CHARACTERISTICS**

| Symbol | Parameter <sup>(1)</sup>         | Test Conditions |                | Min. | Typ. <sup>(2)</sup> | Max. | Unit |
|--------|----------------------------------|-----------------|----------------|------|---------------------|------|------|
| Івнн   | Bus-Hold Input Sustain Current   | Vcc = 3V        | VI = 2V        | - 75 | —                   | —    | μA   |
| IBHL   |                                  |                 | VI = 0.8V      | 75   | _                   | —    |      |
| Івнн   | Bus-Hold Input Sustain Current   | Vcc = 2.3V      | VI = 1.7V      | - 45 | _                   | —    | μA   |
| IBHL   |                                  |                 | VI = 0.7V      | 45   | —                   | —    |      |
| Івнно  | Bus-Hold Input Overdrive Current | Vcc = 3.6V      | VI = 0 to 3.6V | —    | —                   | ±500 | μA   |
| Ibhlo  |                                  |                 |                |      |                     |      |      |

NOTES:

1. Pins with Bus-Hold are identified in the pin description.

2. Typical values are at Vcc = 3.3V,  $+25^{\circ}C$  ambient.

# **OUTPUT DRIVE CHARACTERISTICS**

| Symbol | Parameter           | Test Conditions <sup>(1)</sup> |               | Min.    | Max. | Unit |
|--------|---------------------|--------------------------------|---------------|---------|------|------|
| Vон    | Output HIGH Voltage | Vcc = 2.3V to 3.6V             | Iон = – 0.1mA | Vcc-0.2 | _    | V    |
|        |                     | Vcc = 2.3V                     | Iон = – 6mA   | 2       | _    |      |
|        |                     | Vcc = 2.3V                     | Iон = – 12mA  | 1.7     | _    |      |
|        |                     | Vcc = 2.7V                     |               | 2.2     | _    |      |
|        |                     | Vcc = 3V                       |               | 2.4     | _    |      |
|        |                     | Vcc = 3V                       | Іон = – 24mA  | 2       | _    |      |
| Vol    | Output LOW Voltage  | Vcc = 2.3V to 3.6V             | Iol = 0.1mA   | —       | 0.2  | V    |
|        |                     | Vcc = 2.3V                     | IOL = 6mA     | —       | 0.4  |      |
|        |                     |                                | Iol = 12mA    | _       | 0.7  |      |
|        |                     | Vcc = 2.7V                     | IOL = 12mA    | _       | 0.4  |      |
|        |                     | Vcc = 3V                       | Iol = 24mA    | _       | 0.55 |      |

NOTE:

1. VIH and VIL must be within the min. or max. range shown in the DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE table for the appropriate Vcc range. TA = − 40°C to + 85°C.

# **OPERATING CHARACTERISTICS, TA = 25°C**

|        |                                                |                     | Vcc = 2.5V ± 0.2V | Vcc = 3.3V ± 0.3V |      |
|--------|------------------------------------------------|---------------------|-------------------|-------------------|------|
| Symbol | Parameter                                      | Test Conditions     | Typical           | Typical           | Unit |
| Cpd    | Power Dissipation Capacitance Outputs enabled  | CL = 0pF, f = 10Mhz | 55                | 59                | pF   |
| Cpd    | Power Dissipation Capacitance Outputs disabled |                     | 46                | 49                |      |

# SWITCHING CHARACTERISTICS<sup>(1)</sup>

|              |                                | Vcc = 2.5V ± 0.2V |      | Vcc  | = 2.7V | Vcc = 3.3 | V ± 0.3V |      |
|--------------|--------------------------------|-------------------|------|------|--------|-----------|----------|------|
| Symbol       | Parameter                      | Min.              | Max. | Min. | Max.   | Min.      | Max.     | Unit |
| fMAX         |                                | 150               | _    | 150  | _      | 150       | —        | MHz  |
| tPLH .       | Propagation Delay              | 1                 | 5.6  | 1    | 5.1    | 1         | 4.3      | ns   |
| <b>t</b> PHL | CLK to Qx                      |                   |      |      |        |           |          |      |
| tрzн         | Output Enable Time             | 1                 | 6.1  | 1    | 5.8    | 1         | 4.8      | ns   |
| tPZL         | OE to Qx                       |                   |      |      |        |           |          |      |
| <b>t</b> PHZ | Output Disable Time            | 1                 | 5.5  | 1    | 4.7    | 1         | 4.4      | ns   |
| tPLZ         | OE to Qx                       |                   |      |      |        |           |          |      |
| tsu          | Set-up Time, data before CLK↑  | 4                 | _    | 3.6  | _      | 3.1       | _        | ns   |
| tsu          | Set-up Time, CLKEN before CLK↑ | 3.4               | _    | 3.1  | _      | 2.7       | _        | ns   |
| tH           | Hold Time, data after CLK↑     | 0                 | _    | 0    | _      | 0         | _        | ns   |
| tH           | Hold Time, CLKEN after CLK1    | 0                 | _    | 0    | _      | 0         | _        | ns   |
| tw           | Pulse Width, CLK HIGH or LOW   | 3.3               | _    | 3.3  | _      | 3.3       | _        | ns   |
| tsk(0)       | Output Skew <sup>(2)</sup>     | —                 | _    | —    | _      | —         | 500      | ps   |

NOTES:

1. See TEST CIRCUITS AND WAVEFORMS. TA =  $-40^{\circ}$ C to  $+85^{\circ}$ C.

2. Skew between any two outputs of the same package and switching in the same direction.

#### IDT74ALVCH16721 3.3V CMOS 20-BIT FLIP-FLOP WITH 3-STATE OUTPUTS

# TEST CIRCUITS AND WAVEFORMS TEST CONDITIONS

| Symbol | $Vcc^{(1)} = 3.3V \pm 0.3V$ | Vcc <sup>(1)</sup> =2.7V | Vcc <sup>(2)</sup> =2.5V±0.2V | Unit |
|--------|-----------------------------|--------------------------|-------------------------------|------|
| VLOAD  | 6                           | 6                        | 2 x Vcc                       | V    |
| Vih    | 2.7                         | 2.7                      | Vcc                           | V    |
| Vτ     | 1.5                         | 1.5                      | Vcc / 2                       | V    |
| Vlz    | 300                         | 300                      | 150                           | mV   |
| Vhz    | 300                         | 300                      | 150                           | mV   |
| Cl     | 50                          | 50                       | 30                            | pF   |



Test Circuit for All Outputs

#### **DEFINITIONS:**

CL = Load capacitance: includes jig and probe capacitance.

RT = Termination resistance: should be equal to ZOUT of the Pulse Generator.

#### NOTES:

1. Pulse Generator for All Pulses: Rate  $\leq$  1.0MHz; tF  $\leq$  2.5ns; tR  $\leq$  2.5ns. 2. Pulse Generator for All Pulses: Rate  $\leq$  1.0MHz; tF  $\leq$  2ns; tR  $\leq$  2ns.

## **SWITCH POSITION**



## Output Skew - tsк(x)

#### NOTES:

1. For tsk(o) OUTPUT1 and OUTPUT2 are any two outputs.

2. For tsk(b) OUTPUT1 and OUTPUT2 are in the same bank.







## NOTE:

1. Diagram shown for input Control Enable-LOW and input Control Disable-HIGH.



Set-up, Hold, and Release Times



### Pulse Width

### INDUSTRIAL TEMPERATURE RANGE

ALVC Link

# **ORDERING INFORMATION**



### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01 Jan 2024)

### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <u>www.renesas.com/contact-us/</u>.