

**Features**

- ◆ 64K x 16 advanced high-speed CMOS Static RAM
- ◆ Equal access and cycle times
  - Commercial: 10/12/15/20ns
  - Industrial: 10/12/15/20ns
- ◆ One Chip Select plus one Output Enable pin
- ◆ Bidirectional data inputs and outputs directly LVTTL-compatible
- ◆ Low power consumption via chip deselect
- ◆ Upper and Lower Byte Enable Pins
- ◆ Single 3.3V power supply
- ◆ Available in 44-pin Plastic SOJ, 44-pin TSOP, and 48-Ball Plastic FBGA packages
- ◆ Industrial temperature range (-40°C to +85°C) is available for selected speeds
- ◆ Green parts available, see ordering information

**Description**

The IDT71V016 is a 1,048,576-bit high-speed Static RAM organized as 64Kx16. It is fabricated using high-performance, high-reliability CMOS technology. This state-of-the-art technology, combined with innovative circuit design techniques, provides a cost-effective solution for high-speed memory needs.

The IDT71V016 has an output enable pin which operates as fast as 5ns, with address access times as fast as 10ns. All bidirectional inputs and outputs of the IDT71V016 are LVTTL compatible and operation is from a single 3.3V supply. Fully static asynchronous circuitry is used, requiring no clocks or refresh for operation.

The IDT71V016 is packaged in a JEDEC standard 44-pin Plastic SOJ, a 44-pin TSOP Type II, and a 48-ball plastic 7 x 7 mm FBGA.

**Functional Block Diagram**

Pin Configurations - PBG44, PHG44<sup>(1)</sup>



SOJ/TSOP  
Top View

3834 drw 02

NOTE:

1. This text does not indicate orientation of actual part-marking.

|   | 1                 | 2                 | 3               | 4               | 5                | 6                |
|---|-------------------|-------------------|-----------------|-----------------|------------------|------------------|
| A | BLE               | OE                | A <sub>0</sub>  | A <sub>1</sub>  | A <sub>2</sub>   | NC               |
| B | I/O <sub>8</sub>  | BHE               | A <sub>3</sub>  | A <sub>4</sub>  | CS               | I/O <sub>0</sub> |
| C | I/O <sub>9</sub>  | I/O <sub>10</sub> | A <sub>5</sub>  | A <sub>6</sub>  | I/O <sub>1</sub> | I/O <sub>2</sub> |
| D | V <sub>SS</sub>   | I/O <sub>11</sub> | NC              | A <sub>7</sub>  | I/O <sub>3</sub> | V <sub>DD</sub>  |
| E | V <sub>DD</sub>   | I/O <sub>12</sub> | NC              | NC              | I/O <sub>4</sub> | V <sub>SS</sub>  |
| F | I/O <sub>14</sub> | I/O <sub>13</sub> | A <sub>14</sub> | A <sub>15</sub> | I/O <sub>5</sub> | I/O <sub>6</sub> |
| G | I/O <sub>15</sub> | NC                | A <sub>12</sub> | A <sub>13</sub> | WE               | I/O <sub>7</sub> |
| H | NC                | A <sub>8</sub>    | A <sub>9</sub>  | A <sub>10</sub> | A <sub>11</sub>  | NC               |

FBGA(BF48, BFG48)<sup>(1)</sup>

Top View

3834 tbl 02a

NOTE:

1. This text does not indicate orientation of actual part-marking.

Pin Description

|                                      |                   |       |
|--------------------------------------|-------------------|-------|
| A <sub>0</sub> – A <sub>15</sub>     | Address Inputs    | Input |
| CS                                   | Chip Select       | Input |
| WE                                   | Write Enable      | Input |
| OE                                   | Output Enable     | Input |
| BHE                                  | High Byte Enable  | Input |
| BLE                                  | Low Byte Enable   | Input |
| I/O <sub>0</sub> – I/O <sub>15</sub> | Data Input/Output | I/O   |
| V <sub>DD</sub>                      | 3.3V Power        | Power |
| V <sub>SS</sub>                      | Ground            | Gnd   |

3834 tbl 01

Truth Table<sup>(1)</sup>

| CS | OE | WE | BLE | BHE | I/O <sub>0</sub> -I/O <sub>7</sub> | I/O <sub>8</sub> -I/O <sub>15</sub> | Function             |
|----|----|----|-----|-----|------------------------------------|-------------------------------------|----------------------|
| H  | X  | X  | X   | X   | High-Z                             | High-Z                              | Deselected – Standby |
| L  | L  | H  | L   | H   | DATA <sub>OUT</sub>                | High-Z                              | Low Byte Read        |
| L  | L  | H  | H   | L   | High-Z                             | DATA <sub>OUT</sub>                 | High Byte Read       |
| L  | L  | H  | L   | L   | DATA <sub>OUT</sub>                | DATA <sub>OUT</sub>                 | Word Read            |
| L  | X  | L  | L   | L   | DATA <sub>IN</sub>                 | DATA <sub>IN</sub>                  | Word Write           |
| L  | X  | L  | L   | H   | DATA <sub>IN</sub>                 | High-Z                              | Low Byte Write       |
| L  | X  | L  | H   | L   | High-Z                             | DATA <sub>IN</sub>                  | High Byte Write      |
| L  | H  | H  | X   | X   | High-Z                             | High-Z                              | Outputs Disabled     |
| L  | X  | X  | H   | H   | High-Z                             | High-Z                              | Outputs Disabled     |

3834 tbl 02

NOTE:

1. H = V<sub>IH</sub>, L = V<sub>IL</sub>, X = Don't care.

## Absolute Maximum Ratings<sup>(1)</sup>

| Symbol                             | Rating                                       | Value                        | Unit |
|------------------------------------|----------------------------------------------|------------------------------|------|
| V <sub>DD</sub>                    | Supply Voltage Relative to V <sub>SS</sub>   | -0.5 to +4.6                 | V    |
| V <sub>IN</sub> , V <sub>OUT</sub> | Terminal Voltage Relative to V <sub>SS</sub> | -0.5 to V <sub>DD</sub> +0.5 | V    |
| T <sub>BIAS</sub>                  | Temperature Under Bias                       | -55 to +125                  | °C   |
| T <sub>STG</sub>                   | Storage Temperature                          | -55 to +125                  | °C   |
| P <sub>T</sub>                     | Power Dissipation                            | 1.25                         | W    |
| I <sub>OUT</sub>                   | DC Output Current                            | 50                           | mA   |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

3834 tbl 03

## Capacitance

(TA = +25°C, f = 1.0MHz, SOJ package)

| Symbol           | Parameter <sup>(1)</sup> | Conditions             | Max. | Unit |
|------------------|--------------------------|------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance        | V <sub>IN</sub> = 3dV  | 6    | pF   |
| C <sub>I/O</sub> | I/O Capacitance          | V <sub>OUT</sub> = 3dV | 7    | pF   |

NOTE:

3834 tbl 06

1. This parameter is guaranteed by device characterization, but not production tested.

## DC Electrical Characteristics

(V<sub>DD</sub> = Min. to Max., Commercial and Industrial Temperature Ranges)

| Symbol          | Parameter              | Test Condition                                                                                       | IDT71V016SA |      | Unit |
|-----------------|------------------------|------------------------------------------------------------------------------------------------------|-------------|------|------|
|                 |                        |                                                                                                      | Min.        | Max. |      |
| I <sub>U</sub>  | Input Leakage Current  | V <sub>DD</sub> = Max., V <sub>IN</sub> = V <sub>SS</sub> to V <sub>DD</sub>                         | —           | 5    | µA   |
| I <sub>LO</sub> | Output Leakage Current | V <sub>DD</sub> = Max., CS = V <sub>IH</sub> , V <sub>OUT</sub> = V <sub>SS</sub> to V <sub>DD</sub> | —           | 5    | µA   |
| V <sub>OL</sub> | Output Low Voltage     | I <sub>OL</sub> = 8mA, V <sub>DD</sub> = Min.                                                        | —           | 0.4  | V    |
| V <sub>OH</sub> | Output High Voltage    | I <sub>OH</sub> = -4mA, V <sub>DD</sub> = Min.                                                       | 2.4         | —    | V    |

3834 tbl 07

## DC Electrical Characteristics<sup>(1,2)</sup>

(V<sub>DD</sub> = Min. to Max., VLC = 0.2V, V<sub>HC</sub> = V<sub>DD</sub> - 0.2V)

| Symbol           | Parameter                                                                                                                                | 71V016SA10          |       | 71V016SA12 |       | 71V016SA15 |       | 71V016SA20 |       | Unit |    |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------|------------|-------|------------|-------|------------|-------|------|----|
|                  |                                                                                                                                          | Com'l               | Ind'l | Com'l      | Ind'l | Com'l      | Ind'l | Com'l      | Ind'l |      |    |
| I <sub>CC</sub>  | Dynamic Operating Current<br>CS ≤ VLC, Outputs Open, V <sub>DD</sub> = Max., f = f <sub>MAX</sub> <sup>(3)</sup>                         | Max.                | 160   | 170        | 150   | 160        | 130   | 130        | 120   | 120  | mA |
|                  |                                                                                                                                          | Typ. <sup>(4)</sup> | 65    | --         | 60    | --         | 55    | --         | 50    | --   |    |
| I <sub>SB</sub>  | Dynamic Standby Power Supply Current<br>CS ≥ V <sub>HC</sub> , Outputs Open, V <sub>DD</sub> = Max., f = f <sub>MAX</sub> <sup>(3)</sup> |                     | 45    | 50         | 40    | 45         | 35    | 35         | 30    | 30   | mA |
| I <sub>SB1</sub> | Full Standby Power Supply Current (static)<br>CS ≥ V <sub>HC</sub> , Outputs Open, V <sub>DD</sub> = Max., f = 0 <sup>(3)</sup>          |                     | 10    | 10         | 10    | 10         | 10    | 10         | 10    | 10   | mA |

3834 tbl 08

### NOTES:

1. All values are maximum guaranteed values.
2. All inputs switch between 0.2V (Low) and V<sub>DD</sub> - 0.2V (High).
3. f<sub>MAX</sub> = 1/τ<sub>RC</sub> (all address inputs are cycling at f<sub>MAX</sub>); f = 0 means no address input lines are changing.
4. Typical values are based on characterization data for H step only measured at 3.3V, 25°C and with equal read and write cycles.

## Recommended Operating Temperature and Supply Voltage

| Grade      | Temperature    | V <sub>SS</sub> | V <sub>DD</sub> |
|------------|----------------|-----------------|-----------------|
| Commercial | 0°C to +70°C   | 0V              | See Below       |
| Industrial | -40°C to +85°C | 0V              | See Below       |

3834 tbl 04

## Recommended DC Operating Conditions

| Symbol                         | Parameter          | Min.                | Typ. | Max.                                | Unit |
|--------------------------------|--------------------|---------------------|------|-------------------------------------|------|
| V <sub>DD</sub> <sup>(1)</sup> | Supply Voltage     | 3.15                | 3.3  | 3.6                                 | V    |
| V <sub>DD</sub> <sup>(2)</sup> | Supply Voltage     | 3.0                 | 3.3  | 3.6                                 | V    |
| V <sub>SS</sub>                | Ground             | 0                   | 0    | 0                                   | V    |
| V <sub>IH</sub>                | Input High Voltage | 2.0                 | —    | V <sub>DD</sub> +0.3 <sup>(3)</sup> | V    |
| V <sub>IL</sub>                | Input Low Voltage  | -0.3 <sup>(4)</sup> | —    | 0.8                                 | V    |

3834 tbl 05

### NOTES:

1. For 71V016SA10 only.
2. For all speed grades except 71V016SA10.
3. V<sub>IH</sub> (max.) = V<sub>DD</sub>+2V for pulse width less than 5ns, once per cycle.
4. V<sub>IL</sub> (min.) = -2V for pulse width less than 5ns, once per cycle.

## AC Test Conditions

|                               |                       |
|-------------------------------|-----------------------|
| Input Pulse Levels            | GND to 3.0V           |
| Input Rise/Fall Times         | 1.5ns                 |
| Input Timing Reference Levels | 1.5V                  |
| Output Reference Levels       | 1.5V                  |
| AC Test Load                  | See Figure 1, 2 and 3 |

3834 tbl 09

## AC Test Loads



\*Including jig and scope capacitance.

Figure 1. AC Test Load

Figure 2. AC Test Load  
(for  $t_{CLZ}$ ,  $t_{olZ}$ ,  $t_{CHZ}$ ,  $t_{HZ}$ ,  $t_{ow}$ , and  $t_{WHZ}$ )



Figure 3. Output Capacitive Derating

AC Electrical Characteristics (V<sub>DD</sub> = Min. to Max., Commercial and Industrial Temperature Ranges)

| Symbol                          | Parameter                              | 71V016SA10 |      | 71V016SA12 |      | 71V016SA15 |      | 71V016SA20 |      | Unit |
|---------------------------------|----------------------------------------|------------|------|------------|------|------------|------|------------|------|------|
|                                 |                                        | Min.       | Max. | Min.       | Max. | Min.       | Max. | Min.       | Max. |      |
| <b>READ CYCLE</b>               |                                        |            |      |            |      |            |      |            |      |      |
| t <sub>RC</sub>                 | Read Cycle Time                        | 10         | —    | 12         | —    | 15         | —    | 20         | —    | ns   |
| t <sub>AA</sub>                 | Address Access Time                    | —          | 10   | —          | 12   | —          | 15   | —          | 20   | ns   |
| t <sub>ACS</sub>                | Chip Select Access Time                | —          | 10   | —          | 12   | —          | 15   | —          | 20   | ns   |
| t <sub>CLZ<sup>(1)</sup></sub>  | Chip Select Low to Output in Low-Z     | 4          | —    | 4          | —    | 5          | —    | 5          | —    | ns   |
| t <sub>CHZ<sup>(1)</sup></sub>  | Chip Select High to Output in High-Z   | —          | 5    | —          | 6    | —          | 6    | —          | 8    | ns   |
| t <sub>OE</sub>                 | Output Enable Low to Output Valid      | —          | 5    | —          | 6    | —          | 7    | —          | 8    | ns   |
| t <sub>OLZ<sup>(1)</sup></sub>  | Output Enable Low to Output in Low-Z   | 0          | —    | 0          | —    | 0          | —    | 0          | —    | ns   |
| t <sub>OHZ<sup>(1)</sup></sub>  | Output Enable High to Output in High-Z | —          | 5    | —          | 6    | —          | 6    | —          | 8    | ns   |
| t <sub>OH</sub>                 | Output Hold from Address Change        | 4          | —    | 4          | —    | 4          | —    | 4          | —    | ns   |
| t <sub>BEN</sub>                | Byte Enable Low to Output Valid        | —          | 5    | —          | 6    | —          | 7    | —          | 8    | ns   |
| t <sub>BELZ<sup>(1)</sup></sub> | Byte Enable Low to Output in Low-Z     | 0          | —    | 0          | —    | 0          | —    | 0          | —    | ns   |
| t <sub>BHZ<sup>(1)</sup></sub>  | Byte Enable High to Output in High-Z   | —          | 5    | —          | 6    | —          | 6    | —          | 8    | ns   |
| <b>WRITE CYCLE</b>              |                                        |            |      |            |      |            |      |            |      |      |
| t <sub>WC</sub>                 | Write Cycle Time                       | 10         | —    | 12         | —    | 15         | —    | 20         | —    | ns   |
| t <sub>AW</sub>                 | Address Valid to End of Write          | 7          | —    | 8          | —    | 10         | —    | 12         | —    | ns   |
| t <sub>CW</sub>                 | Chip Select Low to End of Write        | 7          | —    | 8          | —    | 10         | —    | 12         | —    | ns   |
| t <sub>BW</sub>                 | Byte Enable Low to End of Write        | 7          | —    | 8          | —    | 10         | —    | 12         | —    | ns   |
| t <sub>AS</sub>                 | Address Set-up Time                    | 0          | —    | 0          | —    | 0          | —    | 0          | —    | ns   |
| t <sub>WR</sub>                 | Address Hold from End of Write         | 0          | —    | 0          | —    | 0          | —    | 0          | —    | ns   |
| t <sub>WP</sub>                 | Write Pulse Width                      | 7          | —    | 8          | —    | 10         | —    | 12         | —    | ns   |
| t <sub>DW</sub>                 | Data Valid to End of Write             | 5          | —    | 6          | —    | 7          | —    | 9          | —    | ns   |
| t <sub>DH</sub>                 | Data Hold Time                         | 0          | —    | 0          | —    | 0          | —    | 0          | —    | ns   |
| t <sub>OW<sup>(1)</sup></sub>   | Write Enable High to Output in Low-Z   | 3          | —    | 3          | —    | 3          | —    | 3          | —    | ns   |
| t <sub>WHZ<sup>(1)</sup></sub>  | Write Enable Low to Output in High-Z   | —          | 5    | —          | 6    | —          | 6    | —          | 8    | ns   |

NOTE:

3834 tbl 10

1. This parameter is guaranteed with the AC Load (Figure 2) by device characterization, but is not production tested.

Timing Waveform of Read Cycle No. 1<sup>(1,2,3)</sup>



NOTES:

1.  $\overline{WE}$  is HIGH for Read Cycle.
2. Device is continuously selected,  $\overline{CS}$  is LOW.
3.  $\overline{OE}$ ,  $\overline{BHE}$ , and  $\overline{BLE}$  are LOW.

3834 dwr 06

## Timing Waveform of Read Cycle No. 2<sup>(1)</sup>



3834 drw 07

### NOTES:

1.  $\overline{WE}$  is HIGH for Read Cycle.
2. Address must be valid prior to or coincident with the later of  $\overline{CS}$ ,  $\overline{BHE}$ , or  $\overline{BLE}$  transition LOW; otherwise tAA is the limiting parameter.
3. Transition is measured  $\pm 200\text{mV}$  from steady state.

## Timing Waveform of Write Cycle No. 1 ( $\overline{WE}$ Controlled Timing)<sup>(1,2,4)</sup>



3834 drw 08

### NOTES:

1. A write occurs during the overlap of a LOW  $\overline{CS}$ , LOW  $\overline{BHE}$  or  $\overline{BLE}$ , and a LOW  $\overline{WE}$ .
2.  $\overline{OE}$  is continuously HIGH. If during a  $\overline{WE}$  controlled write cycle  $\overline{OE}$  is LOW, tWP must be greater than or equal to twhz + tow to allow the I/O drivers to turn off and data to be placed on the bus for the required tow. If  $\overline{OE}$  is HIGH during a  $\overline{WE}$  controlled write cycle, this requirement does not apply and the minimum write pulse is as short as the specified tWP.
3. During this period, I/O pins are in the output state, and input signals must not be applied.
4. If the  $\overline{CS}$  LOW or  $\overline{BHE}$  and  $\overline{BLE}$  LOW transition occurs simultaneously with or after the  $\overline{WE}$  LOW transition, the outputs remain in a high-impedance state.
5. Transition is measured  $\pm 200\text{mV}$  from steady state.

Timing Waveform of Write Cycle No. 2 (**CS** Controlled Timing)<sup>(1,4)</sup>



Timing Waveform of Write Cycle No. 3 (**BHE, BLE** Controlled Timing)<sup>(1,4)</sup>



NOTES:

1. A write occurs during the overlap of a LOW  $\overline{CS}$ , LOW  $\overline{BHE}$  or  $\overline{BLE}$ , and a LOW  $\overline{WE}$ .
2.  $\overline{OE}$  is continuously HIGH. If during a  $\overline{WE}$  controlled write cycle  $\overline{OE}$  is LOW,  $t_{WP}$  must be greater than or equal to  $t_{WHZ} + t_{DW}$  to allow the I/O drivers to turn off and data to be placed on the bus for the required  $t_{WP}$ . If  $\overline{OE}$  is HIGH during a  $\overline{WE}$  controlled write cycle, this requirement does not apply and the minimum write pulse is as short as the specified  $t_{WP}$ .
3. During this period, I/O pins are in the output state, and input signals must not be applied.
4. If the  $\overline{CS}$  LOW or  $BHE$  and  $BLE$  LOW transition occurs simultaneously with or after the  $\overline{WE}$  LOW transition, the outputs remain in a high-impedance state.
5. Transition is measured  $\pm 200\text{mV}$  from steady state.

## Ordering Information



**NOTE:**

1. Contact your local sales office for industrial temp. range for other speeds, packages and powers.
2. Green parts available. For specific speeds, packages and powers contact your local sales office.

Note that information regarding recently obsoleted parts are included in this datasheet for customer convenience.

## Orderable Part Information

| Speed (ns) | Orderable Part ID | Pkg. Code | Pkg. Type | Temp. Grade | Speed (ns) | Orderable Part ID | Pkg. Code | Pkg. Type | Temp. Grade |
|------------|-------------------|-----------|-----------|-------------|------------|-------------------|-----------|-----------|-------------|
| 10         | 71V016SA10BF      | BF48      | CABGA     | C           | 15         | 71V016SA15BF      | BF48      | CABGA     | C           |
|            | 71V016SA10BF8     | BF48      | CABGA     | C           |            | 71V016SA15BF8     | BF48      | CABGA     | C           |
|            | 71V016SA10BFG     | BFG48     | CABGA     | C           |            | 71V016SA15BFG     | BFG48     | CABGA     | C           |
|            | 71V016SA10BFG8    | BFG48     | CABGA     | C           |            | 71V016SA15BFG8    | BFG48     | CABGA     | C           |
|            | 71V016SA10BFGI    | BFG48     | CABGA     | I           |            | 71V016SA15BFGI    | BFG48     | CABGA     | I           |
|            | 71V016SA10BFGI8   | BFG48     | CABGA     | I           |            | 71V016SA15BFGI8   | BFG48     | CABGA     | I           |
|            | 71V016SA10PHG     | PHG44     | TSOP      | C           |            | 71V016SA15BFI     | BF48      | CABGA     | I           |
|            | 71V016SA10PHG8    | PHG44     | TSOP      | C           |            | 71V016SA15BF8     | BF48      | CABGA     | I           |
|            | 71V016SA10PHGI    | PHG44     | TSOP      | I           |            | 71V016SA15PHG     | PHG44     | TSOP      | C           |
|            | 71V016SA10PHGI8   | PHG44     | TSOP      | I           |            | 71V016SA15PHG8    | PHG44     | TSOP      | C           |
|            | 71V016SA10YG      | PBG44     | SOJ       | C           |            | 71V016SA15PHGI    | PHG44     | TSOP      | I           |
|            | 71V016SA10YG8     | PBG44     | SOJ       | C           |            | 71V016SA15PHGI8   | PHG44     | TSOP      | I           |
|            |                   |           |           |             |            |                   |           |           |             |
| 12         | 71V016SA12BF      | BF48      | CABGA     | C           |            | 71V016SA15YG      | PBG44     | SOJ       | C           |
|            | 71V016SA12BF8     | BF48      | CABGA     | C           |            | 71V016SA15YG8     | PBG44     | SOJ       | C           |
|            | 71V016SA12BFG     | BFG48     | CABGA     | C           |            | 71V016SA15YGI     | PBG44     | SOJ       | I           |
|            | 71V016SA12BFG8    | BFG48     | CABGA     | C           |            | 71V016SA15YGI8    | PBG44     | SOJ       | I           |
|            | 71V016SA12BFGI    | BFG48     | CABGA     | I           | 20         | 71V016SA20BF      | BF48      | CABGA     | C           |
|            | 71V016SA12BFGI8   | BFG48     | CABGA     | I           |            | 71V016SA20BF8     | BF48      | CABGA     | C           |
|            | 71V016SA12BFI     | BF48      | CABGA     | I           |            | 71V016SA20BFG     | BFG48     | CABGA     | C           |
|            | 71V016SA12BFI8    | BF48      | CABGA     | I           |            | 71V016SA20BFG8    | BFG48     | CABGA     | C           |
|            | 71V016SA12PHG     | PHG44     | TSOP      | C           |            | 71V016SA20BFGI    | BFG48     | CABGA     | I           |
|            | 71V016SA12PHG8    | PHG44     | TSOP      | C           |            | 71V016SA20BFGI8   | BFG48     | CABGA     | I           |
|            | 71V016SA12PHGI    | PHG44     | TSOP      | I           |            | 71V016SA20BFI     | BF48      | CABGA     | I           |
|            | 71V016SA12PHGI8   | PHG44     | TSOP      | I           |            | 71V016SA20BFI8    | BF48      | CABGA     | I           |
|            | 71V016SA12YG      | PBG44     | SOJ       | C           |            | 71V016SA20PHG     | PHG44     | TSOP      | C           |
|            | 71V016SA12YG8     | PBG44     | SOJ       | C           |            | 71V016SA20PHG8    | PHG44     | TSOP      | C           |
|            | 71V016SA12YGI     | PBG44     | SOJ       | I           |            | 71V016SA20PHGI    | PHG44     | TSOP      | I           |
|            | 71V016SA12YGI8    | PBG44     | SOJ       | I           |            | 71V016SA20PHGI8   | PHG44     | TSOP      | I           |
|            |                   |           |           |             |            | 71V016SA20YG      | PBG44     | SOJ       | C           |
|            |                   |           |           |             |            | 71V016SA20YG8     | PBG44     | SOJ       | C           |
|            |                   |           |           |             |            | 71V016SA20YGI     | PBG44     | SOJ       | I           |
|            |                   |           |           |             |            | 71V016SA20YGI8    | PBG44     | SOJ       | I           |

## Datasheet Document History

|          |                |                                                                          |
|----------|----------------|--------------------------------------------------------------------------|
| 01/07/00 |                | Updated to new format                                                    |
|          | Pg. 1, 3, 5, 8 | Added Industrial Temperature range offerings                             |
|          | Pg. 2          | Numbered I/Os and address pins on FBGA Top View                          |
|          | Pg. 6          | Revised footnotes on Write Cycle No. 1 diagram                           |
|          | Pg. 7          | Revised footnotes on Write Cycle No. 2 and No. 3 diagrams                |
|          | Pg. 9          | Added Datasheet Document History                                         |
| 08/30/00 | Pg. 3          | Tighten Icc and Isb.                                                     |
|          | Pg. 5          | Tighten tCLZ, tCHZ, tHZ and tWHZ                                         |
| 08/22/01 | Pg. 8          | Removed footnote "available in 15ns and 20ns only"                       |
| 06/20/02 | Pg. 8          | Added tape and reel field to ordering information                        |
| 01/30/04 | Pg. 8          | Added "Restricted hazardous substance device" to ordering information.   |
| 09/27/06 | Pg. 8          | Corrected ordering information, changed position of I and G.             |
| 02/14/07 | Pg. 8          | Added H step generation to data sheet ordering information.              |
| 06/26/07 | Pg. 3          | Changed typical parameters for ICC, DC electrical characteristics table. |
| 10/13/08 | Pg. 8          | Removed "IDT" from orderable part number                                 |
| 10/11/11 | Pg. 1, 8       | Updated datasheet with removal of Obsolete HSA part number.              |
| 08/13/13 | Pg. 1, 3, 5, 8 | Added 10ns for Industrial Temperature range offerings.                   |
| 06/23/20 | Pg. 1 - 9      | Rebranded as Renesas datasheet                                           |
|          | Pg. 1 & 8      | Updated Industrial temp and Green availability                           |
|          | Pg. 2 & 8      | Updated package codes                                                    |
|          | Pg. 9          | Added Orderable Part Information tables                                  |

## IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

### Corporate Headquarters

TOYOSU FORESIA, 3-2-24 Toyosu,  
Koto-ku, Tokyo 135-0061, Japan  
[www.renesas.com](http://www.renesas.com)

### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

### Contact Information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit [www.renesas.com/contact-us/](http://www.renesas.com/contact-us/).