# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

# Regarding the change of names mentioned in the document, such as Hitachi Electric and Hitachi XX, to Renesas Technology Corp.

The semiconductor operations of Mitsubishi Electric and Hitachi were transferred to Renesas Technology Corporation on April 1st 2003. These operations include microcomputer, logic, analog and discrete devices, and memory chips other than DRAMs (flash memory, SRAMs etc.) Accordingly, although Hitachi, Hitachi, Ltd., Hitachi Semiconductors, and other Hitachi brand names are mentioned in the document, these names have in fact all been changed to Renesas Technology Corp. Thank you for your understanding. Except for our corporate trademark, logo and corporate statement, no changes whatsoever have been made to the contents of the document, and these changes do not constitute any alteration to the contents of the document itself.

Renesas Technology Home Page: http://www.renesas.com

Renesas Technology Corp. Customer Support Dept. April 1, 2003



#### **Cautions**

Keep safety first in your circuit designs!

Renesas Technology Corporation puts the maximum effort into making semiconductor products better
and more reliable, but there is always the possibility that trouble may occur with them. Trouble with
semiconductors may lead to personal injury, fire or property damage.
 Remember to give due consideration to safety when making your circuit designs, with appropriate
measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or
(iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corporation product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corporation or a third party.
- 2. Renesas Technology Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corporation or an authorized Renesas Technology Corporation product distributor for the latest product information before purchasing a product listed herein.
  - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corporation assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.
  - Please also pay attention to information published by Renesas Technology Corporation by various means, including the Renesas Technology Corporation Semiconductor home page (http://www.renesas.com).
- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corporation assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corporation or an authorized Renesas Technology Corporation product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corporation is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
  - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- 8. Please contact Renesas Technology Corporation for further details on these materials or the products contained therein.

# **APPLICATION NOTE**

# **Watchdog Timer**

#### Introduction

The watchdog timer is operated.

# **Target Device**

H8/300H Tiny Series H8/3664

# **Contents**

| 1.  | Specifications                     | 3  |
|-----|------------------------------------|----|
| 2.  | Description of Functions Used      | 3  |
| 3.  | Description of Operations          | 5  |
| 4.  | Description of Software            | 6  |
| 4.1 | Description of Modules             | 6  |
| 4.2 | Description of Arguments           | 6  |
| 4.3 | Description of Internal Registers. | 6  |
| 4.4 | Description of RAM                 | 8  |
| 5.  | Flowcharts                         | 9  |
| 6   | Program Listing                    | 11 |

Feb. 2003

ADE-502-144 16-bit / H8/300H Tiny

#### **Cautions**

Feb. 2003

1. Hitachi neither warrants nor grants licenses of any rights of Hitachi's or any third party's patent, copyright, trademark, or other intellectual property rights for information contained in this document. Hitachi bears no responsibility for problems that may arise with third party's rights, including intellectual property rights, in connection with use of the information contained in this document.

- 2. Products and product specifications may be subject to change without notice. Confirm that you have received the latest product standards or specifications before final design, purchase or use.
- 3. Hitachi makes every attempt to ensure that its products are of high quality and reliability. However, contact Hitachi's sales office before using the product in an application that demands especially high quality and reliability or where its failure or malfunction may directly threaten human life or cause risk of bodily injury, such as aerospace, aeronautics, nuclear power, combustion control, transportation, traffic, safety equipment or medical equipment for life support.
- 4. Design your application so that the product is used within the ranges guaranteed by Hitachi particularly for maximum rating, operating supply voltage range, heat radiation characteristics, installation conditions and other characteristics. Hitachi bears no responsibility for failure or damage when used beyond the guaranteed ranges. Even within the guaranteed ranges, consider normally foreseeable failure rates or failure modes in semiconductor devices and employ systemic measures such as fail-safes, so that the equipment incorporating Hitachi product does not cause bodily injury, fire or other consequential damage due to operation of the Hitachi product.
- 5. This product is not designed to be radiation resistant.
- 6. No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without written approval from Hitachi.
- 7. Contact Hitachi's sales office for any questions regarding this document or Hitachi semiconductor products.

Copyright © Hitachi, Ltd., 2003. All rights reserved.

ADE-502-144 16-bit / H8/300H Tiny

## 1. Specifications

- 1. The watchdog timer is operated.
- 2. The overflow cycle for timer counter WD is set to 122.88 ms. An internal reset signal is generated unless timer counter WD is initialized within this 122.88 ms.
- 3. In normal operation, the LED is turned on and off at specific intervals, and timer counter WD is initialized before it overflows.
- 4. Turning on the switch connected to the IRQ0 input pin stops the reinitialization of timer counter WD so that it overflows, and generates an internal reset signal.
- 5. The LED is connected to the P7<sub>4</sub> output pin in port 7.

Figure 1.1 shows an example of connecting a switch to the  $\overline{IRQ0}$  input pin.



Figure 1.1 Example of Connecting Switch to IRQO Input Pin

## 2. Description of Functions Used

In this sample task, the watchdog timer is operated.

Figure 2.1 is a block diagram of the watchdog timer. The elements of the block diagram are described below.

- The system clock (φ) is a 16-MHz OSC clock that is used as a reference clock for operating the CPU and peripheral functions.
- Prescaler S (PSS) is a 13-bit counter with clock input of φ. PSS is incremented every cycle.
- Timer counter WD (TCWD) is an 8-bit readable/writable up-counter that is incremented by internal clock input. The input clock is system clock/8192.
- Timer control/status register WD (TCSRWD) is an 8-bit readable/writable register that controls write to TCSRWD and TCWD, controls watchdog timer operation, and reflects the operation states.
- The TCWD overflow cycle in this sample task is calculated by the following equation:

Feb. 2003

ADE-502-144 16-bit / H8/300H Tiny

Page 3 of 16 http://www.renesas.com/

TCWD overflow cycle = 
$$\frac{1}{\text{System clock/8192}} \times (256 - (\text{TCWD reload value}))$$
$$= 0.152 \text{ ms } \times (256 - 16)$$
$$= 122.88 \text{ ms}$$



Figure 2.1 Watchdog Timer

Table 2.1 lists the function allocation for this sample task. The functions listed in table 2.1 are allocated so that the watchdog timer is operated.

**Table 2.1** Function Allocation

| Function        | Description                                                                                          |  |
|-----------------|------------------------------------------------------------------------------------------------------|--|
| PSS             | 13-bit counter with system clock input                                                               |  |
| TCWD            | 8-bit counter with clock input of system clock/8192                                                  |  |
| TCSRWD          | Controls write to TCSRWD and TCWD, controls watchdog timer operation, and shows the operation states |  |
| ĪRQ0            | Switch input pin                                                                                     |  |
| P7 <sub>4</sub> | LED output                                                                                           |  |
|                 |                                                                                                      |  |

Feb. 2003 ADE-502-144 16-bit / H8/300H Tiny

Page 4 of 16 http://www.renesas.com /

## 3. Description of Operations

Figure 3.1 shows this sample task's principle of operation. The hardware and software processing shown in figure 3.1 applies the watchdog timer to operate.



Figure 3.1 Operation Principle: Watchdog Timer Operation

Feb. 2003

ADE-502-144 16-bit / H8/300H Tiny

Page 5 of 16 http://www.renesas.com/

# 4. Description of Software

#### 4.1 Description of Modules

Table 4.1 describes the software used in this sample task.

**Table 4.1 Description of Modules** 

| Module Name  | Label Name | Function                                                                                                                                                     |
|--------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Main routine | main       | Sets the watchdog timer to operate, enables interrupts, controls the LED, and judges whether or not the switch connected to the IRQ0 input pin is turned on. |
| Switch on    | IRQ0       | During the IRQ <sub>0</sub> interrupt handling routine, sets SWONF to 1.                                                                                     |

#### 4.2 Description of Arguments

No arguments are used in this sample task.

#### 4.3 Description of Internal Registers

Table 4.2 describes the internal registers used in this sample task.

**Table 4.2 Description of Internal Registers** 

| Register N | lame                                                                   | Function                                                               | Address | Setting |
|------------|------------------------------------------------------------------------|------------------------------------------------------------------------|---------|---------|
| TCSRWD     | B6W1                                                                   | Timer control/status register WD (bit 6 write inhibit):                | H'FFC0  |         |
|            |                                                                        | When B6W1 is cleared to 0, writing to bit 6 in TCSRWD is enabled.      | Bit 7   | 1       |
|            |                                                                        | When B6W1 is set to 1, writing to bit 6 in TCSRWD is disabled.         |         |         |
| -          | TCWE                                                                   | Timer control/status register WD (timer counter WD write               | H'FFC0  |         |
|            |                                                                        | enable):                                                               | Bit 6   | 1       |
|            |                                                                        | When TWCE is set to 1, writing of 8-bit data to TCWD is enabled.       |         |         |
| Ī          | B4W1                                                                   | Timer control/status register WD (bit 4 write inhibit):                | H'FFC0  |         |
|            |                                                                        | When B4W1 is cleared to 0, writing to bit 4 in TCSRWD is enabled.      | Bit 5   | 1       |
|            |                                                                        | When B4W1 is set to 1, writing to bit 4 in TCSRWD is disabled.         | ·       |         |
| -          | TCSRWE Timer control/status register WD (timer control/status register |                                                                        |         |         |
|            |                                                                        | write enable):                                                         | Bit 4   | 1       |
|            |                                                                        | When TCSRWE is set to 1, writing to bits 2 and 0 in TCSRWD is enabled. |         |         |

Feb. 2003 ADE-502-144 16-bit / H8/300H Tiny

Page 6 of 16 http://www.renesas.com/

 Table 4.2
 Description of Internal Registers (cont)

| Register Name TCSRWD B2W1 (cont) |       | Function                                                                                                                                     |        | Setting |  |
|----------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------|--------|---------|--|
|                                  |       | Timer control/status register WD (bit 2 write inhibit):                                                                                      | H'FFC0 |         |  |
|                                  |       | When B2W1 is cleared to 0, writing to bit 2 in TCSRWD is enabled.                                                                            |        | 1       |  |
|                                  |       | When B2W1 is set to 1, writing to bit 2 in TCSRWD is disabled.                                                                               |        |         |  |
|                                  | WDON  | Timer control/status register WD (watchdog timer on):                                                                                        | H'FFC0 |         |  |
|                                  |       | When WDON is set to 1, watchdog timer operation is enabled.                                                                                  | Bit 2  | 1       |  |
|                                  | B0W1  | Timer control/status register WD (bit 0 write inhibit):                                                                                      | H'FFC0 |         |  |
|                                  |       | When B0W1 is cleared to 0, writing to bit 0 in TCSRWD is enabled.                                                                            | Bit 1  | 1       |  |
|                                  |       | When B0W1 is set to 1, writing to bit 0 in TCSRWD is disabled.                                                                               |        |         |  |
|                                  | WRST  | Timer control/status register WD (watchdog timer reset):                                                                                     | H'FFC0 |         |  |
|                                  |       | When WRST is cleared to 0, TCWD has not overflowed and no internal reset signal has been generated.                                          | Bit 0  | 1       |  |
|                                  |       | When WRST is set to 1, TCWD has overflowed and an internal reset signal has been generated.                                                  |        |         |  |
| TCWD                             |       | Timer counter WD:                                                                                                                            | H'FFC1 | H'10    |  |
|                                  |       | 8-bit counter incremented by clock input of system clock/8192.                                                                               |        |         |  |
| TMWD                             |       | Timer mode register WD (clock select 3 to 0):                                                                                                | H'FFC2 | H'FF    |  |
|                                  |       | Selects TCWD input clock as system clock/8192.                                                                                               |        |         |  |
| PDR7                             | P74   | Port data register 7 (port data register 7 <sub>4</sub> ):                                                                                   | H'FFDA |         |  |
|                                  |       | When P74 is cleared to 0, the P7 <sub>4</sub> pin output level is low.                                                                       | Bit 4  | 0       |  |
|                                  |       | When P74 is set to 1, the P7 <sub>4</sub> pin output level is high.                                                                          |        |         |  |
| PCR7                             | PCR74 | Port control register 7 (port control register 7 <sub>4</sub> ):                                                                             | H'FFEA |         |  |
|                                  |       | When PCR74 is cleared to 0, the $\mathrm{P7_4}$ pin functions as an input pin.                                                               | Bit 4  | 1       |  |
|                                  |       | When PCR74 is set to 1, the P7 <sub>4</sub> pin functions as an output pin.                                                                  |        |         |  |
| PMR1                             | IRQ0  | Port mode register 1 (P1 <sub>4</sub> /IRQ0 pin function switch):                                                                            | H'FFE0 |         |  |
|                                  | _SET  | When IRQ0 is set to 1, the P1 $_4$ /IRQ0 pin functions as the IRQ0 input pin.                                                                | Bit 4  | 1       |  |
| IEGR1                            | IEG0  | Interrupt edge select register 1 (IRQ0 edge select):                                                                                         | H'FFF2 |         |  |
|                                  |       | When IEG0 is cleared to 0, the falling edge of the $\overline{\mbox{IRQ0}}$ pin input is detected.                                           | Bit 0  | 0       |  |
|                                  |       | When IEG0 is set to 1, the rising edge of the $\overline{\text{IRQ0}}$ pin input is detected.                                                |        |         |  |
| IENR1                            | IEN0  | Interrupt enable register 1 (IRQ0 interrupt enable):                                                                                         | H'FFF4 |         |  |
|                                  |       | When IEN0 is set to 1, interrupt requests from the $\overline{\mbox{IRQ0}}$ pin are enabled.                                                 | Bit 0  | 1       |  |
| IRR1                             | IRRI0 | Interrupt flag register 1 (IRQ0 interrupt request flag):                                                                                     | H'FFF6 |         |  |
|                                  |       | When IRRI0 is cleared to 0, no IRQ <sub>0</sub> interrupt is requested.  When IRRI0 is set to 1, an IRQ <sub>0</sub> interrupt is requested. | Bit 0  | 0       |  |

| Feb. 2003   |                       |
|-------------|-----------------------|
| ADE-502-144 | 16-bit / H8/300H Tiny |

Page 7 of 16 http://www.renesas.com/

## 4.4 Description of RAM

Table 4.3 describes the RAM used in this sample task.

**Table 4.3 Description of RAM** 

| counter_int |       | Function                                | Address | Used in  Main routine |
|-------------|-------|-----------------------------------------|---------|-----------------------|
|             |       | Up-counter that turns on or off the LED | H'FB80  |                       |
| USRF        | SWONF | Flag for judging on/off of the switch   | H'FB82  | Main routine          |
|             |       |                                         | Bit 0   | Switch on             |
|             | LDONF | Flag for judging on/off of the LED      | H'FB82  | Main routine          |
|             |       |                                         | Bit 1   |                       |

#### 5. Flowcharts



Figure 5.1 Flowchart for Main Routine

Feb. 2003

ADE-502-144 16-bit / H8/300H Tiny

Page 9 of 16 http://www.renesas.com/



Figure 5.2 Flowchart for IRQ<sub>0</sub> Interrupt Handling Routine

Feb. 2003

ADE-502-144 16-bit / H8/300H Tiny

Page 10 of 16 http://www.renesas.com/

# 6. Program Listing

INIT.SRC (Program listing)

Feb. 2003

```
.EXPORT _INIT
.IMPORT _main
;
.SECTION P,CODE
_INIT:

MOV.W #H'FF80,R7

LDC.B #B'10000000,CCR

JMP @_main
;
.END
```

ADE-502-144 16-bit / H8/300H Tiny

Page 11 of 16 http://www.renesas.com/

```
Symbol Defnition
struct BIT {
                             /* bit7 */
   unsigned char
                   b7:1;
                             /* bit6 */
   unsigned char
                   b6:1;
                   b5:1;
                             /* bit5 */
   unsigned char
   unsigned char
                   b4:1;
                             /* bit4 */
   unsigned char
                   h3:1;
                             /* bit3 */
                             /* bit2 */
   unsigned char
                   b2:1;
   unsigned char
                   b1:1;
                             /* bit1 */
                             /* bit0 */
   unsigned char
                   b0:1;
};
#define
          TCSRWD
                    * /
#define
          TCSRWD_BIT (*(struct BIT *)0xFFC0)
                                                    /* Timer Control/Status Register WD
                                                                                                 * /
#define
          B6WI
                    TCSRWD_BIT.b7
                                                    /* Bit-6 Write Disable
#define
         TCWE
                    TCSRWD_BIT.b6
                                                    /* Timer Counter W Write Enable
                                                                                                 * /
#define
         B4WI
                    TCSRWD_BIT.b5
                                                    /* Bit-4 Write Disable
                                                                                                 * /
#define
         TCSRWE
                    TCSRWD_BIT.b4
                                                    /* Timer Control/Status Register W Write Enable */
          B2WI
                    TCSRWD_BIT.b3
                                                    /* Bit-2 Write Disable
#define
                                                                                                 * /
#define
          WDON
                    TCSRWD_BIT.b2
                                                    /* Watchdog Timer ON
                                                                                                 * /
#define
          BOWI
                    TCSRWD_BIT.b1
                                                    /* Bit-0 Write Disable
                    TCSRWD_BIT.b0
#define
          WRST
                                                    /* Watchdog Timer Reset
                    *(volatile unsigned char *)0xFFC1 /* Timer Counter WD
          TCWD
#define
                                                                                                 * /
#define
          TMWD
                    *(volatile unsigned char *)0xFFC2 /* Timer Mode WD
#define
          PDR7_BIT
                   (*(struct BIT *)0xFFDA)
                                                    /* Port Data Register 7
          P74
                    PDR7_BIT.b4
#define
                                                    /* Port Data Register 7 bit4
                                                                                                 * /
          PCR7_BIT
                    (*(struct BIT *)0xFFEA)
                                                    /* Port Control Register 7
#define
#define
          PCR74
                    PCR7_BIT.b4
                                                    /* Port Control Register 7 bit4
#define
         IEGR1_BIT (*(struct BIT *)0xFFF2)
                                                    /* Interupt Edge Select Register 2
                                                                                                 * /
#define
          IEG0
                    IEGR1_BIT.b0
                                                    /* IEG0 Edge Select
                                                                                                 * /
#define
          IENR1_BIT (*(struct BIT *)0xFFF4)
                                                    /* Interrupt Enable Register 1
#define
          TENO
                    IENR1_BIT.b0
                                                    /* IEN0 Inetrrupt Enable
                                                                                                 * /
#define
          IRR1_BIT (*(struct BIT *)0xFFF6)
                                                    /* Interrupt Request Register 1
                                                                                                 */
#define
          IRRI0
                    IRR1_BIT.b0
                                                    /* IRRIO Interrupt Request Register
          PMR1_BIT (*(struct BIT *)0xFFE0)
                                                                                                 * /
#define
                                                    /* Prot Mode Register 1
#define
          IRQ0_SET
                    PMR1_BIT.b4
                                                    /* Prot Mode Register 1 bit4
                                                                                                 * /
```

Feb. 2003

ADE-502-144 16-bit / H8/300H Tiny

Page 12 of 16 http://www.renesas.com/

```
#pragma
       interrupt (IRQ0)
Function Definition
extern void INIT (void);
                             /* SP Set
                                                      * /
void main ( void );
void IRQ0 ( void );
/* RAM define
unsigned int counter_int;
 unsigned char USRF;
                            /* User Flag Erea
#define
    USRF_BIT (*(struct BIT *)&USRF)
             USRF_BIT.b0
#define
       SWONF
#define LDONF
             USRF_BIT.b1
/* Vector Address
#pragma section
                             /* VECTOR SECTOIN SET
void (*const VEC_TBL1[])(void) = {
  INIT
                             /* 00 Reset
};
#pragma section V2
                              /* VECTOR SECTOIN SET
void (*const VEC_TBL2[])(void) = {
 IRQ0
                             /* IRQ0 Interrupt
};
#pragma section
                              /* P
```

Feb. 2003 ADE-502-144

16-bit / H8/300H Tiny

```
/* Main Program
void main ( void )
  set_imask_ccr(1);
                                              /* Interrupt Disable
   TCSRWD = 0x5A;
                                              /* TCWD And TCSRWD Write Enable
   TMWD = 0xFF;
                                              /* Initialize TMWD
   TCWD = 0x10;
                                               /* Initialize TCWD
   P74 = 0;
                                              /* Initialize P74 Terminal Output Level
                                               /* Initialize PCR74 Output Terminal Function */
   PCR74 = 1;
   IEG0 = 1;
                                              /* Initialize IRQ0 Terminal Input Edge
   IRRI0 = 0;
                                               /* Initialize IRQ0 Interrupt Request Flag */
   IRQ0_SET = 1;
                                               /* Initialize IRQ0 Input Terminal
                                                                                     */
   IEN0 = 1;
                                               /* IRQ0 Interrupt Enabie
                                                                                     * /
   SWONF = 0;
                                               /* Initialize SWONF
   LDONF = 0;
                                               /* Initialize LDONF
                                                                                     */
   TCSRWD = 0xF4;
                                               /* Watchdog Timer On
   set_imask_ccr(0);
                                              /* Interrupt Enable
   while(1){
      while(SWONF == 1){
                                              /* SWONF = 1 ?
      }
      counter_int = 0;
                                              /* counter Clear
      do{
         counter_int ++;
                                              /* counter Countup
      }while(counter_int != 0);
                                             /* counter_int = FFFF ?
```

Feb. 2003

ADE-502-144 16-bit / H8/300H Tiny

Page 14 of 16 http://www.renesas.com/

```
if(LDONF == 1){
      P74 = 0;
                                  /* Turn Off
      LDONF = 0;
                                  /* LDONF Clear
    }else{
       P74 = 1;
                                  /* Turn On LED
       LDONF = 1;
                                  /* LDONF set
  }
  TCWD = 0x10;
                                  /* Initialize TCWD
  }
/* IRQ0 Interrupt
void IRQ0 ( void )
  IRRIO = 0;
                                   /* Clear IRRIO
  SWONF = 1;
                                   /* Set SWONF
}
```

#### **Link Address Setting:**

| Section Name | Address |
|--------------|---------|
| CV1          | H'0000  |
| CV2          | H'001C  |
| Р            | H'0100  |
| В            | H'FB80  |

Feb. 2003 ADE-502-144 16-bit / H8/300H Tiny

Page 15 of 16 http://www.renesas.com/

Feb. 2003

ADE-502-144 16-bit / H8/300H Tiny

Page 16 of 16 http://www.renesas.com/