## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

## Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



## H8S Family

## Using the User Branch Function to Clear External WDT during Flash Memory Programming/Erasing

## Introduction

The user branch function enables the execution of a user processing routine once every processing unit of a predetermined size during flash-memory programming or erasing.

The flash-memory programming/erasing processing consists of several steps, including the application of programming pulses and reading for verification. The user branch function can be used to execute a user processing routine in the intervals between these steps.

The sample task of this application note shows how to use the user branch function to clear an external watchdog timer (external WDT) and thus avoid an MCU reset during the erasure of flash memory.

## **Target Device**

H8S/2378R

## Preface

Other than the target device indicated above, the program covered in this application note can be run on H8S devices that have the same I/O registers as those employed by the program. However, since some functional modules may be changed for the addition of functionality etc., be sure to perform a thorough evaluation by confirming the details with the hardware manual for the actual target device.

## Contents

| 1. | Specifications              | 2    |
|----|-----------------------------|------|
| 2. | Applicable Conditions       | 2    |
| 3. | Description of Modules Used | 3    |
| 4. | Principles of Operation     | 6    |
| 5. | Description of Software     | 8    |
| 6. | Documents for Reference     | . 32 |

## 1. Specifications

This sample task shows how to apply the user branch function to clear an external WDT during flash-memory erasure. Specifications of this sample task are given below. An example of the connection for this sample task is shown in figure 1.

- The external WDT is a reset IC with on-chip watchdog timer (M62050) manufactured by Renesas Technology for 3-V power-supply systems. The only functionality of the M62050 watchdog timer used in this sample task is the watchdog timer. The period of the watchdog timer is set to 120 ms. For details, see the M62050 datasheet.
- (2) The external WDT outputs a reset signal when it does not have an incoming clearing signal within 120 ms. As long as the external WDT continues to receive consecutive clearing signals on the external WDT input (WD) pin, the M62050 maintains the RST1 pin at the high level. When input of the clearing signal for the external WDT stops, a low-level signal (reset signal) is output on the RST1 pin to reset the H8S MCU.
- (3) Only one block of EB9 (64-KB area) in the flash memory is selected for erasure. Erasing EB9 (a 64-KB area) takes up to 750 ms. Consequently, when the setting time for the external WDT is 120 ms, a conventional MCU will be reset by the external WDT during processing to erase the flash memory because the interval for clearing the external WDT is greater than the period set for the WDT.
- (4) In this sample task, this is prevented by employing the user branch function to issue external WDT clearing signals on the P10 pin before the interval set for the external WDT elapses. The H8S MCU thus clears the external WDT and continues processing for flash-memory erasure.



Figure 1 External WDT Connection Diagram

## 2. Applicable Conditions

## Table 1 Applicable Conditions

| Item                     | Setting                    |                                            |
|--------------------------|----------------------------|--------------------------------------------|
| Operating frequency      | Input clock                | : 8.25 MHz                                 |
|                          | System clock               | : 33 MHz (input clock frequency $	imes$ 4) |
| Operating mode           | Mode 7 (single chip mode)  |                                            |
|                          | Mode pin settings: MD2 = 2 | 1, MD1 = 1, MD0 = 1                        |
| Onboard programming mode | User program mode          |                                            |

## 3. Description of Modules Used

## 3.1 User Branch Function

The programming processing is performed in 128-byte units. It consists the program pulse application, verify read, and several other steps. Erasing is performed in one divided-block units and consists of several processing steps. The user processing routine can be executed between the steps, this setting for which is called the user branch addition.

## 3.2 Setting FPEFEQ and FUBRA Parameters

To employ the user branch function, the FPEFEQ and FUBRA parameters must be set from the processing to initialize the flash-memory programming and erasing programs.

- The frequency setting bits (F15 to F0) of the FPEFEQ parameter (general register: ER0) are set to the value that corresponds to the current frequency of the CPU clock. The allowable setting range for the FPEFEQ parameter is 8 MHz to 34 MHz<sup>\*</sup>. When the setting is for a frequency beyond this range, an error code is returned in the FPFR parameter of the initialization program and initialization does not proceed.
- The first address of the user branch destination is set in the FUBRA parameter (general register: ER1) and the user branch enable bits (FUBE15 to 0) are set in the FPEFEQ parameter (general register: ER0). To enable the user branch function, set FUBE15–0 = H'AA55. To disable the user branch function, set FUBRA and FUBE15–0 to 0. When the user branch function is made, the user branch destination code must be executed from a space other than the user MAT to be programmed. Furthermore, the destination cannot be set within the area for the downloaded on-chip programs. Execute a RTS instruction to return from user-branch processing to programming processing.

Note: \* 8 to 35 MHz for the H8S/2378.

Detailed descriptions of the FPEFEQ and FUBRA parameters are given in (a) and (b).

(a) Flash programming/erasing frequency parameter (FPEFEQ: general register ER0 of CPU) This parameter sets the operating frequency of the CPU and enables the user branch function.

|          |           | Initial |     |                                                                                                                                                                                                                                                                    |
|----------|-----------|---------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit      | Bit Name  | Value   | R/W | Description                                                                                                                                                                                                                                                        |
| 31 to 16 | FUBE15    |         | R/W | Flash User Branch Enable Bits                                                                                                                                                                                                                                      |
|          | to 0      |         |     | Set these bits to H'AA55 to enable the user branch function.                                                                                                                                                                                                       |
|          |           |         |     | Otherwise, set to H'0000.                                                                                                                                                                                                                                          |
| 15 to 0  | F15 to F0 |         | R/W | Frequency Set                                                                                                                                                                                                                                                      |
|          |           |         |     | Set the operating frequency of the CPU. The setting value must be calculated as the following methods.                                                                                                                                                             |
|          |           |         |     | • The operating frequency which is shown in MHz units must be rounded in a number to three decimal places and be shown in a number of two decimal places.                                                                                                          |
|          |           |         |     | <ul> <li>The value multiplied by 100 is converted to the binary digit and<br/>is written to the FPEFEQ parameter (general register ER0).</li> <li>For example, when the operating frequency of the CPU is 35.000<br/>MHz, the value is thus as follows.</li> </ul> |
|          |           |         |     | • The number to three decimal places of 35.000 is rounded and the value is thus 35.00.                                                                                                                                                                             |
|          |           |         |     | • The formula that 35.00 × 100 = 3500 is converted to the binary digit and B'0000,1101,1010,1100 (H'0DAC) is set to R0.                                                                                                                                            |

(b) Flash user branch address set parameter (FUBRA: general register ER1 of CPU)

This parameter sets the user branch destination address. A specified user routine can be used to perform programming or erasing of processing units of predetermined size. When using the user branch function, set the flash user branch enable bits in FPEFEQ to H'AA55.

|         |          | Initial |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------|----------|---------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit     | Bit Name | Value   | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 31 to 0 | UA31 to  |         | R/W | Flash User Branch Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|         | UA0      |         |     | User branch destination address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|         |          |         |     | The user branch destination should be located in a space in RAM other than that to which on-chip programs are transferred or the external bus space.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|         |          |         |     | Be careful not to cause program runaway by branching to an area<br>without execution codes, and do not destroy an area to which on-<br>chip programs are downloaded or a stack area. The contents of<br>flash memory cannot be guaranteed if program runaway occurs<br>or if download or stack areas are destroyed.<br>The user branch destination processing should not initiate<br>downloading of on-chip programs, initialization, programming, or<br>erasing. Programming or erasing cannot be guaranteed when<br>returning from the user branch destination. Also, take care not to<br>rewrite previously prepared programming data.<br>Furthermore, do not rewrite program/erase interface registers as |
|         |          |         |     | part of the user branch destination processing.<br>After user branch processing completes, use the RTS instruction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|         |          |         |     | to return to the program/erase program.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

## 3.3 User Branch Processing Intervals

The user branch processing interval differs for programming and erasing operations. Table 2 shows the maximum start intervals when the CPU clock frequency is 35 MHz.

## Table 2 Use Branch Processing Start Intervals

|                       | Maximum interval |
|-----------------------|------------------|
| Programming operation | 1 ms             |
| Erasing operation     | 30 ms            |

## 4. Principles of Operation

This sample task shows how to use the user branch function so that the WDT clearing signal is output during flashmemory erasure.

Figure 2 shows the operation of this sample task. Figure 3 shows the timing of operations in this sample task. Details of figures 2 and figure 3 are given below. Points labeled (1) to (4) in figures 2 and 3 correspond to descriptions (1) to (4) below.

- (1) In this sample task, a power-on reset is applied in user mode. Input of a falling edge to the  $\overline{IRQ0}$  pin causes a transition to user program mode and then initiates erasure processing.
- (2) During initialization processing for flash-memory erasure, parameters FPEFEQ and FUBRA are set to enable the user branch function. These settings allow the execution of user branch processing between the steps for erasing flash memory.
- (3) The initiation interval for user branch processing during erasure processing is up to 30 ms. Since the user branch processing inverts the output on the P10 pin, a high-level signal (external WDT clearing signal) is output on the P10 pin and clears the external WDT at least once every 60 ms (30 ms × 2). This clearing interval is less than the external WDT setting time (120 ms), allowing continued operation without resetting of flash-memory erasure processing by the WDT.
- (4) When the erasure of flash memory is complete, a transition is made to user mode. At this point, the external WDT is cleared by normal user processing.



Figure 2 Details of Operation



Figure 3 Operation Timing



## 5. Description of Software

## 5.1 **Operating Environment**

## Table 3 Operating Environment

| Item               | Details                                                            |
|--------------------|--------------------------------------------------------------------|
| Development tool   | High-performance Embedded Workshop Ver.4.03.00                     |
| C/C++ compiler     | H8S,H8/300 SERIES C/C++ Compiler Ver6.02.00                        |
|                    | (manufactured by Renesas Technology)                               |
|                    | Option settings:                                                   |
|                    | -cpu = 2000A:24, -code = machinecode, -optimize = 1, -regparam = 3 |
|                    | <pre>-speed = (register,shift,struct,expression)</pre>             |
| Optimizing linkage | Optimizing Linkage Editor Ver.9.03.00                              |
| editor             | (manufactured by Renesas Technology)                               |
|                    | Option settings:                                                   |
|                    | -rom = PFL_Code = RAM                                              |

## Table 4 Section Settings

| Address  | Section Name | Description                                        |
|----------|--------------|----------------------------------------------------|
| H'001000 | Р            | Program area                                       |
|          | PFL_Code     | Area where the erasing-procedure program is stored |
| H'010000 | CSMPL        | Target area for erasure = erase block 9 (EB9)      |
| H'FF4000 | RAM          | Area for transfer of the erasing-procedure program |

## Table 5 Vector Table for Interrupt Exception Handling

| Exception Handling Source | Vector No. | Address in<br>Vector Table | Destination Interrupt-Processing<br>Function |
|---------------------------|------------|----------------------------|----------------------------------------------|
| Reset                     | 0          | H'000000                   | init                                         |

## 5.2 List of Functions

A list of functions for the main program is given in table 6. A list of functions for the flash-memory erasure procedure program is given in table 7. The hierarchy of calls in the user program is shown in figure 4.

| Table 6 | List of Functions for Main Program |  |
|---------|------------------------------------|--|
|---------|------------------------------------|--|

| Function Name | Function                                                                                                  |
|---------------|-----------------------------------------------------------------------------------------------------------|
| init          | Initialization routine                                                                                    |
|               | Releases the modules from module stop mode, configures the clocks, and calls the main function.           |
| main          | Main routine                                                                                              |
|               | Transfers the flash-memory erasing-procedure program to the on-chip RAM and calls the flew_main function. |
| copyfzram     | Transfers the flash-memory erasure procedure program to the on-chip RAM.                                  |

## Table 7 List of Functions for Flash-Memory Erasure Procedure Program

| Function Name | Function                                                                                                                    |
|---------------|-----------------------------------------------------------------------------------------------------------------------------|
| flew_main     | Main routine of the flash-memory erasure procedure program                                                                  |
| download      | Download of on-chip erasing program                                                                                         |
| fw_init       | Flash-memory erasure initialization                                                                                         |
|               | Sets the FPEFEQ and FUBRA parameters.                                                                                       |
| erase_process | Flash-memory erasure                                                                                                        |
| UB_WDTclear   | User branch processing                                                                                                      |
|               | User processing routine at the user branch destination. This produces clearing signals for the external WDT on the P10 pin. |

| Main program                                                                       |  |
|------------------------------------------------------------------------------------|--|
| Flash memory erasing procedure program<br>flew_main download fw_init erase_process |  |
| UB_WDTclear<br>[User branch processing]                                            |  |

## Figure 4 Hierarchical Structure

#### 5.3 **Description of Constants**

A list of constants for the flash-memory erasure procedure program is given Table 8 and table 9.

## Table 8 List of Symbolic Constants

| Constant  |                     |                                                                                |               |
|-----------|---------------------|--------------------------------------------------------------------------------|---------------|
| Name      | Setting             | Description                                                                    | Used In       |
| WKAREA    | 0                   | Specifies the destination address for downloading of                           | download      |
|           |                     | an on-chip program.                                                            |               |
|           |                     | <ol> <li>Sets the address where downloading starts to<br/>H'FF9000.</li> </ol> |               |
|           |                     | <ol> <li>Sets the address where downloading starts to<br/>H'FFA000.</li> </ol> |               |
|           |                     | <ol> <li>Sets the address where downloading starts to<br/>H'FFB000.</li> </ol> |               |
|           |                     | <ol> <li>Sets the address where downloading starts to<br/>H'FF8000.</li> </ol> |               |
| CLOCK     | 3300                | System Clock                                                                   | fw_init       |
|           |                     | Set $33.00 \times 100 = 3300$ when the system clock is                         |               |
|           |                     | 33.00 MHz.                                                                     |               |
| DWNLDTOP  | 0x00FF8000          | Start address to download the on-chip program                                  |               |
| FLSHWK    | (WKAREA==3?D        | Used to calculate the address where downloading of                             | —             |
|           | WNLDTOP:(DWN        | an on-chip program starts                                                      |               |
|           | LDTOP+((1+WKA       |                                                                                |               |
|           | REA)*0x1000)))      |                                                                                |               |
| DPFR      | *(volatile unsigned | Start address to store the return value of the on-chip                         | download      |
|           | char *)FLSHWK       | program download result                                                        |               |
| ERASE_ENT | (FLSHWK+0x10)       | Start address of the erasing program                                           | erase_process |
| INIT_ENT  | (FLSHWK+0x20)       | Start address of the initialization program                                    | fw_init       |

## Table 9 List of const Constants

|               | Variable/Array        |           |                                                                                                                      |         |
|---------------|-----------------------|-----------|----------------------------------------------------------------------------------------------------------------------|---------|
| Туре          | Name                  | Setting   | Description                                                                                                          | Used In |
| unsigned char | SAMPLEDT<br>[0x10000] | H'00 H'00 | Array used to write 0 to all locations in EB9 (64-KB area).                                                          | —       |
|               |                       |           | This is a dummy array that is only used<br>to test the operation of the erasing<br>program and is not used in actual |         |
|               |                       |           | operations.                                                                                                          |         |



## 5.4 Description of Functions for Main Program

## 5.4.1 init Function

1. Functional overview

Initialization routine: releases the modules from module stop mode, configures the clocks, and calls the main function.

- 2. Arguments None
- 3. Return value None

 Description of internal registers used The internal registers used in this sample task are listed below. Note that the settings shown below are for this sample task and are not initial values.

| • Sys | stem clock conti | rol register ( | SCKCR) | Number of bits: 8          | Address: H'FFFF3B |
|-------|------------------|----------------|--------|----------------------------|-------------------|
| Bit   | Bit Name         | Setting        | R/W    | Function                   |                   |
| 2     | SCK2             | 0              | R/W    | System Clock Select 2 to 0 |                   |
| 1     | SCK1             | 0              | R/W    | Select the division ratio. |                   |
| 0     | SCK0             | 0              | R/W    | 000: 1/1                   |                   |

| • Mo | • Mode control register (MDCR) |         |     | Number of bits: 8 Address: H'FFFF3E                                                                                                                                                                                                                           |
|------|--------------------------------|---------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit  | Bit Name                       | Setting | R/W | Function                                                                                                                                                                                                                                                      |
| 2    | MDS2                           | *       | R   | Mode Select 2 to 0                                                                                                                                                                                                                                            |
| 1    | MDS1                           | *       | R   | These bits indicate the input levels at pins MD2 to MD0 (the current                                                                                                                                                                                          |
| 0    | MDS0                           | *       | R   | operating mode). Bits MD2 to MD0 correspond to MD2 to MD0.<br>MDS2 to MDS0 are read-only bits and they cannot be modified.<br>The mode pin (MD2 to MD0) input levels are latched into these bits<br>when MDCR is read. These latches are released by a reset. |

Note: \* Determined by the settings on pins MD2 to MD0.

• MSTPCRH and MSTPCRL control module stop mode. Setting a bit to 1 makes the corresponding module enter the module stop mode, while clearing the bit to 0 release the module from module stop mode.

| • Mc | • Module stop control register H (MSTPCRH) |         |     | CRH) Number of bits: 8 Address: H'FFFF40                            |  |  |  |  |
|------|--------------------------------------------|---------|-----|---------------------------------------------------------------------|--|--|--|--|
| Bit  | Bit Name                                   | Setting | R/W | Target Module                                                       |  |  |  |  |
| 15   | ACSE                                       | 0       | R/W | All-Module-Clocks-Stop Mode Enable                                  |  |  |  |  |
|      |                                            |         |     | Enables or disables all-module-clocks-stop mode, in which, when     |  |  |  |  |
|      |                                            |         |     | the CPU executes a SLEEP instruction after module stop mode         |  |  |  |  |
|      |                                            |         |     | has been set for all the on-chip peripheral functions controlled by |  |  |  |  |
|      |                                            |         |     | MSTPCR or the on-chip peripheral functions except the TMR.          |  |  |  |  |
|      |                                            |         |     | 0: All-module-clocks-stop mode disabled                             |  |  |  |  |
|      |                                            |         |     | 1: All-module-clocks-stop mode enabled                              |  |  |  |  |
| 14   | MSTP14                                     | 1       | R/W | EXDMA controller (EXDMAC)                                           |  |  |  |  |
| 13   | MSTP13                                     | 1       | R/W | DMA controller (DMAC)                                               |  |  |  |  |
| 12   | MSTP12                                     | 1       | R/W | Data transfer controller (DTC)                                      |  |  |  |  |
| 11   | MSTP11                                     | 1       | R/W | 16-bit timer-pulse unit (TPU)                                       |  |  |  |  |
| 10   | MSTP10                                     | 1       | R/W | Programmable pulse generator (PPG)                                  |  |  |  |  |
| 9    | MSTP9                                      | 1       | R/W | D/A converter (channels 0 and 1)                                    |  |  |  |  |
| 8    | MSTP8                                      | 1       | R/W | D/A converter (channels 2 and 3)                                    |  |  |  |  |

| • Mo | • Module stop control register L (MSTPCRL) |         |     | CRL) Number of bits: 8                   | Address: H'FFFF41 |  |  |
|------|--------------------------------------------|---------|-----|------------------------------------------|-------------------|--|--|
| Bit  | Bit Name                                   | Setting | R/W | Target Module                            |                   |  |  |
| 7    | MSTP7                                      | 1       | R/W | D/A converter (channels 4 and 5)         |                   |  |  |
| 6    | MSTP6                                      | 1       | R/W | A/D converter                            |                   |  |  |
| 5    | MSTP5                                      | 1       | R/W | Serial communicationsinterface_4 (SCI_4) |                   |  |  |
| 4    | MSTP4                                      | 1       | R/W | Serial communicationsinterface_3 (SCI_3) |                   |  |  |
| 3    | MSTP3                                      | 1       | R/W | Serial communicationsinterface_2 (SCI_2) |                   |  |  |
| 2    | MSTP2                                      | 1       | R/W | Serial communicationsinterface_1 (SCI_1) |                   |  |  |
| 1    | MSTP1                                      | 1       | R/W | Serial communicationsinterface_0 (SCI_0) |                   |  |  |
| 0    | MSTP0                                      | 1       | R/W | 8-bit timer (TMR)                        |                   |  |  |

• EXMSTPCR performs all-module-clocks-stop mode control with MSTPCR. When entering all-module-clocks-stop mode, set EXMSTPCR to H'FFFF. Otherwise, set EXMSTPCR to H'FFFD.

| • Extens | ion module st | op control re | egister H | Number of bits: 8  | Address: H'FFFF42          |            |
|----------|---------------|---------------|-----------|--------------------|----------------------------|------------|
| Bit      | Bit Name      | Setting       | R/W       | Target Module      |                            |            |
| 15 to 12 |               | 0             | R/W       | Reserved           |                            |            |
|          |               |               |           | Read/write is enab | led. 1 should be written i | n writing. |

| • Exte | ension module | stop control | register l | L (EXMSTPCRL)                      | Number of bits: 8 | Address: H'FFFF43 |
|--------|---------------|--------------|------------|------------------------------------|-------------------|-------------------|
| Bit    | Bit Name      | Setting      | R/W        | Target Module                      |                   |                   |
| 4      | MSTP20        | 1            | R/W        | I <sup>2</sup> C bus interface 2_1 | (IIC2_1)          |                   |
| 3      | MSTP19        | 1            | R/W        | I <sup>2</sup> C bus interface 2_0 | ) (IIC2_0)        |                   |

| • PL | • PLL control register (PLLCR) |         |     | Number of bits: 8 Address: H'FFFF45                                                       |
|------|--------------------------------|---------|-----|-------------------------------------------------------------------------------------------|
| Bit  | Bit Name                       | Setting | R/W | Function                                                                                  |
| 1    | STC1                           | 1       | R/W | Frequency Multiplication Factor                                                           |
| 0    | STC0                           | 0       | R/W | These bits specify the frequency multiplication factor used by the PLL circuit.<br>10: ×4 |

## 5. Flowchart



## 5.4.2 main Function

## 1. Functional overview

Main routine: transfers the flash-memory erasure procedure program to the on-chip RAM and calls the flew\_main function.

- 2. Arguments None
- 3. Return value None
- 4. Description of internal registers used The internal registers used in this sample task are listed below. Note that the settings shown below are for this sample task and are not initial values.

| • IRO | Q pin select regi  | ster (ITSR)    |        |                      | Number of bits: 16          | Address: H'FFFE16 |
|-------|--------------------|----------------|--------|----------------------|-----------------------------|-------------------|
| Bit   | Bit Name           | Setting        | R/W    | Function             |                             |                   |
| 0     | ITS0               | 0              | R/W    | Selects IRQ0 input   | pin.                        |                   |
|       |                    |                |        | 0: P50               |                             |                   |
|       |                    |                |        | 1: P80               |                             |                   |
| • IR( | Q sense control    | register L (I  | SCRL)  |                      | Number of bits: 16          | Address: H'FFFE1C |
| Bit   | Bit Name           | Setting        | R/W    | Function             |                             |                   |
| 1     | IRQ0SCB            | 0              | R/W    | IRQ0 Sense Contro    | ol B                        |                   |
| 0     | IRQ0SCA            | 1              | R/W    | IRQ0 Sense Contro    | ol A                        |                   |
|       |                    |                |        | 01: Interrupt reques | st generated at falling edg | e of IRQ0.        |
|       |                    |                |        |                      |                             |                   |
| • Por | rt 1 data directio | on register (I | PIDDR) |                      | Number of bits: 8           | Address: H'FFFE20 |
| Bit   | Bit Name           | Setting        | R/W    | Function             |                             |                   |
| 0     | P10DDR             | 1              | R/W    | 0: Sets the P10 pin  | as input.                   |                   |
|       |                    |                |        | 1: Sets the P10 pin  | as output.                  |                   |
|       |                    |                |        |                      |                             |                   |
| • Por | rt D data directio | on register (  | PDDDR) |                      | Number of bits: 8           | Address: H'FFFE2C |
| Bit   | Bit Name           | Setting        | R/W    | Function             |                             |                   |
| 7     | PD7DDR             | 1              | R/W    | 0: Sets the PD7 pir  | as input.                   |                   |
|       |                    |                |        | 1: Sets the PD7 pir  |                             |                   |

| • IRQ | ) status register | (ISR)   |                                                                                    | Number of bits: 16 Address: H'FFFF34                                                                                                                                                                                             |  |  |  |  |
|-------|-------------------|---------|------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bit   | Bit Name          | Setting | R/W                                                                                | Function                                                                                                                                                                                                                         |  |  |  |  |
| 0     | IRQ0F             |         | R/(W)*                                                                             |                                                                                                                                                                                                                                  |  |  |  |  |
|       |                   |         |                                                                                    | Occurrence of the interrupt sources selected by ISCR                                                                                                                                                                             |  |  |  |  |
|       |                   |         | <ul><li>[Clearing condition]</li><li>Writing of 0 after having read as 1</li></ul> |                                                                                                                                                                                                                                  |  |  |  |  |
|       |                   |         |                                                                                    | <ul> <li>Execution of interrupt exception handling when low-level detection is set and IRQ0 input is high</li> <li>Execution of IRQ0 interrupt exception handling when falling, rising, or both-edge detection is set</li> </ul> |  |  |  |  |
|       |                   |         |                                                                                    | <ul> <li>The DTC activation by an IRQ0 interrupt, and clearing of the<br/>DISEL bit in MRB of the DTC to 0</li> </ul>                                                                                                            |  |  |  |  |
|       |                   |         |                                                                                    |                                                                                                                                                                                                                                  |  |  |  |  |
| • Por | t 1 data register | (P1DR)  |                                                                                    | Number of bits: 8 Address: H'FFFF60                                                                                                                                                                                              |  |  |  |  |
| Bit   | Bit Name          | Setting | R/W                                                                                | Function                                                                                                                                                                                                                         |  |  |  |  |
| 0     | P10DR             | 0/1     | R/W                                                                                | 0: The P10 pin is low.                                                                                                                                                                                                           |  |  |  |  |

| • Por | rt D data registe | r (PDDR) |     |                        | Number of bits: 8 | Address: H'FFFF6C |
|-------|-------------------|----------|-----|------------------------|-------------------|-------------------|
| Bit   | Bit Name          | Setting  | R/W | Function               |                   |                   |
| 7     | PD7DR             | 0/1      | R/W | 0: The PD7 pin is low. |                   |                   |
|       |                   |          |     | 1: The PD7 pin is high |                   |                   |

1: The P10 pin is high.



## 5. Flowchart



## 5.4.3 copyfzram Function

1. Functional overview

This function transfers the flash-memory erasure procedure program to the on-chip RAM.

- 2. Arguments None
- 3. Return value None
- 4. Description of internal registers used None
- 5. Flowchart





## 5.5 Description of Functions for the Flash-Memory Erasure Procedure Program

## 5.5.1 flew\_main Function

## 1. Functional overview

Main routine of the flash-memory erasure procedure program

- 2. Arguments None
- 3. Return value

| Туре          | Description  |  |
|---------------|--------------|--|
| unsigned char | Error status |  |

## 4. Description of internal registers used

The internal registers used in this sample task are listed below. Note that the settings shown below are for this sample task and are not initial values.

| • Fla | sh erase code se | elect register | (FECS) | Number of bits: 8                                                                                       | Address: H'FFFFC6 |
|-------|------------------|----------------|--------|---------------------------------------------------------------------------------------------------------|-------------------|
| Bit   | Bit Name         | Setting        | R/W    | Function                                                                                                |                   |
| 0     | EPVB             | 1              | R/W    | Erase Pulse Verify Block<br>Selects the erasing program.<br>0: On-chip erasing program is not selected. |                   |
|       |                  |                |        | [Clear condition] Completion of transfer<br>1: On-chip erasing program is selected.                     |                   |

| • Port | 1 data register | (P1DR)  |     |                        | Number of bits: 8 | Address: H'FFFF60 |
|--------|-----------------|---------|-----|------------------------|-------------------|-------------------|
| Bit    | Bit Name        | Setting | R/W | Function               |                   |                   |
| 0      | P10DR           | 0/1     | R/W | 0: The P10 pin is low. |                   |                   |
|        |                 |         |     | 1: The P10 pin is high |                   |                   |

| • Sys | System control register (SYSCR) |         |     | Number of bits: 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Address: H'FFFF3D                                                                                                         |
|-------|---------------------------------|---------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|
| Bit   | Bit Name                        | Setting | R/W | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                           |
| 3     | FLSHE                           | 0/1     | R/W | <ul> <li>Flash-Memory Control Register Enable</li> <li>Controls CPU access to the flash-memory</li> <li>is set to 1, the flash-memory control register</li> <li>written to. If this bit is cleared to 0, the flash</li> <li>registers are not selected. At this time, the</li> <li>memory control registers are maintained. T</li> <li>to 0 in other than flash-memory version.</li> <li>0: Flash-memory control registers are not selected</li> <li>H'FFFFC4 to H'FFFFCF</li> <li>1: Flash-memory control registers are sele</li> <li>to H'FFFFCF</li> </ul> | ers can be read from and<br>n-memory control<br>contents of the flash-<br>'his bit should be written<br>selected for area |



## 5. Flowchart





## 5.5.2 download Function

1. Functional overview

This function downloads the on-chip erasing program.

2. Arguments

None

3. Return value

| Туре          | Description                         |
|---------------|-------------------------------------|
| unsigned char | Download pass/fail result (DPFR)    |
|               | Return value of the download result |

4. Description of internal registers used

The internal registers used in this sample task are listed below. Note that the settings shown below are for this sample task and are not initial values.

| • Flas | • Flash key code register (FKEY) |         | )   | Number of bits: 8 Address: H'FFFFC8                                                               |
|--------|----------------------------------|---------|-----|---------------------------------------------------------------------------------------------------|
| Bit    | Bit Name                         | Setting | R/W | Function                                                                                          |
| 7      | K7                               | 1       | R/W | Key Code                                                                                          |
| 6      | K6                               | 0       | R/W | When H'A5 is written to FEKY, writing to the SCO bit in FCCS is                                   |
| 5      | K5                               | 1       | R/W | valid. When the value other than H'A5 is written to FKEY, 1 cannot                                |
| 4      | K4                               | 0       | R/W | be written to the SCO bit. Therefore downloading to the on-chip                                   |
| 3      | K3                               | 0       | R/W | RAM cannot be executed.                                                                           |
| 2      | K2                               | 1       | R/W | Only when H'5A is written, programming/erasing can be executed.                                   |
| 1      | K1                               | 0       | R/W | Even if the on-chip programming/erasing program is executed, the                                  |
| 0      | K0                               | 1       | R/W | flash memory cannot be programmed or erased when the value other than H'5A is written to FKEY.    |
|        |                                  |         |     | H'A5: Writing to the SCO bit is enabled (The SCO bit cannot be set by the value other than H'A5.) |
|        |                                  |         |     | H'5A: Programming/erasing is enabled (The value other than H'A5 is in software protection state.) |
|        |                                  |         |     | H'00: Initial value                                                                               |

| • Fla | ash transfer desti | ination addre | ess regist | er (FTDAR)         | Number of bits: 8              | Address: H'FFFFCA      |
|-------|--------------------|---------------|------------|--------------------|--------------------------------|------------------------|
| Bit   | Bit Name           | Setting       | R/W        | Function           |                                |                        |
| 7     | TDER               | 0             | R/W        | Transfer Destina   | tion Address Setting Error     |                        |
|       |                    |               |            | This bit is set to | 1 when the address specified   | ed by bits TDA6 to     |
|       |                    |               |            |                    | he start address to downloa    |                        |
|       |                    |               |            | •                  | . Whether or not the range     |                        |
|       |                    |               |            |                    | the range of H'00 to H'03      |                        |
|       |                    |               |            |                    | is downloaded by setting the   |                        |
|       |                    |               |            |                    | his bit is cleared to 0 before | 0                      |
|       |                    |               |            | H'00 to H'03.      | specified by TDA6 to TDA0      | is within the range of |
|       |                    |               |            |                    | cified by bits TDA6 to TDA     | Ω is within the range  |
|       |                    |               |            |                    | cified by is TDA6 to TDA0      | -                      |
|       |                    |               |            |                    | he download is stopped.        |                        |
| 6     | TDA6               | 0             | R/W        | Transfer Destina   |                                |                        |
| 5     | TDA5               | 0             | R/W        | Specifies the sta  | rt address to download. H'(    | 00 to H'03 can be      |
| 4     | TDA4               | 0             | R/W        | •                  | ig that the start address in t |                        |
| 3     | TDA3               | 0             | R/W        | can be specified   | in units of 4 KB.              |                        |
| 2     | TDA2               | 0             | R/W        | H'00: Sets the ad  | ddress where downloading       | starts to H'FF9000.    |
| 1     | TDA1               | 0             | R/W        | H'01: Sets the ad  | ddress where downloading       | starts to H'FFA000.    |
| 0     | TDA0               | 0             | R/W        |                    | ddress where downloading       |                        |
|       |                    |               |            | H'03: Sets the ad  | ddress where downloading       | starts to H'FF8000.    |
|       |                    |               |            |                    | tting prohibited. Specifying   |                        |
|       |                    |               |            | TDER bit to        | o 1 and stops the download     | 1.                     |

|     | ash code control |         | -     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|------------------|---------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Bit Name         | Setting | R/W   | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 4   | FLER             |         | R     | <ul> <li>Flash-Memory Error</li> <li>Indicates an error occurs during programming and erasing flash memory. When FLER is set to 1, flash memory enters the error protection state. This bit is initialized at transition to a power-on reset or hardware standby mode. When FLER is set to 1, high voltage is applied to the internal flash memory. To reduce the damage to flash memory, the reset must be released after the reset period of 100 μs which is longer than normal.</li> <li>0: Flash memory operates normally. Programming/erasing protection for flash memory (error protection) is invalid. [Clearing condition] At a power-on reset or in hardware standby mode</li> <li>1: Indicates an error occurs during programming/erasing flash memory. Programming/erasing protection for flash memory (error protection) is invalid. [Clearing condition] At a power-on reset or in hardware standby mode</li> <li>1: Indicates an error occurs during programming/erasing flash memory. Programming/erasing protection for flash memory (error protection) is valid.</li> <li>[Setting condition]</li> <li>Occurrence of an interrupt, such as NMI during programming/erasing flash memory (including a vector read or an instruction fetch)</li> <li>Execution of the SLEEP instruction during programming/erasing flash memory</li> <li>Obtainment of bus mastership by a bus master other than the CPU, such as the DMAC, DTC, or BREQ during programming/erasing flash memory</li> </ul> |
| 0   | SCO              | 0       | (R)/W | <ul> <li>programming/erasing flash memory</li> <li>Source Program Copy Operation</li> <li>Requests the on-chip programming/erasing program to be</li> <li>downloaded to the on-chip RAM. When this bit is set to 1, the on-</li> <li>chip program which is selected by FPCS/FECS is automatically</li> <li>downloaded in the on-chip RAM specified by FTDAR. In order to</li> <li>set this bit to 1, H'A5 must be written to FKEY, and this operation</li> <li>must be executed in the on-chip RAM.</li> <li>Four NOP instructions must be executed immediately after setting</li> <li>this bit to 1. Since this bit is cleared to 0 when download is</li> <li>completed, this bit cannot be read as 1. All interrupts must be</li> <li>disabled. This should be made in the user system.</li> <li>0: Download of the on-chip programming/erasing program to the</li> <li>on-chip RAM is not executed</li> <li>[Clear condition] Completion of download</li> <li>1: Request for downloading of the on-chip programming/erasing</li> <li>program to the on-chip RAM has been issued</li> <li>[Setting condition] Writing of 1 to this bit while both of the</li> <li>following conditions are satisfied</li> <li>(1) Writing of H'A5 to FKEY</li> <li>(2) Execution from the on-chip RAM is in progress.</li> </ul>                                                                                                                                                                                                                                                                                                                                    |

|     | <ul> <li>Download pass/fail result parameter (DPFR)</li> <li>(Single byte of start address specified by FTDAR)</li> </ul>                       |         |     |                                                                                                                                                                                                                                            |  |  |  |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Th  | This parameter indicates the return value of the download result. The value of DPFR can be used to determine if downloading is executed or not. |         |     |                                                                                                                                                                                                                                            |  |  |  |
| Bit | Bit Name                                                                                                                                        | Setting | R/W | Function                                                                                                                                                                                                                                   |  |  |  |
| 2   | SS                                                                                                                                              |         | R/W | Source Select Error Detect                                                                                                                                                                                                                 |  |  |  |
|     |                                                                                                                                                 |         |     | Only one type for the on-chip program which can be downloaded<br>can be specified. When more than two types of the program are<br>selected, the program is not selected, or the program is selected<br>without mapping, error is occurred. |  |  |  |
|     |                                                                                                                                                 |         |     | 0: Download program can be selected normally                                                                                                                                                                                               |  |  |  |
|     |                                                                                                                                                 |         |     | <ol> <li>Download error is occurred (multi-selection or program which is<br/>not mapped is selected)</li> </ol>                                                                                                                            |  |  |  |
| 1   | FK                                                                                                                                              |         | R/W | Flash Key Register Error Detect                                                                                                                                                                                                            |  |  |  |
|     |                                                                                                                                                 |         |     | Returns the check result whether the value of FKEY is set to H'A5.<br>0: KEY setting is normal (FKEY = H'A5)                                                                                                                               |  |  |  |
|     |                                                                                                                                                 |         |     | 1: Setting value of FKEY becomes error (FKEY = value other than H'A5)                                                                                                                                                                      |  |  |  |
| 0   | SF                                                                                                                                              |         | R/W | Success/Fail                                                                                                                                                                                                                               |  |  |  |
|     |                                                                                                                                                 |         |     | Returns the result whether download is ended normally or not. The determination result whether program that is downloaded to the on-<br>chip RAM is read back and then transferred to the on-chip RAM is returned.                         |  |  |  |
|     |                                                                                                                                                 |         |     | <ul><li>0: Downloading on-chip program is ended normally (no error)</li><li>1: Downloading on-chip program is ended abnormally (error occurs)</li></ul>                                                                                    |  |  |  |



## 5. Flowchart



## 5.5.3 fw\_init Function

1. Functional overview Initialization for flash-memory erasure processing

This function set the FPEFEQ and FUBRA parameters.

2. Arguments

None

3. Return value

| Туре          | Description                               |
|---------------|-------------------------------------------|
| unsigned char | Flash pass/fail parameter (FPFR)          |
|               | Return value of the initialization result |

- 4. Description of internal registers used The internal registers used in this sample task are listed below. Note that the settings shown below are for this sample task and are not initial values.
- Flash programming/erasing frequency parameter (FPEFEQ) (General register ER0 of CPU)

This parameter sets the operating frequency of the CPU and enables the user branch function.

| Bit      | Bit Name  | Setting | R/W | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|----------|-----------|---------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31 to 16 | FUBE15 to | H'AA55  | R/W | Flash User Branch Enable Bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|          | 0         |         |     | Set to H'AA55 if the user branch function is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|          |           |         |     | Otherwise, set to H'0000.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 15 to 0  | F15 to F0 | CLOCK   | R/W | Frequency Set                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|          |           |         |     | <ul> <li>Set the operating frequency of the CPU. When using the frequency multiplication factor of the PLL, set the frequency obtained by the multiplication. The setting value must be calculated as the following methods.</li> <li>The operating frequency which is shown in MHz units must be rounded in a number to three decimal places and be shown in a number of two decimal places.</li> <li>The value multiplied by 100 is converted to the binary digit and is written to the FPEFEQ parameter (general register ER0). For example, when the operating frequency of the CPU is 35.000 MHz, the value is as follows.</li> <li>(1) The number to three decimal places of 35.000 is rounded and the value is thus 35.00.</li> <li>(2) The formula that 35.00 × 100 = 3500 is converted to the binary digit and B'0000, 1101, 1010, 1100 (H'0CE4) is set to ER0.</li> </ul> |

• Flash user branch address setting parameter (FUBRA)

(General register ER1 of CPU)

This parameter sets the user branch destination address. A specified user routine can be used to perform programming or erasing of processing units of predetermined size. When using the user branch function, set the flash user branch enable bits in FPEFEQ to H'AA55 in addition to the settings in this register.

| Bit   | Bit Name | Setting                           | R/W | Function                                                                                                                                                                                                                                                                                                                                                                             |
|-------|----------|-----------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31 to | UA31 to  | Start address                     | R/W | User branch destination address                                                                                                                                                                                                                                                                                                                                                      |
| 0     | UA0      | of the<br>UB_WDTclear<br>function |     | The user branch destination should be located in a space in RAM other than that to which internal programs are transferred or the external bus space.                                                                                                                                                                                                                                |
|       |          |                                   |     | Be careful not to cause program runaway by branching to an<br>area without execution codes, and do not destroy an area to<br>which internal programs are downloaded or a stack area.<br>The contents of flash memory cannot be guaranteed if<br>program runaway occurs or if download or stack areas are<br>destroyed.<br>The user branch destination processing should not initiate |
|       |          |                                   |     | downloading of internal programs, initialization,<br>programming, or erasing. Programming or erasing cannot be<br>guaranteed when returning from the user branch destination.<br>Also, take care not to rewrite previously prepared<br>programming data.                                                                                                                             |
|       |          |                                   |     | Furthermore, do not rewrite program/erase interface<br>registers as part of the user branch destination processing.<br>After user branch processing completes, use the RTS<br>instruction to return to the program/erase program.                                                                                                                                                    |

• Flash pass/fail parameter (FPFR)

(General register R0L of CPU)

This parameter indicates the return value of the initialization result.

| Bit | Bit Name | Setting | R/W | Function                                                                                                                                                                                                                                                                                |
|-----|----------|---------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2   | BR       |         | R/W | User Branch Error Detect                                                                                                                                                                                                                                                                |
|     |          |         |     | Returns the check result whether the specified user branch<br>destination address is in the area other than the storage area of the<br>programming/erasing program which has been downloaded.<br>0: User branch address setting is normal<br>1: User branch address setting is abnormal |
| 1   | FQ       | _       | R/W | Frequency Error Detect                                                                                                                                                                                                                                                                  |
|     | , a      |         |     | Returns the check result whether the specified operating frequency<br>of the CPU is in the range of the supported operating frequency.<br>0: Setting of operating frequency is normal<br>1: Setting of operating frequency is abnormal                                                  |
| 0   | SF       | _       | R/W | Success/Fail<br>Indicates whether initialization is completed normally.<br>0: Initialization is ended normally (no error)<br>1: Initialization is ended abnormally (error occurs)                                                                                                       |



## 5. Flowchart





#### 5.5.4 erase\_process Function

## 1. Functional overview

Flash-memory erasure processing

### 2. Argument

| Туре          | Variable Name | Description        |
|---------------|---------------|--------------------|
| unsigned long | febs          | Erase-block number |

## 3. Return value

| Туре          | Description                                   |
|---------------|-----------------------------------------------|
| unsigned char | Flash pass/fail parameter (FPFR)              |
|               | Return value of the erasing processing result |

## 4. Description of internal registers used

The internal registers used in this sample task are listed below. Note that the settings shown below are for this sample task and are not initial values.

| • Flash key code register (FKEY) |          |         | )   | Number of bits: 8 Address: H'FFFFC8                                                                                        |
|----------------------------------|----------|---------|-----|----------------------------------------------------------------------------------------------------------------------------|
| Bit                              | Bit Name | Setting | R/W | Function                                                                                                                   |
| 7                                | K7       | 0       | R/W | Key Code                                                                                                                   |
| 6                                | K6       | 1       | R/W | When H'A5 is written to FKEY, writing to the SCO bit in FCCS is                                                            |
| 5                                | K5       | 0       | R/W | valid. When the value other than H'A5 is written to FKEY, 1 cannot                                                         |
| 4                                | K4       | 1       | R/W | be written to the SCO bit. Therefore downloading to the on-chip                                                            |
| 3                                | K3       | 1       | R/W | RAM cannot be executed.                                                                                                    |
| 2                                | K2       | 0       | R/W | Only when H'5A is written, programming/erasing can be executed.                                                            |
| 1                                | K1       | 1       | R/W | Even if the on-chip programming/erasing program is executed, the                                                           |
| 0                                | K0       | 0       | R/W | flash memory cannot be programmed or erased when the value other than H'5A is written to FKEY.                             |
|                                  |          |         |     | H'A5: Writing to the SCO bit is enabled (The SCO bit cannot be set by the value other than H'A5.)                          |
|                                  |          |         |     | H'5A: Programming/erasing is enabled (any value other than H'A5 places the flash memory in the software-protection state.) |
|                                  |          |         |     | H'00: Initial value                                                                                                        |

| • Fla | ash pass/fail para                                             | meter (FPF | R)  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|-------|----------------------------------------------------------------|------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|       | eneral register R                                              |            |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| Th    | This parameter returns value of the erasing processing result. |            |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| Bit   | Bit Name                                                       | Setting    | R/W | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 6     | MD                                                             | _          | R/W | Erasing Mode Related Setting Error Detect<br>Returns the check result of whether the error protection state is<br>entered. When the error protection state is entered, 1 is written to<br>this bit. The error protection state can be confirmed with the FLER<br>bit in FCCS.<br>0: FLER setting is normal (FLER = 0)<br>1: FLER = 1 and erasing cannot be performed                                                                                                                                                                                                                                                                                            |  |
| 5     | EE                                                             | _          | R/W | Erasure Execution Error Detect<br>1 is returned to this bit when the user MAT could not be erased or<br>when flash-memory related register settings are partially changed<br>on returning from the user branch processing. If this bit is set to 1,<br>there is a high possibility that the user MAT is partially erased. In<br>this case, after removing the error factor, erase the user MAT. If<br>FMATS is set to H'AA and the user boot MAT is selected, an error<br>occurs when erasure is performed. In this case, both the user MAT<br>and user boot MAT are not erased. Erasing of the user boot MAT<br>should be performed in boot mode or PROM mode. |  |
| 4     | FK                                                             | _          | R/W | <ul> <li>Flash Key Register Error Detect</li> <li>Returns the check result of FKEY value before start of the erasing processing.</li> <li>0: FKEY setting is normal (FKEY = H'5A)</li> <li>1: FKEY setting is error (FKEY = value other than H'5A)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 3     | EB                                                             |            | R/W | Erase Block Select Error Detect<br>Returns the check result whether the specified erase-block number<br>is in the block range of the user MAT.<br>0: Setting of erase-block number is normal<br>1: Setting of erase-block number is abnormal                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 0     | SF                                                             | _          | R/W | Success/Fail<br>Indicates whether the erasing processing is ended normally or not.<br>0: Erasure is ended normally (no error)<br>1: Erasure is ended abnormally (error occurs)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |

| • Flas | • Flash erase block select parameter (FEBS) |               |           |                                                                |  |  |
|--------|---------------------------------------------|---------------|-----------|----------------------------------------------------------------|--|--|
| (Ger   | neral register E                            | R0 of CPU)    |           |                                                                |  |  |
| This   | parameter spe                               | cifies the er | ase-block | x number                                                       |  |  |
| Bit    | Bit Name Setting R/W Function               |               |           |                                                                |  |  |
| 7 to 0 | EBN7 to 0                                   | febs          | R/W       | Erase Block Number                                             |  |  |
|        |                                             |               |           | Set an erase-block number within the range from 0 to 15.       |  |  |
|        |                                             |               |           | H'00 corresponds to the EB0 block and H'0F corresponds to the  |  |  |
|        |                                             |               |           | EB15 block. An error occurs if a number outside the range from |  |  |
|        |                                             |               |           | H'00 to H'0F is set.                                           |  |  |

#### 5. Flowchart





# 5.5.5 UB\_WDTclear Function 1. Functional overview User branch processing. This is the user processing routine at the user branch destination, i.e. the function that produces WDT-clearing signals on the P10 pin.

## 2. Arguments

None

## 3. Return value

| Туре          | Description                               |
|---------------|-------------------------------------------|
| unsigned char | Flash pass/fail parameter (FPFR)          |
|               | Return value of the initialization result |

4. Description of internal registers used The internal registers used in this sample task are listed below. Note that the settings shown below are for this sample task and are not initial values.

| • Port 1 data register (P1DR) |          |         |     | Number of bits: 8      | Address: H'FFFF60 |  |
|-------------------------------|----------|---------|-----|------------------------|-------------------|--|
| Bit                           | Bit Name | Setting | R/W | Function               |                   |  |
| 0                             | P10DR    | 0/1     | R/W | 0: The P10 pin is low. |                   |  |
|                               |          |         |     | 1: The P10 pin is high | l.                |  |

## 5. Flowchart





#### **Documents for Reference** 6.

- Hardware Manual H8S/2378 and H8S/2378R Group Hardware Manuals The most up-to-date versions of these documents are available on the Renesas Technology Website.
- Technical News/Technical Update • The most up-to-date information is available on the Renesas Technology Website.



## Website and Support

Renesas Technology Website http://www.renesas.com/

Inquiries http://www.renesas.com/inquiry csc@renesas.com

## **Revision Record**

|      |           | Descript | lion                 |  |
|------|-----------|----------|----------------------|--|
| Rev. | Date      | Page     | Summary              |  |
| 1.00 | Mar.07.08 | _        | First edition issued |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |

All trademarks and registered trademarks are the property of their respective owners.

## Notes regarding these materials

- 1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- 2. Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
- 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com)
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below: (1) artificial life support devices or systems
  - (2) surgical implantations
  - (3) healthcare intervention (e.g., excision, administration of medication, etc.)
  - (4) any other purposes that pose a direct threat to human life

Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.

- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

## © 2008. Renesas Technology Corp., All rights reserved.