# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# M16C/62P Group

# Stop Mode Set-Up

## 1. Abstract

Setting and operation for entering stop mode are described here. Figure 1 shows the set-up procedure. A reference program is an example when using the INT0 interrupt for a return factor from stop mode.

## 2. Introduction

This application note is applied to the M16C/62P group Microcomputers.

This program can be operated under the condition of M16C family products with the same SFR(Special Function Register) as M16C/62P Group products. Because some functions may be modified of the M16C family products, see the user's manual. When using the functions shown in this application note, evaluate them carefully for an operation.



# 3. Set-up

- (1) Enables the interrupt used for returning from stop mode.
- (2) Sets the interrupt enable flag(I flag) to "1".
- (3) Clearing the protection and setting all clock stop control bit to "1" stops oscillation and causes the processor to go into stop mode

| Interrupt control register                                                                                                                            |                                                                                                                                                                                                                                                                                                       |
|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TBilC(i=3 to 5) [Address 004516 to 004716]                                                                                                            |                                                                                                                                                                                                                                                                                                       |
| BCNIC [Address 004A16]                                                                                                                                |                                                                                                                                                                                                                                                                                                       |
| KUPIC [Address 004D16]<br>SiTIC(i=0 to 2) [Address 005116, 005316, 004F1                                                                              |                                                                                                                                                                                                                                                                                                       |
| SiRIC(i=0 to 2) [Address 005216, 005416, 00501                                                                                                        | - INTIC(I=3) IA00fess 0044161                                                                                                                                                                                                                                                                         |
| TAilC(i=0 to 4) [Address 005516 to 005916]<br>TBilC(i=0 to 2) [Address 005A16 to 005C16]                                                              | (j=3, 4) [Address 004816, 004916]<br>INTilC(i=0 to 2) [Address 005D16 to 005F16]                                                                                                                                                                                                                      |
|                                                                                                                                                       |                                                                                                                                                                                                                                                                                                       |
|                                                                                                                                                       |                                                                                                                                                                                                                                                                                                       |
| Interrupt priority level select bit<br>Make sure that the interrupt priority                                                                          | Interrupt priority level select bit<br>Make sure that the interrupt priority level of the                                                                                                                                                                                                             |
| level of the interrupt which is used to<br>cancel the wait mode is higher than                                                                        |                                                                                                                                                                                                                                                                                                       |
| the processor interrupt priority(IPL) of                                                                                                              |                                                                                                                                                                                                                                                                                                       |
| the routine where the WAIT instruction is executed.                                                                                                   | Reserved bit<br>Must always be set to "0"                                                                                                                                                                                                                                                             |
|                                                                                                                                                       | •                                                                                                                                                                                                                                                                                                     |
| (2) Interrupt enable flag (I flag) ◄"1"                                                                                                               | -                                                                                                                                                                                                                                                                                                     |
| (z) interrupt enable hag (r hag)                                                                                                                      |                                                                                                                                                                                                                                                                                                       |
|                                                                                                                                                       | •                                                                                                                                                                                                                                                                                                     |
| (3) Canceling protect                                                                                                                                 |                                                                                                                                                                                                                                                                                                       |
| Protect register PRCR<br>[Address 000A16]                                                                                                             |                                                                                                                                                                                                                                                                                                       |
| Enables writing to system clock cont                                                                                                                  | trol registers 0 and 1                                                                                                                                                                                                                                                                                |
| (addresses 000616 and 000716)<br>1 : Write-enabled                                                                                                    |                                                                                                                                                                                                                                                                                                       |
|                                                                                                                                                       | :                                                                                                                                                                                                                                                                                                     |
| (3) Setting operation clock after returning from sto<br>(When operating with XIN after returning)                                                     | p mode<br>(When operating with XCIN after returning)                                                                                                                                                                                                                                                  |
| b7 b0 System clock control register<br>CM0 [Address 000616]                                                                                           | b7     b0     System clock control register 0       1     1     CM0     [Address 000616]                                                                                                                                                                                                              |
| Main clock (XIN-XOUT) stop bit                                                                                                                        | Port XC select bit                                                                                                                                                                                                                                                                                    |
| On                                                                                                                                                    | XCIN-XCOUT generation                                                                                                                                                                                                                                                                                 |
| System clock select bit<br>XIN, XOUT                                                                                                                  | System clock select bit<br>XCIN, XCOUT                                                                                                                                                                                                                                                                |
| As this register becomes setting mentioned above when<br>operating with XIN (count source of BCLK is XIN),<br>the user does not need to set it again. | As this register becomes setting mentioned above when operating with XCIN (count source of BCLK is XCIN), the user does not need to set it again. When operating with XIN, set port XC select bit to "1" before setting system clock select bit to "1". The both bits cannot be set at the same time. |
|                                                                                                                                                       | •                                                                                                                                                                                                                                                                                                     |
| 3) All clocks off (stop mode)                                                                                                                         |                                                                                                                                                                                                                                                                                                       |
| 3) All clocks off (stop mode)                                                                                                                         |                                                                                                                                                                                                                                                                                                       |
| System clock control register CM1<br>[Address 000716]                                                                                                 |                                                                                                                                                                                                                                                                                                       |
| All clock stop control bit<br>1 : All clocks off (stop mode)                                                                                          |                                                                                                                                                                                                                                                                                                       |
| Reserved bit                                                                                                                                          |                                                                                                                                                                                                                                                                                                       |
| Must always be set to "0"                                                                                                                             |                                                                                                                                                                                                                                                                                                       |
|                                                                                                                                                       | stop control bit to "1".                                                                                                                                                                                                                                                                              |
| nsert at least four NOPs after the instruction that sets the all clock                                                                                |                                                                                                                                                                                                                                                                                                       |
| nsert at least four NOPs after the instruction that sets the all clock                                                                                | •                                                                                                                                                                                                                                                                                                     |



| 1. The exa                             | mple of                                                                     | f reference | e program                        |                                                     |  |  |  |
|----------------------------------------|-----------------------------------------------------------------------------|-------------|----------------------------------|-----------------------------------------------------|--|--|--|
| •**************<br>,                   | ********                                                                    | *******     | ******                           | ******                                              |  |  |  |
| ;<br>; M16C/62                         | M16C/62P Program Collection                                                 |             |                                  |                                                     |  |  |  |
| ,<br>;  FILE NAM                       | FILE NAME : rjj05b0696_src.a30<br>CPU : M16C/62P Group                      |             |                                  |                                                     |  |  |  |
| ; CPU                                  |                                                                             |             |                                  |                                                     |  |  |  |
| ; FUNCTIO                              |                                                                             |             |                                  |                                                     |  |  |  |
| ; HISTORY                              | HISTORY : 2004.12.24 Ver 1.00<br>Copyright(C)2004, Renesas Technology Corp. |             |                                  |                                                     |  |  |  |
| ,<br>; Copyrigh                        |                                                                             |             |                                  |                                                     |  |  |  |
| ; Copyrigh                             | t(C)2004                                                                    | , Renesas S | Solutions Cor                    | р.                                                  |  |  |  |
| ; All rights                           | ; All rights reserved.                                                      |             |                                  |                                                     |  |  |  |
| •<br>•                                 | ***************************************                                     |             |                                  |                                                     |  |  |  |
| ,<br>.****************<br>,            |                                                                             |             |                                  |                                                     |  |  |  |
| ; Inclu                                | Ide                                                                         | ***         | ***                              |                                                     |  |  |  |
|                                        |                                                                             |             |                                  |                                                     |  |  |  |
| ,<br>.LIS                              | т                                                                           | off         |                                  | ;Stops outputting lines to the assembler list file  |  |  |  |
| .INC                                   | LUDE                                                                        | sfr62p.inc  |                                  | ;Reads the file that defined SFR                    |  |  |  |
| .LIS                                   | т                                                                           | on          |                                  | ;Starts outputting lines to the assembler list file |  |  |  |
| ;                                      |                                                                             |             |                                  |                                                     |  |  |  |
| ; Svm                                  | Symbol definition                                                           |             |                                  |                                                     |  |  |  |
| ,                                      | ******                                                                      | ****        | *****                            | ******                                              |  |  |  |
| ,                                      |                                                                             |             |                                  |                                                     |  |  |  |
| RAM_TOP                                |                                                                             | .equ        | 00400h                           | ;Start address of RAM                               |  |  |  |
| RAM_END                                |                                                                             | .equ        | 013ffh                           | ;End address of RAM                                 |  |  |  |
| ROM_TOP                                |                                                                             | .equ        | 0f4000h                          | ;Start address of ROM                               |  |  |  |
| VECT_TOP                               |                                                                             | .equ        | 0ffe00h                          | ;Start address of vect_top                          |  |  |  |
| FIXED_VECT_TOP .equ Offfdch            |                                                                             |             | ;Start address of fixed_vect_top |                                                     |  |  |  |
| SB_BASE                                |                                                                             | .equ        | 00380h                           | ;Base address of sb                                 |  |  |  |
| ,<br>.**************<br>,              | *******                                                                     | *****       | *****                            | *****                                               |  |  |  |
| •                                      | ram area                                                                    |             |                                  |                                                     |  |  |  |
| ,                                      |                                                                             |             |                                  | ****************************                        |  |  |  |
| ;========<br>; Start                   |                                                                             |             |                                  |                                                     |  |  |  |
| ;===================================== |                                                                             |             | ===========                      |                                                     |  |  |  |
| ,                                      | .secti                                                                      | on prograr  | n,code                           | ;Declares section name and section type             |  |  |  |
|                                        | .org                                                                        |             | ROM_TOF                          | ;Declares start address                             |  |  |  |
|                                        | .sb                                                                         |             | SB_BASE                          | ;                                                   |  |  |  |
| ;                                      |                                                                             |             |                                  |                                                     |  |  |  |



|             | ldc     | #RAM END+1.isr    | ;Sets interrupt stack pointer                                                   |
|-------------|---------|-------------------|---------------------------------------------------------------------------------|
|             | ldc     | #SB_BASE,sb       | ;Sets sb register                                                               |
| ;           |         | _ ,               |                                                                                 |
|             | mov.b   | #03h,prcr         | ;Removes protect                                                                |
|             |         |                   | ;Set processor mode registers 0 and 1                                           |
|             | MOV.W   | #0800h,pm0        | ;Single-chip mode                                                               |
|             |         |                   | ;No expansion, No wait                                                          |
|             | mov.w   | #2008h,cm0        | ;Xcin-Xcout High                                                                |
|             |         |                   | ;Xin-Xout High, Main clock is No divison                                        |
|             | mov.b   | #0,prcr           | ;Protects all registers                                                         |
| ;           |         |                   |                                                                                 |
|             | ldintb  | #VECT_TOP         | ;Sets interrupt table register                                                  |
| ;           |         |                   |                                                                                 |
|             | MOV.W   | #0,r0             | ;Clears WORKRAM area                                                            |
|             | MOV.W   | #((RAM_END+1)-    | RAM_TOP)/2,r3                                                                   |
|             | mov.w   | #RAM_TOP,a1       |                                                                                 |
|             | sstr.w  |                   |                                                                                 |
| ,<br>       |         |                   |                                                                                 |
| ; Main p    | orogram |                   |                                                                                 |
| ;========== |         |                   |                                                                                 |
| MAIN:       |         |                   |                                                                                 |
| ,           | fclr    | :                 | Clear interrupt anable flag                                                     |
|             | ICII    | i                 | ;Clear interrupt enable flag<br>;M16C-85-0202(Japanese) countermeasure          |
| ,           |         |                   | ;M16C-85-0202(Japanese) countermeasure<br>;M16C-85-0204(English) countermeasure |
| ,<br>-      |         |                   |                                                                                 |
| ,           | mov.b   | #00000011b.int0id | ;Interrupt control register                                                     |
| ;           |         |                   | ;Interrupt priority level select bit                                            |
| ;           |         |                   | ;(011:Level 3, interrupt disabled)                                              |
| ,           |         | +                 | ;Interrupt request bit (0:interrupt not requested)                              |
|             | mov.w   | #00400h,r0        | ;Dummy read                                                                     |
|             | fset    | i                 | ;Set interrupt enable flag                                                      |
|             | mov.b   | #0000001b,prcr    | ;Removes protect                                                                |
|             | mov.b   | #00001000b,cm0    | ;Xcin-Xcout(High)                                                               |
|             | bset    | 0,cm1             | ;Stop mode                                                                      |
|             | jmp.b   | MAIN_A            | ;TN-16C-124A/JA(Japanese) countermeasure                                        |
| ;           |         |                   | ;TN-16C-124A/EA(English) countermeasure                                         |
| ,           |         |                   | ;M16C-84-0202(Japanese) countermeasure                                          |
| ;           |         |                   | ;M16C-84-0204(English) countermeasure                                           |
| MAIN_A:     |         |                   |                                                                                 |
|             | nop     |                   |                                                                                 |
| ,           | mov.b   | #00000000b.prcr   | ;Protects all registers                                                         |
|             |         |                   |                                                                                 |



#### MAIN\_B:

|                    | jmp                   | MAIN_B                                 |                                                 |
|--------------------|-----------------------|----------------------------------------|-------------------------------------------------|
| ;                  |                       |                                        |                                                 |
| ;                  |                       |                                        |                                                 |
| ;====              | Interrupt program     |                                        |                                                 |
| ,<br>:====         | Interrupt program     |                                        |                                                 |
| ,<br>INT0 <u>.</u> | _INT:                 |                                        |                                                 |
| ;                  |                       |                                        |                                                 |
| ;                  | ;/                    | INT0 interrupt routine                 | /                                               |
| ;                  |                       |                                        |                                                 |
|                    | reit                  |                                        |                                                 |
| ,====<br>;         | Dummy interrupt pro   | ====================================== |                                                 |
| ;====              |                       |                                        |                                                 |
| DUM                | reit                  |                                        |                                                 |
|                    | Ten                   |                                        |                                                 |
| ,<br>•*****        | ******                | *****                                  | ***********                                     |
| ;                  | Setting of variable v | ector table                            |                                                 |
| •****              | •                     |                                        | *****                                           |
| ;                  |                       |                                        |                                                 |
|                    | .section ve           | ect,romdata                            |                                                 |
|                    | .org                  | VECT_TOP +                             | (4 * 4)                                         |
| ;                  |                       |                                        |                                                 |
|                    | .lword                | DUMMY                                  | ;INT3 interrupt vector                          |
|                    | .lword                | DUMMY                                  | ;TB5 interrupt vector                           |
|                    | .lword                | DUMMY                                  | ;TB4 interrupt vector                           |
|                    |                       |                                        | ;UART1 bus collision detection interrupt vector |
|                    | .lword                | DUMMY                                  | ;TB3 interrupt vector                           |
|                    |                       | 51000/                                 | ;UART0 bus collision detection interrupt vector |
|                    | .lword                | DUMMY                                  | ;SI/04/INT5 interrupt vector                    |
|                    | .lword                | DUMMY                                  | ;SI/03/INT4 interrupt vector                    |
|                    | .lword                | DUMMY                                  | ;UART2 bus collision detection interrupt vector |
|                    | .lword<br>.lword      | DUMMY<br>DUMMY                         | ;DMA0 interrupt vector                          |
|                    | .lword                | DUMMY                                  | ;DMA1 interrupt vector<br>;KEY interrupt vector |
|                    | .lword                | DUMMY                                  | ;A-D interrupt vector                           |
|                    | .lword                | DUMMY                                  | ;UART2 transmit/NACK interrupt vector           |
|                    | .lword                | DUMMY                                  | ;UART2 receive/ACK interrupt vector             |
|                    | .lword                | DUMMY                                  | ;UART0 transmit/NACK interrupt vector           |
|                    | .lword                | DUMMY                                  | ;UART0 receive/ACK interrupt vector             |
|                    | .lword                | DUMMY                                  | ;UART1 transmit/NACK interrupt vector           |
|                    | .lword                | DUMMY                                  | ;UART1 receive/ACK interrupt vector             |
|                    | .lword                | DUMMY                                  | ;TA0 interrupt vector                           |
|                    | .lword                | DUMMY                                  | ;TA1 interrupt vector                           |



| .lword                                 | DUMMY                   | ;TA2 interrupt vector                                    |  |
|----------------------------------------|-------------------------|----------------------------------------------------------|--|
| .lword                                 | DUMMY                   | ,TA3 interrupt vector                                    |  |
| .lword                                 | DUMMY                   | TA4 interrupt vector                                     |  |
| .lword                                 | DUMMY                   | ;TB0 interrupt vector                                    |  |
| .lword                                 | DUMMY                   | ;TB1 interrupt vector                                    |  |
| .lword                                 | DUMMY                   | TB2 interrupt vector                                     |  |
| .lword                                 | INT0_INT                | ;INT0 interrupt vector                                   |  |
| .lword                                 | DUMMY                   | ;INT1 interrupt vector                                   |  |
| .lword                                 | DUMMY                   | ;INT2 interrupt vector                                   |  |
| •************************************* | *****                   | **********                                               |  |
| ; Setting of fixed vector              |                         |                                                          |  |
| .************************************* | ******                  | ***************                                          |  |
| ;                                      |                         |                                                          |  |
| .section f_vect,                       | .section f_vect,romdata |                                                          |  |
| .org                                   | FIXED_VECT_T            | OP                                                       |  |
| ;                                      |                         |                                                          |  |
| .lword                                 | DUMMY                   | ;Undefined instruction interrupt vector                  |  |
| .lword                                 | DUMMY                   | ;Overflow (INTO instruction) interrupt vector            |  |
| .lword                                 | DUMMY                   | ;BRK instruction interrupt vector                        |  |
| .lword                                 | DUMMY                   | ;Address match interrupt vector                          |  |
| .lword                                 | DUMMY                   | ;Single-step interrupt vector                            |  |
| .lword                                 | DUMMY                   | ;Watchdog timer interrupt vector                         |  |
|                                        |                         | ;Oscillation stop and Re-oscillation detection interrupt |  |
|                                        |                         | ;vector                                                  |  |
|                                        |                         | ;Voltage down detection interrupt vector                 |  |
| .lword                                 | DUMMY                   | ;DBC interrupt vector                                    |  |
| .lword                                 | DUMMY                   | ;NMI interrupt vector                                    |  |
| .lword                                 | START                   | ;Sets start vector                                       |  |
| ;                                      |                         |                                                          |  |
| .end                                   |                         |                                                          |  |



## 5. Referense

#### Hardware manual

M16C/62P group version (M16C/62P,M16C/62PT) Hardware Manual Rev.2.30 (Use the latest on the web-site: http://www.renesas.com)

# 6. Web-site and contact for support

Renesas web-site http://www.renesas.com/

Contact for Renesas technical support E-mail: support\_apl@renesas.com



# Revision

| Rev. Issue data |         | Revised                |       |  |
|-----------------|---------|------------------------|-------|--|
|                 |         | Page                   | Point |  |
| 1.00            | 2004.12 | - First edition issued |       |  |
|                 |         |                        |       |  |



#### Keep safety first in your circuit designs!

 Renesas Technology Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corporation product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corporation or a third party.
- 2. Renesas Technology Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.

3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corporation product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corporation assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corporation by various means, including the Renesas Technology Corporation Semiconductor home page (http://www.renesas.com).

- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corporation assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corporation or an authorized Renesas Technology Corporation product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corporation is necessary to reprint or reproduce in whole or in part these materials.
- If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
  Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the
- Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- 8. Please contact Renesas Technology Corporation for further details on these materials or the products contained therein.