# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# SH7705 Group, SH7720 Group

# SDRAM Interface

# 1. Preface

The SuperH RISC engine microcomputers are new-generation RISC microcomputers that achieve superH arithmetic processing performance by adopting a RISC CPU. In addition, these microcomputers integrate on the same chip the peripheral functions required to implement application systems while at the same achieving the low-power operation indispensable in modern microcomputer application equipment.

The SH-3, SH3-DSP SDRAM Interface Application Note is organized for user reference during hardware design.

This application note collects examples of interfaces between the SH-3 and SH3-DSP microcomputers and external memory (SDRAM).

Note that while the operation of the task examples presented in this application note has been verified, these should only be used in an actual system after operational verification by the user.

Note: SuperH is a registered trademark of Renesas Technology Corp.



# 2. Using this Application Note

### 2.1 SDRAM Interface Document Structure

This SDRAM interface document has the following structure and describes methods for interfacing with SDRAM.

SDRAM Interface Document

• Bus state controller (BSC) documentation

Describes the settings used when connected with SDRAM.

• Circuit Diagrams

These circuit diagrams show the circuit used to interface with SDRAM.

This application note describes the interfaces between the following products and SDRAM.

| Product | SDRAM*                                                |
|---------|-------------------------------------------------------|
| SH7705  | EDS6416AHTA (1 Mword $\times$ 16 bit $\times$ 4 bank) |
|         | EDS1216AATA (2 Mword $\times$ 16 bit $\times$ 4 bank) |
|         | EDS2516ADTA (4 Mword × 16 bit × 4 bank)               |
|         | EDS5116ABTA (8 Mword $\times$ 16 bit $\times$ 4 bank) |
| SH7720  | EDS6416AHTA (1 Mword $\times$ 16 bit $\times$ 4 bank) |
|         | EDS1216AATA (2 Mword $\times$ 16 bit $\times$ 4 bank) |
|         | EDS2516ADTA (4 Mword $\times$ 16 bit $\times$ 4 bank) |
|         | EDS5116ABTA (8 Mword × 16 bit × 4 bank)               |

Note: \*These devices are products of Elpida Memory, Inc.



# 3. SDRAM Interface Examples

# 3.1 SH7705 SDRAM Interface Examples

#### 3.1.1 SDRAM Direct Connection

Since synchronous DRAM can be selected by the  $\overline{CS}$  signal, physical space areas 2 and 3 can be connected using  $\overline{RAS}$  and other control signals in common. If the TYPE[2:0] bits in CSnBCR (n = 2 or 3) are set to 100, the synchronous DRAM interface can be selected. Do not set this value to CSnBCR unless n = 2 or 3, otherwise the operation of this LSI is not guaranteed.

The SDRAM that can be connected to this LSI is a product that has 11/12/13 bits of row address, 8/9/10 bits of column address, 4 or less banks, and uses the A10 pin for setting precharge mode in read and write command cycles. The control signals for direct connection of SDRAM are RASU, RASL, CASU, CASL, RD/WR, DQMUU, DQMUL, DQMLU, DQMLL, CKE, CS2, and CS3. All the signals other than  $\overline{CS2}$  and  $\overline{CS3}$  are common to all areas, and signals other than CKE are valid when  $\overline{CS2}$  or  $\overline{CS3}$  is asserted. SDRAM can be connected to up to 2 spaces. The data bus width of the area that is connected to SDRAM can be set to 32 or 16 bits.

Burst read/single write (burst length 1) and burst read/burst write (burst length 1) are supported as the SDRAM operating mode.

Commands for SDRAM can be specified by  $\overline{RASU}$ ,  $\overline{RASL}$ ,  $\overline{RASL}$ ,  $\overline{CASU}$ ,  $\overline{RASL}$ ,  $\overline{RD/WR}$ , and specific address signals. These commands are shown below.

- NOP
- Auto-refresh (REF)
- Self-refresh (SELF)
- All banks pre-charge (PALL)
- Specified bank pre-charge (PRE)
- Bank active (ACTV)
- Read (READ)
- Read with pre-charge (READA)
- Write (WRIT)
- Write with pre-charge (WRITA)
- Write mode register (MRS)

The byte to be accessed is specified by DQMUU, DQMUL, DQMLU, and DQMLL.



#### 3.1.2 Power-On Sequence

In order to use synchronous DRAM, mode setting must first be performed after powering on. To perform synchronous DRAM initialization correctly, the bus state controller registers must first be set, followed by a write to the synchronous DRAM mode register. In synchronous DRAM mode register setting, the address signal value at that time is latched by a combination of the  $\overline{\text{CSn}}$ ,  $\overline{\text{RAS}}$ ,  $\overline{\text{CAS}}$ , and RD/WR signals. If the value to be set is X, the bus state controller provides for value X to be written to the synchronous DRAM mode register by performing a write to address H'A4FD4000 + X for area 2 synchronous DRAM, and to address H'A4FD5000 + X for area 3 synchronous DRAM. In this operation the data is ignored, but the mode write is performed as a word-size access. To set burst read/single write, CAS latency 2 to 3, wrap type = sequential, and burst length 1 supported by the LSI, arbitrary data is written in a word-size access to the addresses shown in tables 3.1(1) and 3.1(2). In this time 0 is output at the external address pins of A12 or later.

#### Table 3.1(1) SDRAM Mode Register Write Access Addresses (Area 2 Settings (SDMR2))

| Data Bus Width | CAS Latency | Access Address | External Address Pins |
|----------------|-------------|----------------|-----------------------|
| 16 bits        | 2           | H'A4FD4440     | H'0000440             |
|                | 3           | H'A4FD4460     | H'0000460             |
| 32 bits        | 2           | H'A4FD4880     | H'0000880             |
|                | 3           | H'A4FD48C0     | H'00008C0             |

Burst read/single write (burst length 1)

Burst read/burst write (burst length 1)

| Data Bus Width | CAS Latency | Access Address | External Address Pins |
|----------------|-------------|----------------|-----------------------|
| 16 bits        | 2           | H'A4FD4040     | H'0000040             |
|                | 3           | H'A4FD4060     | H'0000060             |
| 32 bits        | 2           | H'A4FD4080     | H'0000080             |
|                | 3           | H'A4FD40C0     | H'00000C0             |



#### Table 3.1(2) SDRAM Mode Register Write Access Addresses (Area 3 Settings (SDMR3))

Burst read/single write (burst length 1)

| Data Bus Width | CAS Latency | Access Address | External Address Pins |
|----------------|-------------|----------------|-----------------------|
| 16 bits        | 2           | H'A4FD5440     | H'0000440             |
|                | 3           | H'A4FD5460     | H'0000460             |
| 32 bits        | 2           | H'A4FD5880     | H'0000880             |
|                | 3           | H'A4FD58C0     | H'00008C0             |

Burst read/burst write (burst length 1)

| Data Bus Width | CAS Latency | Access Address | External Address Pins |
|----------------|-------------|----------------|-----------------------|
| 16 bits        | 2           | H'A4FD5040     | H'0000040             |
|                | 3           | H'A4FD5060     | H'000060              |
| 32 bits        | 2           | H'A4FD5080     | H'0000080             |
|                | 3           | H'A4FD50C0     | H'00000C0             |

Mode register setting timing is shown in figure 3.1. A PALL command (all bank pre-charge command) is firstly issued. A REF command (auto refresh command) is then issued 8 times. An MRS command (mode register write command) is finally issued. Idle cycles, of which number is specified by the TRP[1:0] bits in CSnWCR, are inserted between the PALL and the first REF. Idle cycles, of which number is specified by the TRC[1:0] bits in CSnWCR, are inserted between REF and REF, and between the 8th REF and MRS. Idle cycles, of which number is one or more, are inserted between the MRS and a command to be issued next.

It is necessary to keep idle time of certain cycles for SDRAM before issuing PALL command after power-on. Refer the manual of the SDRAM for the idle time to be needed. When the pulse width of the reset signal is longer then the idle time, mode register setting can be started immediately after the reset, but care should be taken when the pulse width of the reset signal is shorter than the idle time.

# RENESAS



Figure 3.1 Synchronous DRAM Mode Write Timing (Based on JEDEC)



#### 3.1.3 EDS6416AHTA (1 Mword × 16 bits × 4 banks) 64-Mbit Product Example

#### (1) Bus State Controller (BSC) Settings

When a single SDRAM (EDS6416AHTA) is connected to the SH7705's area 3 with a 16-bit bus width, the bus state controller (BSC) requires the settings described here. Table 3.2 shows these BSC register setting values.

Note that this SDRAM is connected with the following conditions: bus clock = 66 MHz, CAS latency = 2, TRP = 2 cycles, TRCD = 2 cycles, TRWL = 2 cycles, TRC = 4 cycles.

| ltem                                           | Abbreviation | Initial value | Address     | Access<br>size | value                |
|------------------------------------------------|--------------|---------------|-------------|----------------|----------------------|
| Area 2 bus control register                    | CS2BCR       | H'36DB 0600   | H'A4FD 0008 | 32             | Arbitrary for area 2 |
| Area 3 bus control register                    | CS3BCR       | H'36DB 0600   | H'A4FD 000C | 32             | H'36DB 4400          |
| Area 2 wait control register                   | CS2WCR       | H'0000 0500   | H'A4FD 0028 | 32             | Arbitrary for area 2 |
| Area 3 wait control register                   | CS3WCR       | H'0000 0500   | H'A4FD 002C | 32             | H'0000 2491          |
| SDRAM control register                         | SDCR         | H'0000 0000   | H'A4FD 0044 | 32             | H'0000 0808          |
| Refresh timer control register/status register | RTCSR        | H'0000 0000   | H'A4FD 0048 | 32             | H'A55A 0008          |
| Refresh timer counter                          | RTCNT        | H'0000 0000   | H'A4FD 004C | 32             | H'A55A 0000          |
| Refresh time constant register                 | RTCOR        | H'0000 0000   | H'A4FD 0050 | 32             | H'A55A 00F8          |
| CS2 space SDRAM mode register                  | SDMR2        | —             | H'A4FD 4xxx | 16             | _                    |
| CS3 space SDRAM mode register                  | SDMR3        | _             | H'A4FD 5xxx | 16             | *1                   |

#### Table 3.2 BSC Settings (EDS6416AHTA)

Note: If the value to be written is X, for area 3 the value X can be written to the SDRAM mode register by performing a word write to location X + H'A4FD5000. The data written in this operation is ignored.

- Write an arbitrary value to H'A4FD5440 CAS latency: 2). External address pins: H'00000440. For burst read/single write (burst length 1).
   Or write an arbitrary value to H'A4FD5040 CAS latency: 2). External address pins: H'00000040. For burst read/burst write (burst length 1).
- Note: In this example we assume that the initial values are used for bits unrelated to the external SDRAM connection. All register settings should be reviewed according to the application system.



Figure 3.2 shows the circuit diagram for connecting a single 64-Mbit (1 Mword  $\times$  16 bits  $\times$  4 banks) SDRAM to area 3.



Figure 3.2 Block Diagram



#### 3.1.4 EDS6416AHTA (1 Mword × 16 bits × 4 banks) 64-Mbit Product Example

#### (1) Bus State Controller (BSC) Settings

When two SDRAMs (EDS6416AHTA) are connected to the SH7705's area 3 with a 32-bit bus width, the bus state controller (BSC) requires the settings described here. Table 3.3 shows these BSC register setting values.

Note that this SDRAM is connected with the following conditions: bus clock = 66 MHz, CAS latency = 2, TRP = 2 cycles, TRCD = 2 cycles, TRWL = 2 cycles, TRC = 4 cycles.

| ltem                                           | Abbreviation | Initial value | Address     | Access<br>size | Setting<br>value     |
|------------------------------------------------|--------------|---------------|-------------|----------------|----------------------|
| Area 2 bus control register                    | CS2BCR       | H'36DB 0600   | H'A4FD 0008 | 32             | Arbitrary for area 2 |
| Area 3 bus control register                    | CS3BCR       | H'36DB 0600   | H'A4FD 000C | 32             | H'36DB 4600          |
| Area 2 wait control register                   | CS2WCR       | H'0000 0500   | H'A4FD 0028 | 32             | Arbitrary for area 2 |
| Area 3 wait control register                   | CS3WCR       | H'0000 0500   | H'A4FD 002C | 32             | H'0000 2491          |
| SDRAM control register                         | SDCR         | H'0000 0000   | H'A4FD 0044 | 32             | H'0000 0808          |
| Refresh timer control register/status register | RTCSR        | H'0000 0000   | H'A4FD 0048 | 32             | H'A55A 0008          |
| Refresh timer counter                          | RTCNT        | H'0000 0000   | H'A4FD 004C | 32             | H'A55A 0000          |
| Refresh time constant register                 | RTCOR        | H'0000 0000   | H'A4FD 0050 | 32             | H'A55A 00F8          |
| CS2 space SDRAM mode register                  | SDMR2        | _             | H'A4FD 4xxx | 16             | _                    |
| CS3 space SDRAM mode register                  | SDMR3        | _             | H'A4FD 5xxx | 16             | *1                   |

#### Table 3.3 BSC Settings (EDS6416AHTA)

Note: If the value to be written is X, for area 3 the value X can be written to the SDRAM mode register by performing a word write to location X + H'A4FD5000. The data written in this operation is ignored.

- Write an arbitrary value to H'A4FD5880 CAS latency: 2). External address pins: H'00000880. For burst read/single write (burst length 1).
   Or write an arbitrary value to H'A4FD5080 CAS latency: 2). External address pins: H'00000080. For burst read/burst write (burst length 1).
- Note: In this example we assume that the initial values are used for bits unrelated to the external SDRAM connection. All register settings should be reviewed according to the application system.



Figure 3.3 shows the circuit diagram for connecting two 64-Mbit (1 Mword  $\times$  16 bits  $\times$  4 banks) SDRAMs to area 3.



Figure 3.3 Block Diagram



#### 3.1.5 EDS1216AATA (2 Mwords × 16 bits × 4 banks) 128-Mbit Product Example

#### (1) Bus State Controller (BSC) Settings

When a single SDRAM (EDS1216AATA) is connected to the SH7705's area 3 with a 16-bit bus width, the bus state controller (BSC) requires the settings described here. Table 3.4 shows these BSC register setting values.

Note that this SDRAM is connected with the following conditions: bus clock = 66 MHz, CAS latency = 2, TRP = 2 cycles, TRCD = 2 cycles, TRWL = 2 cycles, TRC = 4 cycles.

#### Table 3.4 BSC Settings (EDS1216AATA)

| Item                                           | Abbreviation | Initial value | Address     | Access<br>size | Setting<br>value     |
|------------------------------------------------|--------------|---------------|-------------|----------------|----------------------|
| Area 2 bus control register                    | CS2BCR       | H'36DB 0600   | H'A4FD 0008 | 32             | Arbitrary for area 2 |
| Area 3 bus control register                    | CS3BCR       | H'36DB 0600   | H'A4FD 000C | 32             | H'36DB<br>4400       |
| Area 2 wait control register                   | CS2WCR       | H'0000 0500   | H'A4FD 0028 | 32             | Arbitrary for area 2 |
| Area 3 wait control register                   | CS3WCR       | H'0000 0500   | H'A4FD 002C | 32             | H'0000 2491          |
| SDRAM control register                         | SDCR         | H'0000 0000   | H'A4FD 0044 | 32             | H'0000 0809          |
| Refresh timer control register/status register | RTCSR        | H'0000 0000   | H'A4FD 0048 | 32             | H'A55A 0008          |
| Refresh timer counter                          | RTCNT        | H'0000 0000   | H'A4FD 004C | 32             | H'A55A 0000          |
| Refresh time constant register                 | RTCOR        | H'0000 0000   | H'A4FD 0050 | 32             | H'A55A 00F8          |
| CS2 space SDRAM mode register                  | SDMR2        | _             | H'A4FD 4xxx | 16             | _                    |
| CS3 space SDRAM mode register                  | SDMR3        | _             | H'A4FD 5xxx | 16             | *1                   |

Note: If the value to be written is X, for area 3 the value X can be written to the SDRAM mode register by performing a word write to location X + H'A4FD5000. The data written in this operation is ignored.

 Write an arbitrary value to H'A4FD5440 CAS latency: 2). External address pins: H'00000440. For burst read/single write (burst length 1).
 Or write an arbitrary value to H'A4FD5040 CAS latency: 2). External address pins: H'00000040. For burst read/burst write (burst length 1).



Figure 3.4 shows the circuit diagram for connecting a single 128-Mbit (2 Mwords  $\times$  16 bits  $\times$  4 banks) SDRAM to area 3.



Figure 3.4 Block Diagram



#### 3.1.6 EDS1216AATA (2 Mwords × 16 bits × 4 banks) 128-Mbit Product Example

#### (1) Bus State Controller (BSC) Settings

When two SDRAMs (EDS1216AATA) are connected to the SH7705's area 3 with a 32-bit bus width, the bus state controller (BSC) requires the settings described here. Table 3.5 shows these BSC register setting values.

Note that this SDRAM is connected with the following conditions: bus clock = 66 MHz, CAS latency = 2, TRP = 2 cycles, TRCD = 2 cycles, TRWL = 2 cycles, TRC = 4 cycles.

#### Table 3.5 BSC Settings (EDS1216AATA)

| Item                                           | Abbreviation | Initial value | Address     | Access<br>size | Setting<br>value     |
|------------------------------------------------|--------------|---------------|-------------|----------------|----------------------|
| Area 2 bus control register                    | CS2BCR       | H'36DB 0600   | H'A4FD 0008 | 32             | Arbitrary for area 2 |
| Area 3 bus control register                    | CS3BCR       | H'36DB 0600   | H'A4FD 000C | 32             | H'36DB 4600          |
| Area 2 wait control register                   | CS2WCR       | H'0000 0500   | H'A4FD 0028 | 32             | Arbitrary for area 2 |
| Area 3 wait control register                   | CS3WCR       | H'0000 0500   | H'A4FD 002C | 32             | H'0000 2491          |
| SDRAM control register                         | SDCR         | H'0000 0000   | H'A4FD 0044 | 32             | H'0000 0809          |
| Refresh timer control register/status register | RTCSR        | H'0000 0000   | H'A4FD 0048 | 32             | H'A55A 0008          |
| Refresh timer counter                          | RTCNT        | H'0000 0000   | H'A4FD 004C | 32             | H'A55A 0000          |
| Refresh time constant register                 | RTCOR        | H'0000 0000   | H'A4FD 0050 | 32             | H'A55A 00F8          |
| CS2 space SDRAM mode register                  | SDMR2        | _             | H'A4FD 4xxx | 16             | _                    |
| CS3 space SDRAM mode register                  | SDMR3        | _             | H'A4FD 5xxx | 16             | *1                   |

Note: If the value to be written is X, for area 3 the value X can be written to the SDRAM mode register by performing a word write to location X + H'A4FD5000. The data written in this operation is ignored.

 Write an arbitrary value to H'A4FD5880 CAS latency: 2). External address pins: H'00000880. For burst read/single write (burst length 1).
 Or write an arbitrary value to H'A4FD5080 CAS latency: 2). External address pins: H'0000080. For burst read/burst write (burst length 1).



Figure 3.5 shows the circuit diagram for connecting two 128-Mbit (2 Mwords  $\times$  16 bits  $\times$  4 banks) SDRAMs to area 3.



Figure 3.5 Block Diagram



#### 3.1.7 EDS2516ADTA (4 Mwords × 16 bits × 4 banks) 256-Mbit Product Example

#### (1) Bus State Controller (BSC) Settings

When a single SDRAM (EDS2516ADTA) is connected to the SH7705's area 3 with a 16-bit bus width, the bus state controller (BSC) requires the settings described here. Table 3.6 shows these BSC register setting values.

Note that this SDRAM is connected with the following conditions: bus clock = 66 MHz, CAS latency = 2, TRP = 2 cycles, TRCD = 2 cycles, TRWL = 2 cycles, TRC = 4 cycles.

#### Table 3.6 BSC Settings (EDS2516ADTA)

| Item                                           | Abbreviation | Initial value | Address     | Access<br>size | Setting<br>value     |
|------------------------------------------------|--------------|---------------|-------------|----------------|----------------------|
| Area 2 bus control register                    | CS2BCR       | H'36DB 0600   | H'A4FD 0008 | 32             | Arbitrary for area 2 |
| Area 3 bus control register                    | CS3BCR       | H'36DB 0600   | H'A4FD 000C | 32             | H'36DB 4400          |
| Area 2 wait control register                   | CS2WCR       | H'0000 0500   | H'A4FD 0028 | 32             | Arbitrary for area 2 |
| Area 3 wait control register                   | CS3WCR       | H'0000 0500   | H'A4FD 002C | 32             | H'0000 2491          |
| SDRAM control register                         | SDCR         | H'0000 0000   | H'A4FD 0044 | 32             | H'0000 0811          |
| Refresh timer control register/status register | RTCSR        | H'0000 0000   | H'A4FD 0048 | 32             | H'A55A 0008          |
| Refresh timer counter                          | RTCNT        | H'0000 0000   | H'A4FD 004C | 32             | H'A55A 0000          |
| Refresh time constant register                 | RTCOR        | H'0000 0000   | H'A4FD 0050 | 32             | H'A55A 007C          |
| CS2 space SDRAM mode register                  | SDMR2        | —             | H'A4FD 4xxx | 16             | _                    |
| CS3 space SDRAM mode register                  | SDMR3        | _             | H'A4FD 5xxx | 16             | *1                   |

Note: If the value to be written is X, for area 3 the value X can be written to the SDRAM mode register by performing a word write to location X + H'A4FD5000. The data written in this operation is ignored.

 Write an arbitrary value to H'A4FD5440 CAS latency: 2). External address pins: H'00000440. For burst read/single write (burst length 1).
 Or write an arbitrary value to H'A4FD5040 CAS latency: 2). External address pins: H'00000040. For burst read/burst write (burst length 1).



Figure 3.6 shows the circuit diagram for connecting a single 256-Mbit (4 Mwords  $\times$  16 bits  $\times$  4 banks) SDRAM to area 3.



Figure 3.6 Block Diagram



#### 3.1.8 EDS2516ADTA (4 Mwords × 16 bits × 4 banks) 256-Mbit Product Example

#### (1) Bus State Controller (BSC) Settings

When two SDRAMs (EDS2516ADTA) are connected to the SH7705's area 3 with a 32-bit bus width, the bus state controller (BSC) requires the settings described here. Table 3.7 shows these BSC register setting values.

Note that this SDRAM is connected with the following conditions: bus clock = 66 MHz, CAS latency = 2, TRP = 2 cycles, TRCD = 2 cycles, TRWL = 2 cycles, TRC = 4 cycles.

#### Table 3.7 BSC Settings (EDS2516ADTA)

| Item                                           | Abbreviation | Initial value | Address     | Access<br>size | Setting<br>value     |
|------------------------------------------------|--------------|---------------|-------------|----------------|----------------------|
| Area 2 bus control register                    | CS2BCR       | H'36DB 0600   | H'A4FD 0008 | 32             | Arbitrary for area 2 |
| Area 3 bus control register                    | CS3BCR       | H'36DB 0600   | H'A4FD 000C | 32             | H'36DB 4600          |
| Area 2 wait control register                   | CS2WCR       | H'0000 0500   | H'A4FD 0028 | 32             | Arbitrary for area 2 |
| Area 3 wait control register                   | CS3WCR       | H'0000 0500   | H'A4FD 002C | 32             | H'0000 2491          |
| SDRAM control register                         | SDCR         | H'0000 0000   | H'A4FD 0044 | 32             | H'0000 0811          |
| Refresh timer control register/status register | RTCSR        | H'0000 0000   | H'A4FD 0048 | 32             | H'A55A 0008          |
| Refresh timer counter                          | RTCNT        | H'0000 0000   | H'A4FD 004C | 32             | H'A55A 0000          |
| Refresh time constant register                 | RTCOR        | H'0000 0000   | H'A4FD 0050 | 32             | H'A55A 007C          |
| CS2 space SDRAM mode register                  | SDMR2        | —             | H'A4FD 4xxx | 16             | _                    |
| CS3 space SDRAM mode register                  | SDMR3        | _             | H'A4FD 5xxx | 16             | *1                   |

Note: If the value to be written is X, for area 3 the value X can be written to the SDRAM mode register by performing a word write to location X + H'A4FD5000. The data written in this operation is ignored.

 Write an arbitrary value to H'A4FD5880 CAS latency: 2). External address pins: H'00000880. For burst read/single write (burst length 1).
 Or write an arbitrary value to H'A4FD5080 CAS latency: 2). External address pins: H'0000080. For burst read/burst write (burst length 1).



Figure 3.7 shows the circuit diagram for connecting two 256-Mbit (4 Mwords  $\times$  16 bits  $\times$  4 banks) SDRAMs to area 3.



Figure 3.7 Block Diagram



#### 3.1.9 EDS5116ABTA (8 Mwords × 16 bits × 4 banks) 512-Mbit Product Example

#### (1) Bus State Controller (BSC) Settings

When a single SDRAM (EDS5116ABTA) is connected to the SH7705's area 3 with a 16-bit bus width, the bus state controller (BSC) requires the settings described here. Table 3.8 shows these BSC register setting values.

Note that this SDRAM is connected with the following conditions: bus clock = 66 MHz, CAS latency = 2, TRP = 4 cycles, TRCD = 3 cycles, TRWL = 2 cycles, TRC = 6 cycles.

| Table 3.8 | BSC Settings | (EDS5116ABTA) |
|-----------|--------------|---------------|
|-----------|--------------|---------------|

| Item                                           | Abbreviation | Initial value | Address     | Access<br>size | Setting<br>value     |
|------------------------------------------------|--------------|---------------|-------------|----------------|----------------------|
| Area 2 bus control register                    | CS2BCR       | H'36DB 0600   | H'A4FD 0008 | 32             | Arbitrary for area 2 |
| Area 3 bus control register                    | CS3BCR       | H'36DB 0600   | H'A4FD 000C | 32             | H'36DB 4400          |
| Area 2 wait control register                   | CS2WCR       | H'0000 0500   | H'A4FD 0028 | 32             | Arbitrary for area 2 |
| Area 3 wait control register                   | CS3WCR       | H'0000 0500   | H'A4FD 002C | 32             | H'0000 6892          |
| SDRAM control register                         | SDCR         | H'0000 0000   | H'A4FD 0044 | 32             | H'0000 0812          |
| Refresh timer control register/status register | RTCSR        | H'0000 0000   | H'A4FD 0048 | 32             | H'A55A 0008          |
| Refresh timer counter                          | RTCNT        | H'0000 0000   | H'A4FD 004C | 32             | H'A55A 0000          |
| Refresh time constant register                 | RTCOR        | H'0000 0000   | H'A4FD 0050 | 32             | H'A55A 007C          |
| CS2 space SDRAM mode register                  | SDMR2        | _             | H'A4FD 4xxx | 16             | _                    |
| CS3 space SDRAM mode register                  | SDMR3        | _             | H'A4FD 5xxx | 16             | *1                   |

Note: If the value to be written is X, for area 3 the value X can be written to the SDRAM mode register by performing a word write to location X + H'A4FD5000. The data written in this operation is ignored.

 Write an arbitrary value to H'A4FD5440 CAS latency: 2). External address pins: H'00000440. For burst read/single write (burst length 1).
 Or write an arbitrary value to H'A4FD5040 CAS latency: 2). External address pins: H'00000040. For burst read/burst write (burst length 1).



Figure 3.8 shows the circuit diagram for connecting a single 512-Mbit (8 Mwords  $\times$  16 bits  $\times$  4 banks) SDRAM to area 3.



Figure 3.8 Block Diagram



## 3.2 SH7720 SDRAM Interface Examples

#### 3.2.1 SDRAM Interface

**SDRAM Direct Connection:** The SDRAM that can be connected to this LSI is a product that has 11/12/13 bits of row address, 8/9/10 bits of column address, 4 or less banks, and uses the A10 pin for setting precharge mode in read and write command cycles.

The control signals for direct connection of SDRAM are  $\overline{RAS}$ ,  $\overline{CAS}$ ,  $\overline{RD}/\overline{WR}$ , DQMUU, DQMUL, DQMLU, DQMLL, CKE,  $\overline{CS2}$ , and  $\overline{CS3}$ . All the signals other than  $\overline{CS2}$  and  $\overline{CS3}$  are common to all areas, and signals other than CKE are valid when  $\overline{CS2}$  or  $\overline{CS3}$  is asserted. SDRAM can be connected to up to 2 spaces. The data bus width of the area that is connected to SDRAM can be set to 32 or 16 bits.

Burst read/single write (burst length 1) and burst read/burst write (burst length 1) are supported as the SDRAM operating mode.

Commands for SDRAM can be specified by  $\overline{RAS}$ ,  $\overline{CAS}$ ,  $\overline{RD}/\overline{WR}$ , and specific address signals. These commands are shown below.

- NOP
- Auto-refresh (REF)
- Self-refresh (SELF)
- All banks precharge (PALL)
- Specified bank precharge (PRE)
- Bank active (ACTV)
- Read (READ)
- Read with precharge (READA)
- Write (WRIT)
- Write with precharge (WRITA)
- Write mode register (MRS)

The byte to be accessed is specified by DQMUU, DQMUL, DQMLU, and DQMLL. Reading or writing is performed for a byte whose corresponding DQMxx is low.

The power supply pin VccQ1 can be set either to 1.65 to 1.95 V or to 2.7 to 3.6 V. If VccQ1 is set to 1.65 to 1.95 V, we recommend setting the 1.8/3.3 V shared I/O buffers to high drive capacity (DRV = 0), and if VccQ1 is set to 2.7 to 3.6 V, we recommend setting the 1.8/3.3 V shared I/O buffers to low drive capacity (DRV = 1).



UTRCTL register bit 8 (I/O buffer drive control bit) 0: 1.8/3.3 V shared I/O buffers high drive capacity state 1: 1.8/3.3 V shared I/O buffers low drive capacity state

# 3.2.2 Power On Sequence

In order to use SDRAM, mode setting must first be performed after powering on. To perform SDRAM initialization correctly, the bus state controller registers must first be set, followed by a write to the SDRAM mode register. In SDRAM mode register setting, the address signal value at that time is latched by a combination of the  $\overline{\text{CSn}}$ ,  $\overline{\text{RAS}}$ ,  $\overline{\text{CAS}}$ , and RD/WR signals. If the value to be set is X, the bus state controller provides for value X to be written to the SDRAM mode register by performing a write to address H'A4FD4000 + X for area 2 SDRAM, and to address H'A4FD5000 + X for area 3 SDRAM. In this operation the data is ignored, but the mode write is performed as a byte-size access. To set burst read/single write, CAS latency 2 to 3, wrap type = sequential, and burst length 1 supported by the LSI, arbitrary data is written in a byte-size access to the addresse shown in tables 3.9(1) and 3.9(2). In this time 0 is output at the external address pins of A12 or later.

#### Table 3.9(1) SDRAM Mode Register Write Access Addresses (Area 2 Settings (SDMR2))

| Data Bus Width | CAS Latency | Access Address | External Address Pins |
|----------------|-------------|----------------|-----------------------|
| 16 bits        | 2           | H'A4FD4440     | H'0000440             |
|                | 3           | H'A4FD4460     | H'0000460             |
| 32 bits        | 2           | H'A4FD4880     | H'0000880             |
|                | 3           | H'A4FD48C0     | H'00008C0             |

Burst read/single write (burst length 1)

| Data Bus Width | CAS Latency | Access Address | External Address Pins |
|----------------|-------------|----------------|-----------------------|
| 16 bits        | 2           | H'A4FD4040     | H'0000040             |
|                | 3           | H'A4FD4060     | H'0000060             |
| 32 bits        | 2           | H'A4FD4080     | H'0000080             |
|                | 3           | H'A4FD40C0     | H'00000C0             |



#### Table 3.9(2) SDRAM Mode Register Write Access Addresses (Area 3 Settings (SDMR3))

Burst read/single write (burst length 1)

| Data Bus Width | CAS Latency | Access Address | External Address Pins |
|----------------|-------------|----------------|-----------------------|
| 16 bits        | 2           | H'A4FD5440     | H'0000440             |
|                | 3           | H'A4FD5460     | H'0000460             |
| 32 bits        | 2           | H'A4FD5880     | H'0000880             |
|                | 3           | H'A4FD58C0     | H'00008C0             |

Burst read/burst write (burst length 1)

| Data Bus Width | CAS Latency | Access Address | External Address Pins |
|----------------|-------------|----------------|-----------------------|
| 16 bits        | 2           | H'A4FD5040     | H'0000040             |
|                | 3           | H'A4FD5060     | H'0000060             |
| 32 bits        | 2           | H'A4FD5080     | H'0000080             |
|                | 3           | H'A4FD50C0     | H'00000C0             |

Mode register setting timing is shown in figure 3.9. A PALL command (all bank precharge command) is firstly issued. A REF command (auto-refresh command) is then issued 8 times. An MRS command (mode register write command) is finally issued. Idle cycles, of which number is specified by the TRP[1:0] bits in CSnWCR, are inserted between the PALL and the first REF. Idle cycles, of which number is specified by the TRC[1:0]bits in CSnWCR, are inserted between REF and REF, and between the 8th REF and MRS. Idle cycles, of which number is one or more, are inserted between the MRS and a command to be issued next.

It is necessary to keep idle time of certain cycles for SDRAM before issuing PALL command after power-on. Refer the manual of the SDRAM for the idle time to be needed. When the pulse width of the reset signal is longer then the idle time, mode register setting can be started immediately after the reset, but care should be taken when the pulse width of the reset signal is shorter than the idle time.



Renesas



- ---

#### 3.2.3 EDS6416AHTA (1 Mword × 16 bits × 4 banks) 64-Mbit Product Example

#### (1) Bus State Controller (BSC) Settings

When a single SDRAM (EDS6416AHTA) is connected to the SH7720's area 3 with a 16-bit bus width, the bus state controller (BSC) requires the settings described here. Table 3.10 shows these BSC register setting values.

Note that this SDRAM is connected with the following conditions: bus clock = 66 MHz, CAS latency = 2, TRP = 2 cycles, TRCD = 2 cycles, TRWL = 2 cycles, TRC = 4 cycles.

| ltem                                           | Abbreviation | Initial value | Address     | Access<br>size | Setting<br>value     |
|------------------------------------------------|--------------|---------------|-------------|----------------|----------------------|
| Area 2 bus control register                    | CS2BCR       | H'36DB 0600   | H'A4FD 0008 | 32             | Arbitrary for area 2 |
| Area 3 bus control register                    | CS3BCR       | H'36DB 0600   | H'A4FD 000C | 32             | H'36DB 4400          |
| Area 2 wait control register                   | CS2WCR       | H'0000 0500   | H'A4FD 0028 | 32             | Arbitrary for area 2 |
| Area 3 wait control register                   | CS3WCR       | H'0000 0500   | H'A4FD 002C | 32             | H'0000 2491          |
| SDRAM control register                         | SDCR         | H'0000 0000   | H'A4FD 0044 | 32             | H'0000 0808          |
| Refresh timer control register/status register | RTCSR        | H'0000 0000   | H'A4FD 0048 | 32             | H'A55A 0008          |
| Refresh timer counter                          | RTCNT        | H'0000 0000   | H'A4FD 004C | 32             | H'A55A 0000          |
| Refresh time constant register                 | RTCOR        | H'0000 0000   | H'A4FD 0050 | 32             | H'A55A 00F8          |
| CS2 space SDRAM mode register                  | SDMR2        | _             | H'A4FD 4xxx | 16             | _                    |
| CS3 space SDRAM mode register                  | SDMR3        | _             | H'A4FD 5xxx | 16             | *1                   |

#### Table 3.10 BSC Settings (EDS6416AHTA)

Note: If the value to be written is X, for area 3 the value X can be written to the SDRAM mode register by performing a word write to location X + H'A4FD5000. The data written in this operation is ignored.

- Write an arbitrary value to H'A4FD5440 CAS latency: 2). External address pins: H'00000440. For burst read/single write (burst length 1).
   Or write an arbitrary value to H'A4FD5040 CAS latency: 2). External address pins: H'00000040. For burst read/burst write (burst length 1).
- Note: In this example we assume that the initial values are used for bits unrelated to the external SDRAM connection. All register settings should be reviewed according to the application system.



Figure 3.10 shows the circuit diagram for connecting a single 64-Mbit (1 Mword  $\times$  16 bits  $\times$  4 banks) SDRAM to area 3.



Figure 3.10 Block Diagram



- ---

#### 3.2.4 EDS6416AHTA (1 Mword × 16 bits × 4 banks) 64-Mbit Product Example

#### (1) Bus State Controller (BSC) Settings

When two SDRAMs (EDS6416AHTA) are connected to the SH7720's area 3 with a 32-bit bus width, the bus state controller (BSC) requires the settings described here. Table 3.11 shows these BSC register setting values.

Note that this SDRAM is connected with the following conditions: bus clock = 66 MHz, CAS latency = 2, TRP = 2 cycles, TRCD = 2 cycles, TRWL = 2 cycles, TRC = 4 cycles.

| ltem                                           | Abbreviation | Initial value | Address     | Access<br>size | Setting<br>value     |
|------------------------------------------------|--------------|---------------|-------------|----------------|----------------------|
| Area 2 bus control register                    | CS2BCR       | H'36DB 0600   | H'A4FD 0008 | 32             | Arbitrary for area 2 |
| Area 3 bus control register                    | CS3BCR       | H'36DB 0600   | H'A4FD 000C | 32             | H'36DB 4600          |
| Area 2 wait control register                   | CS2WCR       | H'0000 0500   | H'A4FD 0028 | 32             | Arbitrary for area 2 |
| Area 3 wait control register                   | CS3WCR       | H'0000 0500   | H'A4FD 002C | 32             | H'0000 2491          |
| SDRAM control register                         | SDCR         | H'0000 0000   | H'A4FD 0044 | 32             | H'0000 0808          |
| Refresh timer control register/status register | RTCSR        | H'0000 0000   | H'A4FD 0048 | 32             | H'A55A 0008          |
| Refresh timer counter                          | RTCNT        | H'0000 0000   | H'A4FD 004C | 32             | H'A55A 0000          |
| Refresh time constant register                 | RTCOR        | H'0000 0000   | H'A4FD 0050 | 32             | H'A55A 00F8          |
| CS2 space SDRAM mode register                  | SDMR2        | —             | H'A4FD 4xxx | 16             | _                    |
| CS3 space SDRAM mode register                  | SDMR3        | _             | H'A4FD 5xxx | 16             | *1                   |

#### Table 3.11 BSC Settings (EDS6416AHTA)

Note: If the value to be written is X, for area 3 the value X can be written to the SDRAM mode register by performing a word write to location X + H'A4FD5000. The data written in this operation is ignored.

- Write an arbitrary value to H'A4FD5880 CAS latency: 2). External address pins: H'00000880. For burst read/single write (burst length 1).
   Or write an arbitrary value to H'A4FD5080 CAS latency: 2). External address pins: H'00000080. For burst read/burst write (burst length 1).
- Note: In this example we assume that the initial values are used for bits unrelated to the external SDRAM connection. All register settings should be reviewed according to the application system.



Figure 3.11 shows the circuit diagram for connecting two 64-Mbit (1 Mword  $\times$  16 bits  $\times$  4 banks) SDRAMs to area 3.



Figure 3.11 Block Diagram



#### 3.2.5 EDS1216AATA (2 Mwords × 16 bits × 4 banks) 128-Mbit Product Example

#### (1) Bus State Controller (BSC) Settings

When a single SDRAM (EDS1216AATA) is connected to the SH7720's area 3 with a 16-bit bus width, the bus state controller (BSC) requires the settings described here. Table 3.12 shows these BSC register setting values.

Note that this SDRAM is connected with the following conditions: bus clock = 66 MHz, CAS latency = 2, TRP = 2 cycles, TRCD = 2 cycles, TRWL = 2 cycles, TRC = 4 cycles.

| Table 3.12 | BSC Settings | (EDS1216AATA) |
|------------|--------------|---------------|
|------------|--------------|---------------|

| Item                                           | Abbreviation | Initial value | Address     | Access<br>size | Setting<br>value     |
|------------------------------------------------|--------------|---------------|-------------|----------------|----------------------|
| Area 2 bus control register                    | CS2BCR       | H'36DB 0600   | H'A4FD 0008 | 32             | Arbitrary for area 2 |
| Area 3 bus control register                    | CS3BCR       | H'36DB 0600   | H'A4FD 000C | 32             | H'36DB 4400          |
| Area 2 wait control register                   | CS2WCR       | H'0000 0500   | H'A4FD 0028 | 32             | Arbitrary for area 2 |
| Area 3 wait control register                   | CS3WCR       | H'0000 0500   | H'A4FD 002C | 32             | H'0000 2491          |
| SDRAM control register                         | SDCR         | H'0000 0000   | H'A4FD 0044 | 32             | H'0000 0809          |
| Refresh timer control register/status register | RTCSR        | H'0000 0000   | H'A4FD 0048 | 32             | H'A55A 0008          |
| Refresh timer counter                          | RTCNT        | H'0000 0000   | H'A4FD 004C | 32             | H'A55A 0000          |
| Refresh time constant register                 | RTCOR        | H'0000 0000   | H'A4FD 0050 | 32             | H'A55A 00F8          |
| CS2 space SDRAM mode register                  | SDMR2        | _             | H'A4FD 4xxx | 16             | _                    |
| CS3 space SDRAM mode register                  | SDMR3        | _             | H'A4FD 5xxx | 16             | *1                   |

Note: If the value to be written is X, for area 3 the value X can be written to the SDRAM mode register by performing a word write to location X + H'A4FD5000. The data written in this operation is ignored.

 Write an arbitrary value to H'A4FD5440 CAS latency: 2). External address pins: H'00000440. For burst read/single write (burst length 1).
 Or write an arbitrary value to H'A4FD5040 CAS latency: 2). External address pins: H'00000040. For burst read/burst write (burst length 1).



Figure 3.12 shows the circuit diagram for connecting a single 128-Mbit (2 Mwords  $\times$  16 bits  $\times$  4 banks) SDRAM to area 3.



Figure 3.12 Block Diagram



#### 3.2.6 EDS1216AATA (2 Mwords × 16 bits × 4 banks) 128-Mbit Product Example

#### (1) Bus State Controller (BSC) Settings

When two SDRAMs (EDS1216AATA) are connected to the SH7720's area 3 with a 32-bit bus width, the bus state controller (BSC) requires the settings described here. Table 3.13 shows these BSC register setting values.

Note that this SDRAM is connected with the following conditions: bus clock = 66 MHz, CAS latency = 2, TRP = 2 cycles, TRCD = 2 cycles, TRWL = 2 cycles, TRC = 4 cycles.

| Table 3.13 | BSC Settings | (EDS1216AATA) |
|------------|--------------|---------------|
|            |              |               |

| Item                                           | Abbreviation | Initial value | Address     | Access<br>size | Setting<br>value     |
|------------------------------------------------|--------------|---------------|-------------|----------------|----------------------|
| Area 2 bus control register                    | CS2BCR       | H'36DB 0600   | H'A4FD 0008 | 32             | Arbitrary for area 2 |
| Area 3 bus control register                    | CS3BCR       | H'36DB 0600   | H'A4FD 000C | 32             | H'36DB 4600          |
| Area 2 wait control register                   | CS2WCR       | H'0000 0500   | H'A4FD 0028 | 32             | Arbitrary for area 2 |
| Area 3 wait control register                   | CS3WCR       | H'0000 0500   | H'A4FD 002C | 32             | H'0000 2491          |
| SDRAM control register                         | SDCR         | H'0000 0000   | H'A4FD 0044 | 32             | H'0000 0809          |
| Refresh timer control register/status register | RTCSR        | H'0000 0000   | H'A4FD 0048 | 32             | H'A55A 0008          |
| Refresh timer counter                          | RTCNT        | H'0000 0000   | H'A4FD 004C | 32             | H'A55A 0000          |
| Refresh time constant register                 | RTCOR        | H'0000 0000   | H'A4FD 0050 | 32             | H'A55A 00F8          |
| CS2 space SDRAM mode register                  | SDMR2        | _             | H'A4FD 4xxx | 16             | _                    |
| CS3 space SDRAM mode register                  | SDMR3        | _             | H'A4FD 5xxx | 16             | *1                   |

Note: If the value to be written is X, for area 3 the value X can be written to the SDRAM mode register by performing a word write to location X + H'A4FD5000. The data written in this operation is ignored.

 Write an arbitrary value to H'A4FD5880 CAS latency: 2). External address pins: H'00000880. For burst read/single write (burst length 1).
 Or write an arbitrary value to H'A4FD5080 CAS latency: 2). External address pins: H'0000080. For burst read/burst write (burst length 1).



Figure 3.13 shows the circuit diagram for connecting two 128-Mbit (2 Mwords  $\times$  16 bits  $\times$  4 banks) SDRAMs to area 3.



Figure 3.13 Block Diagram



#### 3.2.7 EDS2516ADTA (4 Mwords × 16 bits × 4 banks) 256-Mbit Product Example

#### (1) Bus State Controller (BSC) Settings

When a single SDRAM (EDS2516ADTA) is connected to the SH7720's area 3 with a 16-bit bus width, the bus state controller (BSC) requires the settings described here. Table 3.14 shows these BSC register setting values.

Note that this SDRAM is connected with the following conditions: bus clock = 66 MHz, CAS latency = 2, TRP = 2 cycles, TRCD = 2 cycles, TRWL = 2 cycles, TRC = 4 cycles.

| Table 3.14 | <b>BSC Settings</b> | (EDS2516ADTA) |
|------------|---------------------|---------------|
|------------|---------------------|---------------|

| Item                                           | Abbreviation | Initial value | Address     | Access<br>size | Setting<br>value     |
|------------------------------------------------|--------------|---------------|-------------|----------------|----------------------|
| Area 2 bus control register                    | CS2BCR       | H'36DB 0600   | H'A4FD 0008 | 32             | Arbitrary for area 2 |
| Area 3 bus control register                    | CS3BCR       | H'36DB 0600   | H'A4FD 000C | 32             | H'36DB 4400          |
| Area 2 wait control register                   | CS2WCR       | H'0000 0500   | H'A4FD 0028 | 32             | Arbitrary for area 2 |
| Area 3 wait control register                   | CS3WCR       | H'0000 0500   | H'A4FD 002C | 32             | H'0000 2491          |
| SDRAM control register                         | SDCR         | H'0000 0000   | H'A4FD 0044 | 32             | H'0000 0811          |
| Refresh timer control register/status register | RTCSR        | H'0000 0000   | H'A4FD 0048 | 32             | H'A55A 0008          |
| Refresh timer counter                          | RTCNT        | H'0000 0000   | H'A4FD 004C | 32             | H'A55A 0000          |
| Refresh time constant register                 | RTCOR        | H'0000 0000   | H'A4FD 0050 | 32             | H'A55A 007C          |
| CS2 space SDRAM mode register                  | SDMR2        | —             | H'A4FD 4xxx | 16             | _                    |
| CS3 space SDRAM mode register                  | SDMR3        | _             | H'A4FD 5xxx | 16             | *1                   |

Note: If the value to be written is X, for area 3 the value X can be written to the SDRAM mode register by performing a word write to location X + H'A4FD5000. The data written in this operation is ignored.

 Write an arbitrary value to H'A4FD5440 CAS latency: 2). External address pins: H'00000440. For burst read/single write (burst length 1).
 Or write an arbitrary value to H'A4FD5040 CAS latency: 2). External address pins: H'00000040. For burst read/burst write (burst length 1).



Figure 3.14 shows the circuit diagram for connecting a single 256-Mbit (4 Mwords  $\times$  16 bits  $\times$  4 banks) SDRAM to area 3.



Figure 3.14 Block Diagram



#### 3.2.8 EDS2516ADTA (4 Mwords × 16 bits × 4 banks) 256-Mbit Product Example

#### (1) Bus State Controller (BSC) Settings

When two SDRAMs (EDS2516ADTA) are connected to the SH7720's area 3 with a 32-bit bus width, the bus state controller (BSC) requires the settings described here. Table 3.15 shows these BSC register setting values.

Note that this SDRAM is connected with the following conditions: bus clock = 66 MHz, CAS latency = 2, TRP = 2 cycles, TRCD = 2 cycles, TRWL = 2 cycles, TRC = 4 cycles.

| Item                                           | Abbreviation | Initial value | Address     | Access<br>size | Setting<br>value     |
|------------------------------------------------|--------------|---------------|-------------|----------------|----------------------|
| Area 2 bus control register                    | CS2BCR       | H'36DB 0600   | H'A4FD 0008 | 32             | Arbitrary for area 2 |
| Area 3 bus control register                    | CS3BCR       | H'36DB 0600   | H'A4FD 000C | 32             | H'36DB 4600          |
| Area 2 wait control register                   | CS2WCR       | H'0000 0500   | H'A4FD 0028 | 32             | Arbitrary for area 2 |
| Area 3 wait control register                   | CS3WCR       | H'0000 0500   | H'A4FD 002C | 32             | H'0000 2491          |
| SDRAM control register                         | SDCR         | H'0000 0000   | H'A4FD 0044 | 32             | H'0000 0811          |
| Refresh timer control register/status register | RTCSR        | H'0000 0000   | H'A4FD 0048 | 32             | H'A55A 0008          |
| Refresh timer counter                          | RTCNT        | H'0000 0000   | H'A4FD 004C | 32             | H'A55A 0000          |
| Refresh time constant register                 | RTCOR        | H'0000 0000   | H'A4FD 0050 | 32             | H'A55A 007C          |
| CS2 space SDRAM mode register                  | SDMR2        | —             | H'A4FD 4xxx | 16             | _                    |
| CS3 space SDRAM mode register                  | SDMR3        | _             | H'A4FD 5xxx | 16             | *1                   |

Note: If the value to be written is X, for area 3 the value X can be written to the SDRAM mode register by performing a word write to location X + H'A4FD5000. The data written in this operation is ignored.

 Write an arbitrary value to H'A4FD5880 CAS latency: 2). External address pins: H'00000880. For burst read/single write (burst length 1).
 Or write an arbitrary value to H'A4FD5080 CAS latency: 2). External address pins: H'0000080. For burst read/burst write (burst length 1).



Figure 3.15 shows the circuit diagram for connecting two 256-Mbit (4 Mwords  $\times$  16 bits  $\times$  4 banks) SDRAMs to area 3.



Figure 3.15 Block Diagram



Access

Settina

#### 3.2.9 EDS5116ABTA (8 Mwords × 16 bits × 4 banks) 512-Mbit Product Example

#### (1) Bus State Controller (BSC) Settings

Table 3.16 BSC Settings (EDS5116ABTA)

When a single SDRAM (EDS5116ABTA) is connected to the SH7720's area 3 with a 16-bit bus width, the bus state controller (BSC) requires the settings described here. Table 3.16 shows these BSC register setting values.

Note that this SDRAM is connected with the following conditions: bus clock = 66 MHz, CAS latency = 2, TRP = 4 cycles, TRCD = 3 cycles, TRWL = 2 cycles, TRC = 6 cycles.

| Item | Abbreviation | Initial value | Addres |
|------|--------------|---------------|--------|

| Item                                           | Abbreviation | Initial value | Address     | size | value                |
|------------------------------------------------|--------------|---------------|-------------|------|----------------------|
| Area 2 bus control register                    | CS2BCR       | H'36DB 0600   | H'A4FD 0008 | 32   | Arbitrary for area 2 |
| Area 3 bus control register                    | CS3BCR       | H'36DB 0600   | H'A4FD 000C | 32   | H'36DB 4400          |
| Area 2 wait control register                   | CS2WCR       | H'0000 0500   | H'A4FD 0028 | 32   | Arbitrary for area 2 |
| Area 3 wait control register                   | CS3WCR       | H'0000 0500   | H'A4FD 002C | 32   | H'0000 6892          |
| SDRAM control register                         | SDCR         | H'0000 0000   | H'A4FD 0044 | 32   | H'0000 0812          |
| Refresh timer control register/status register | RTCSR        | H'0000 0000   | H'A4FD 0048 | 32   | H'A55A 0008          |
| Refresh timer counter                          | RTCNT        | H'0000 0000   | H'A4FD 004C | 32   | H'A55A 0000          |
| Refresh time constant register                 | RTCOR        | H'0000 0000   | H'A4FD 0050 | 32   | H'A55A 007C          |
| CS2 space SDRAM mode register                  | SDMR2        | _             | H'A4FD 4xxx | 16   | _                    |
| CS3 space SDRAM mode register                  | SDMR3        | _             | H'A4FD 5xxx | 16   | *1                   |

Note: If the value to be written is X, for area 3 the value X can be written to the SDRAM mode register by performing a word write to location X + H'A4FD5000. The data written in this operation is ignored.

 Write an arbitrary value to H'A4FD5440 CAS latency: 2). External address pins: H'00000440. For burst read/single write (burst length 1).
 Or write an arbitrary value to H'A4FD5040 CAS latency: 2). External address pins: H'00000040. For burst read/burst write (burst length 1).



Figure 3.16 shows the circuit diagram for connecting a single 512-Mbit (8 Mwords  $\times$  16 bits  $\times$  4 banks) SDRAM to area 3.



Figure 3.16 Block Diagram



#### Keep safety first in your circuit designs!

1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.

Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any thirdparty's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).

- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the

Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.