RL78/I1D R01AN2231EJ0100 Rev. 1.00 Dec. 01, 2015 #### **Abstract** This application note explains low power consuming intermittent operation of ADC using DTC. Low Power Consuming Intermittent Operation of ADC Using DTC ## **Target Device** RL78/I1D When using this application note with other Renesas MCUs, careful evaluation is recommended after making modifications to comply with the alternate MCU. ### Contents | 1. | Specifications | 3 | | | | | |--------------|-----------------------------------------------|-----|--|--|--|--| | 2. | Operation Confirmation Conditions | 8 | | | | | | 3. | Related Application Notes | 9 | | | | | | | Hardware | | | | | | | 4.1 | Hardware Example | 10 | | | | | | 4.2 | Pins Used | 11 | | | | | | | Software | | | | | | | | Operation Overview | | | | | | | | Option Byte Settings | | | | | | | | Constant | | | | | | | | Variables | | | | | | | | Functions | | | | | | | | Function Specifications | | | | | | | | Flowcharts | | | | | | | 5.7. | | | | | | | | 5.7. | | | | | | | | 5.7. | | | | | | | | 5.7. | | | | | | | | 5.7. | | | | | | | | 5.7.<br>5.7. | | | | | | | | 5.7.<br>5.7. | | | | | | | | 5.7. | · | | | | | | | 5.7. | | | | | | | | - | 11 DOC Initialization | | | | | | | | 12 Main Processing | | | | | | | | 13 Main Initialization | | | | | | | | 14 DTC0 Activation | | | | | | | | 15 DTC2 Activation | | | | | | | | 16 A/D Voltage Comparator Operation Start | | | | | | | | 17 A/D Converter SNOOZE Function Start | | | | | | | | 18 Operational Amplifier 0 Operation Start | | | | | | | | 19 Operational Amplifier 1 Operation Start | | | | | | | | .20 8-bit Interval Timer Count Start | | | | | | | | 21 Data Operation Circuit Interrupt Servicing | | | | | | | | 22 Data Operation Circuit Flag Clear | | | | | | | 5.7. | 23 A/D Converter SNOOZE Function Stop | 109 | | | | | | 5.7. | 24 A/D Voltage Comparator Operation Stop | 110 | | | | | | 5.7. | 25 DTC0 Stop | 111 | | | | | | | 26 DTC2 Stop | | | | | | | 5.7. | 27 8-bit Interval Timer Count Stop | 113 | | | | | | 6. | Sample Code | 115 | | | | | | 7. | Reference Documents | 115 | | | | | ### Specifications This application note explains A/D conversion using the DTC and the A/D converter controlled by low power consuming operation, especially the STOP mode and SNOOZE mode. The 8-bit interval timer (hereinafter referred to as 8-bit IT) is used to count periods of A/D conversion, P57 is applied to control the power supply (ON/OFF) of sensors, ELC is used to turn on OPAMP, the 12-bit interval timer (hereinafter called 12-bit IT) is used to count the stabilization wait time after the sensor is powered ON and DOC is used to judged of end of processing. The A/D converter operates in the hardware trigger wait mode using the SNOOZE mode. As the hardware trigger, interrupts (INTIT) of the 12-bit interval timer are set. The DTC uses two types of interrupts as activation factor; underflow interrupt of the 8-bit interval timer and A/D conversion end interrupt. The 8-bit interval timer underflow interrupt causes data transfer to the P5 register to start power supply to sensors, and transfers data to the ITMC register by chain transfer to start count of the 12-bit interval timer. The A/D conversion end interrupt transfers the ADCR register value to RAM, stops providing power supply to sensors by data transfer to the P5 register, transfers A/D conversion result to the DOC and judges the threshold value by the DOC. If above threshold value, releasing the STOP mode. Table 1.1 shows peripheral functions used and their applications. Figure 1.1 shows an overview of operation. Figure 1.2 and Figure 1.3 illustrate the time charts. **Table 1.1 Peripheral Functions Used and Their Applications** | Peripheral function | Application | |---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P137 | -Starts processing | | 8-bit interval timer | - Counts periods of A/D conversion - Functions as operational amplifier operation start trigger | | DTC | Executes the following operations by 8-bit interval timer interrupts - Sets high output to P57 (starts power supply to sensors) - Starts count of the 12-bit interval timer (sensor stabilization wait time) Executes the following operations by A/D conversion end interrupts - Stores the A/D conversion result to RAM - Sets low output to P57 (stops power supply to sensors) - Sets the AWC bit again when the SNOOZE mode is shifted to STOP mode - Stops the 12-bit interval timer count - Transfers A/D conversion result to the DOC ( for determine releasing the STOP mode ) | | P57 | Controls sensor power supply (ON/OFF) | | 12-bit interval timer | Counts the stabilization wait time of sensors | | ADC | Converts analog signal input levels of P17/ANI7 pins | | Operational amplifiers (AMP0,1) | Amplify the analog input signal | | Data operation circuit (DOC) | Determines to release the STOP mode (releases the STOP mode by interrupts in DOC data addition mode) | Figure 1.1 Overview of Low Power Consuming Intermittent Operation of ADC Using DTC #### Note 1. In the above figure, when a low level is input, the switch is turned OFF (power supply to the sensor stops), and when a high level is input, the switch is turned ON (power supply to the sensor starts). Figure 1.2 Time Chart of Low Power Consuming Intermittent Operation of ADC Using DTC (STOP Mode Continued) - 1. Initial setting of the peripheral functions to be used is performed and count of the 8-bit interval timer is started. - 2. When a low level is detected from P137, the CPU enters the STOP mode. - 3. The operational amplifiers AMP0 and 1 are activated by an underflow interrupt of the 8-bit interval timer as trigger. At the same time, the DTC is activated and by transferring data to the P5 register, P57 is set to high output. By chain-transferring data to the ITMC register, count of the 12-bit interval timer is started. - 4. The 12-bit interval timer interrupt (hardware trigger of the A/D converter) starts A/D conversion in the SNOOZE mode. - 5. An A/D conversion end interrupt activates the DTC, and by transfers data to the P5 register and P57 is set to low output. By chain transfers, the 12-bit interval timer is set to be stopped. In addition, by transferring the A/D conversion result to the DOC and the AWC bit is set again. - 6. When the DOC operation result is not larger than "FFFFH" upon the threshold value determination, a data operation circuit interrupt is not generated, and the mode is switched from the SNOOZE mode to the STOP mode. After that, the procedures 3 to 6 are repeated. Figure 1.3 Time Chart of Low Power Consuming Intermittent Operation of ADC Using DTC (STOP Mode Released) - 1. Initial setting of the peripheral functions to be used is performed and count of the 8-bit interval timer is started. - 2. When a low level is detected from P137, the CPU enters the STOP mode. - 3. The operational amplifiers AMP0 and 1 are activated by an underflow interrupt of the 8-bit interval timer as trigger. At the same time, the DTC is activated, and by transferring data to the P5 register, P57 is set to high output. By chaintransferring data to the ITMC register, count of the 12-bit interval timer is started. - 4. The 12-bit interval timer interrupt (hardware trigger of the A/D converter) starts the A/D conversion in the SNOOZE mode. - 5. An A/D conversion end interrupt activates the DTC, and by transfers data to the P5 register and P57 is set to low output. By chain transfers, the 12-bit interval timer is set to be stopped. In addition, by transferring the AD conversion result to the DOC, and the AWC bit is set again. - 6. When the DOC operation result is larger than "FFFFH" upon the threshold value determination, a data operation circuit interrupt is generated. And the mode is switched from the SNOOZE mode to normal mode. Peripheral functions used for data operation circuit interrupt servicing are reset. After that, the procedures 2 to 6 are repeated. ## **Operation Confirmation Conditions** The sample code accompanying this application note has been run and confirmed under the conditions below. **Table 2.1 Operation Confirmation Conditions** | Item | Description | |-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | Microcontroller used | RL78/I1D (R5F117GCG) | | Operating frequency | <ul> <li>High-speed on-chip oscillator clock: 24 MHz</li> <li>CPU/peripheral hardware clock: 24 MHz</li> <li>Subsystem clock: 32.768 KHz</li> </ul> | | Operating voltage | 3.3 V (operation possible from 1.6 to 3.6 V) LVD operation (VLVI): Reset mode (2.81 V at the rising edge or 2.75 V at the falling edge) | | Integrated development environment (CubeSuite+) | Renesas Electronics' CubeSuite+ V3.01.00 | | C compiler (CubeSuite+) | Renesas Electronics' CA78K0R V1.71 | | Board used | RL78/I1D CPU board (RTE5117GC0TGB00000R) | ## 3. Related Application Notes The application notes related to this document are shown below. Please refer to them as well. RL78/G13 Initialization (R01AN0451E) Application Note RL78/G13 A/D Converter (R01AN0452E) Application Note RL78/G14 How to Use the DTC for the RL78/G14 (R01AN0861E) Application Note RL78/G14 Transferring A/D Conversion Result Using the DTC (R01AN0863E) Application Note RL78/G13 A/D Converter (SNOOZE Mode) (R01AN1464EJ0100) Application Note Page 9 of 116 ## 4. Hardware ## 4.1 Hardware Example Figure 4.1 shows hardware configuration used in this application note. **Figure 4.1 Hardware Configuration Example** #### Notes - 1. The above figure is simplified to show an overview of the hardware connection. When designing application circuits, make sure to handle unused pins appropriately to satisfy the electrical characteristics (connect input only ports independently to either VDD or VSS via resistors). - 2. Make sure to set VDD greater than the reset release voltage ( $V_{LVI}$ ) specified by the LVD. ## 4.2 Pins Used Table 4.1 lists the pins used and their functions. **Table 4.1 Pins Used and Their Functions** | Pin name | I/O | Function | |------------------|--------|-----------------------------------------------------------------| | P57 | Output | Sensor power supply control | | | | High: sensor power supply ON | | | | Low: sensor power supply OFF | | P137 | Input | Switch input port (processing start) | | P12/AMP0+ | Input | Operational amplifier 0 (+side) input | | P13/AMP0- | Input | Operational amplifier 0 (-side) input | | P14/AMP0O | Input | Operational amplifier 0 output | | P15/AMP1+ | Input | Operational amplifier 1 (+side) input | | P16/AMP1- | Input | Operational amplifier 1 (-side) input | | P17/AMP1O (ANI7) | Input | Operational amplifier 1 output, A/D converter analog input port | #### Software ### 5.1 Operation Overview In this application note, A/D conversion is performed by using the DTC and the A/D converter controlled by low power consuming operation, especially the STOP mode and SNOOZE mode. The 8-bit interval timer is used as activation trigger of the operational amplifier 1 and 0. It is also used to count periods of A/D conversion. P57 is applied to control the power supply (ON/OFF) of sensors. The 12-bit interval timer is used to count the stabilization wait time after the sensor power ON. The A/D converter operates in the hardware trigger wait mode using the SNOOZE mode. As the hardware trigger, interrupts of the 12-bit interval timer (INTIT) are set. The DTC uses two types of interrupts as activation factor; underflow interrupt of the 8-bit interval timer and A/D conversion end interrupt. The 8-bit interval timer underflow interrupt activates the operational amplifiers 0 and 1. At the same time, it causes data transfer to the P5 register by the DTC to start power supply to sensors, and transfers data to the ITMC register by chain transfer to start count of the 12-bit interval timer. The A/D conversion end interrupt stops the operational amplifier 0 and 1. Simultaneously, the conversion result is transferred to RAM by the DTC, and data is transferred to the P5 register by chain transfer to stop providing power supply to sensors. In addition, the 12-bit interval timer is stopped, the threshold value is determined by transferring AD conversion result to the DOC, and the AWC bit is reset. The specific procedures are described below (1) to (20). (1) Perform initial setting of the ports. <Setting condition> - Set P57 to low output and turn the sensor power supply OFF. - (2) Perform initial setting of the CPU. <Setting conditions> - Select the high-speed on-chip oscillator as the main system clock. - Select the XT1 oscillator as the subsystem clock. - (3) Perform initial setting of the 12-bit interval timer. <Setting condition> - Set the interval time to 125 ms. - (4) Perform initial setting of the 8-bit interval timer. <Setting conditions> - Set the operation mode of the 8-bit interval timer to timer mode. - Set the timer value to 1000 ms. (5) Perform initial setting of the A/D converter. ### <Setting conditions> - Set the select mode in A/D conversion channel selection. - Set the one-shot conversion mode as A/D conversion operation mode. - Set the hardware trigger wait mode as A/D conversion start condition. - Set the 12-bit interval timer interrupt signal (INTIT) as hardware trigger signal. - Set P17/ANI7 pins to analog input. - (6) Perform initial setting of the operational amplifiers. #### <Setting conditions> - Set P12 to P17 to the analog mode. - Set P12 to P17 to 'input'. - Enable wait for ELC. - Set to the high-speed mode for operation mode. - Select the ELC and A/D trigger mode for operational amplifier activation/stop trigger. - Set the operational amplifier ELC trigger 0 as activation trigger of the operational amplifier units 0 and 1. #### (7) Perform initial setting of the DTC. #### <Setting conditions> - Setting of DTCT0 (Transferring data at address 0xFFD00 to the P5 register) - Set the transfer source address: 0xFD00. - Set the transfer destination address: 0xFF05 (P5). - Select the 8-bit data size. - Enable chain transfers (DTCT1). - Set the 8-bit interval timer underflow as activation factor. - Set the number of DTC data transfers to once. - Set the repeat mode. - Setting of DTCT1 (Transferring data at address 0xFFD04 to the ITMC register) - Set the transfer source address: 0xFD04. - Set the transfer destination address: 0xFF90(ITMC). - Select the 16-bit data size. - Disable chain transfers. - Set the number of DTC data transfers to once. - Setting of DTCT2 (Transferring data of the ADCR register to the address 0xFFC00) - Set the transfer source address: 0xFF1E(ADCR). - Set the transfer destination address: 0xFC00. - Select the 16-bit data size. - Enable chain transfers (DTCT3). - Set the A/D conversion end as activation factor. - Set the number of DTC data transfers to 4 times. - Set the repeat mode. - Setting of DTCT3 (Transferring data at address 0xFFD02 to the P5 register) - Set the transfer source address: 0xFD02. - Set the transfer destination address: 0xFF05(P5). - Select the 8-bit data size. - Enable chain transfers (DTCT4). - Set the number of DTC data transfers to 4 times. - Setting of DTCT4 (Transferring data at address 0xFFD06 to the ITMC register) - Set the transfer source address: 0xFD06. - Set the transfer destination address: 0xFF90(ITMC). - Select the 16-bit data size. - Enable chain transfers (DTCT5). - Set the number of DTC data transfers to 4 times. - Setting of DTCT5 (Transferring data of the ADCR register to the DODIR register) - Set the transfer source address: 0xFF1E(ADCR). - Set the transfer destination address: 0x0512(DODIR). - Select the 16-bit data size. - Enable chain transfers (DTCT6). - Set the number of DTC data transfers to 4 times. - Setting of DTCT6 (Transferring data at address 0xFFD0C to the DODSR register) - Set the transfer source address: 0xFD0C. - Set the transfer destination address: 0x0514(DODSR). - Select the 16-bit data size. - Enable chain transfers (DTCT7). - Set the number of DTC data transfers to 4 times. - Setting of DTCT7 (Transferring data at address 0xFFD08 to the ADM2 register) - Set the transfer source address: 0xFD08. - Set the transfer destination address: 0x0010(ADM2). - Select the 8-bit data size. - Enable chain transfers (DTCT8). - Set the number of DTC data transfers to 4 times. - Setting of DTCT8 (Transferring data at address 0xFFD0A to the ADM2 register) - Set the transfer source address: 0xFD0A. - Set the transfer destination address: 0x0010(ADM2). - Select the 8-bit data size. - Disable chain transfers. - Set the number of DTC data transfers to 4 times. ## (8) Perform initial setting of the ELC. <Setting condition> - Set the peripheral function to link in ELSELR10 (channel 00 of the 8-bit interval timer) to the operational amplifier 0 (the operational amplifier ELC trigger 0). - (9) Perform initial setting of the DOC. <Setting conditions> - Set the threshold value to determine the transition to the normal operation mode to the DODSR register as initial value. - Enable the data operation circuit interrupt. - Set to the data addition mode. (10) Perform initial setting for main processing. <Setting conditions> - Set the variable g\_dtc\_gpio\_p57\_on to "0x 80" (P57 = High). - Set the variable g\_dtc\_gpio\_p57\_off to "0x00" (P57 = Low). - Set the variable g\_dtc\_it\_start to the OR of the ITMC register (count value) and "0x8000U" (activation enabled). - Set the variable g\_dtc\_it\_stop to "0x0000U" (operation stopped). - Set the variable g\_dtc\_adc\_awc\_clear to "0x00U" (AWC bit = 0). - Set the variable g\_dtc\_adc\_awc\_set to "0x04U" (AWC bit =1). - Set the variable g\_dtc\_doc\_dodsr\_value to the initial setting value of the DODSR register. - Set the variable g\_dtc\_adc\_adinput[0] to [3] to "0x0000". - (11) Executes the following operations when a low level is detected from P137. - (12) Activate the DTC. <Setting conditions> - Set the DTCEN16 bit in the DTCEN1 register to "1" (Activation enabled). - Set the DTCEN26 bit in the DTCEN2 register to "1" (Activation enabled). - (13) Set the A/D converter to SNOOZE mode in order to set the A/D conversion wait status. - Set the ADCE bit in the ADM0 register to "1" (Enable A/D voltage comparator operation) to wait for A/D conversion. - Set the AWC bit in the ADM2 register to "1" (The SNOOZE mode function is used.). - (14) Set the operational amplifier units 0 and 1 to enable to wait for the ELC. <Setting condition> - Set the bits AMPE0 and AMPE1 in the AMPC register to "1" (Wait for ELC is enabled). - (15) Start the 8-bit interval timer count. <Setting condition> - Set the TSTART00 bit in the TRTCR0 register to "1" (Count starts). - (16) The CPU shifts to the STOP mode. - (17) An 8-bit interval timer underflow interrupt is generated and the ELC activates the operational amplifiers 0 and 1. At the same time, the DTC is activated and starts data transfers. Chain transfer is enabled here, and the DTC performs the following two transfers. - The DTC transfers the data at address 0xFFD00 (1 byte) to address 0xFFF05 (in the P5 register). - The DTC transfers the data at address 0xFFD04 (2 bytes) to address 0xFFF90 (in the ITMC register). - (18) A 12-bit interval timer interrupt is generated and A/D conversion is started in the SNOOZE mode. - (19) An A/D conversion end interrupt is generated and the operational amplifiers 0 and 1 stop. At the same time, the DTC is activated and starts data transfers. Chain transfer is enabled here, and the DTC performs the following seven transfers. - The DTC transfers the data at address 0xFFF1E (in the ADCR register) (2 bytes) to address 0xFFC00. - The DTC transfers the data at address 0xFFD02 (1 byte) to address 0xFFF05 (in the P5 register). - The DTC transfers the data at address 0xFFD06 (2 bytes) to address 0xFFF90 (in the ITMC register). - The DTC transfers the data at address 0xFFF1E (in the ADCR register) (2 bytes) to address 0xF0512 (in the DODIR register). - The DTC transfers the data at address 0xFFD0C (2 bytes) to address 0xF0514 (in the DODSR register). - The DTC transfers the data at address 0xFFD08 (1 byte) to address 0xF0010 (in the ADM2 register). - The DTC transfers the data at address 0xFFD0A (1 byte) to address 0xF0010 (in the ADM2 register). - (20) In case that an overflow occurs in the result of addition with the DODSR register when the data is transferred to the DODIR register, the operation mode returns to the normal operation mode and the procedure goes back to (11) after a data operation circuit interrupt is generated. Without the overflow, the operation mode returns to the STOR mode and the procedure goes back to (16) after the - Without the overflow, the operation mode returns to the STOP mode and the procedure goes back to (16) after the DTC transfers the data. #### Note $1.\ For\ notes\ on\ using\ devices,\ refer\ to\ the\ RL78/I1D\ User's\ Manual:\ Hardware.$ # 5.2 Option Byte Settings Table 5.1 lists the option byte settings. **Table 5.1 Option Byte Settings** | Address | Setting value | Contents | |---------------|---------------|-------------------------------------------------------------------------------------------------------------------------| | 000C0H/010C0H | 11101111B | Stops the watchdog timer (Counting is stopped when a reset is released.) | | 000C1H/010C1H | 01110111B | Sets the LVD in reset mode Detection voltage: 3.02 V at the rising edge, 2.96 V at the falling edge | | 000C2H/010C2H | 11100000B | Sets the HOCO clock to 24 MHz in HS mode. | | 000C3H/010C3H | 10000100B | Enables on-chip debugging Erases data of flash memory in case of failures in authenticating on-chip debug security ID. | ## 5.3 Constant Table 5.2 lists the constant used in the sample code. **Table 5.2 Constant Used in the Sample Code** | Constant name | Setting value | Content | |---------------|---------------|-----------------------------------------------------| | R_DOC_OFFSET | 0xF482 | Initial setting value of the data operation circuit | ## 5.4 Variables Table 5.3 lists the global variables. **Table 5.3 Global Variables** | Туре | Variable Name | Contents | Function Used | |----------|-----------------------|---------------------------------------------------------------------------------|-------------------| | uint8_t | g_dtc_gpio_p57_on | Setting value of P57 (High) | main () | | uint8_t | g_dtc_gpio_p57_off | Setting value of P57 (Low) | main () | | uint16_t | g_dtc_it_start | Enables activation of the 12-bit interval timer | main () | | uint16_t | g_dtc_it_stop | Stops operation of the 12-bit interval timer | main () | | uint8_t | g_dtc_adc_awc_clear | Setting value to release the SNOOZE mode function | main () | | uint8_t | g_dtc_adc_awc_set | Setting value to use the SNOOZE mode function | main () | | uint16_t | g_dtc_doc_dodsr_value | Threshold value to transit to normal mode (Data operation circuit offset value) | main () | | uint16_t | g_dtc_adc_adinput[5] | Result value of A/D conversion end | R_MAIN_UserInit() | ## 5.5 Functions Table 5.4 lists functions. ## **Table 5.4 List of Functions** | Function name | Outline | |---------------------------|-----------------------------------------------| | hdwinit | Initial setting | | R_Systeminit | Initial setting of the peripheral functions | | R_CGC_Create | Initial setting of the CPU | | R_PORT_Create | Initial setting of the ports | | R_ADC_Create | Initial setting of the A/D converter | | R_IT_Create | Initial setting of the 12-bit interval timer | | R_IT8Bit0_Channel0_Create | Initial setting of the 8-bit interval timer | | R_DTC_Create | Initial setting of the DTC | | R_ELC_Create | Initial setting of the ELC | | R_DOC_Create | Initial setting of the DOC | | R_OPAMP_Create | Initial setting of the operational amplifiers | | main | Main processing | | R_MAIN_UserInit | Main initial setting | | R_DTCD0_Start | DTC0 activation | | R_DTCD2_Start | DTC2 activation | | R_ADC_Set_SnoozeOn | A/D converter's SNOOZE function start | | R_ADC_Set_OperationOn | A/D voltage comparator operation start | | R_IT8BIT0_CHANNEL0_Start | 8-bit interval timer count start | | R_ADC_Set_SnoozeOff | A/D converter's SNOOZE function stop | | r_doc_interrupt | Data operation circuit interrupt servicing | | R_ADC_Set_OperationOff | A/D conversion disabling | | R_DTCD0_Stop | DTC0 stop | | R_DTCD2_Stop | DTC2 stop | | R_IT8BIT0_CHANNEL0_Stop | 8-bit interval timer count stop | | R_OPAMP0_Start | Operational amplifier 0 operation start | | R_OPAMP1_Start | Operational amplifier 1 operation start | | R_DOC_ClearFlag | Data operation circuit flag clear | ## 5.6 Function Specifications This part describes function specifications of the sample code. #### [Function name] hdwinit Outline Initial setting Header None Declaration void hdwinit(void) Description This function is used for initial setting of peripheral functions. Arguments None Return value None Remarks None ### [Function name] R\_Systeminit Outline Initial setting of the peripheral functions Header None Declaration void R\_Systeminit(void) Description This function is used for initial setting of peripheral functions used in this application note. Arguments None Return value None Remarks None #### [Function name] R\_PORT\_Create Outline Initial setting of the ports Header r\_cg\_port.h Declaration void R\_PORT\_Create(void) Description This function is used for initial setting of ports. Arguments None Return value None Remarks None #### [Function name] R\_CGC\_Create Outline Initial setting of the CPU Header r\_cg\_cgc.h Declaration void R CGC Create(void) Description This function is used for initial setting of the CPU. ## [Function name] R\_ADC\_Create Outline Initial setting of the A/D converter Header r\_cg\_adc.h Declaration void R\_ADC\_Create(void) Description This function is used for initial setting to use the A/D converter in the hardware trigger wait mode (select mode, one-shot conversion mode). Arguments None Return value None Remarks None #### [Function name] R\_IT\_Create Outline Initial setting of the 12-bit interval timer Header r\_cg\_it.h Declaration void R\_IT\_Create(void) Description This function is used for initial setting of the 12-bit interval timer. Arguments None Return value None Remarks None #### [Function name] R\_IT8Bit0\_Channel0\_Create Outline Initial setting of the 8-bit interval timer Header r cg it8bit.h Declaration void R\_IT8Bit0\_Channel0\_Create (void) Description This function is used for initial setting of the 8-bit timer in timer mode. Arguments None Return value None Remarks None #### [Function name] R\_DTC\_Create Outline Initial setting of the DTC Header r\_cg\_dtc.h Declaration void R\_DTC\_Create(void) Description This function is used for initial setting of the DTC. Arguments None Return value None Remarks None ## [Function name] R\_ELC\_Create Outline Initial setting of the ELC Header r\_cg\_elc.h Declaration void R ELC Create (void) Description This function is used for initial setting of the ELC. #### [Function name] R\_DOC\_Create Outline Initial setting of the DOC Header r\_cg\_doc.h Declaration void R\_DOC\_Create (void) Description This function is used for initial setting of the DOC. Arguments None Return value None Remarks None ### [Function name] R\_OPAMP\_Create Outline Initial setting of the operational amplifiers Header r\_cg\_opamp.h Declaration void R\_OPAMP\_Create (void) Description This function is used for initial setting of the operational amplifiers. Arguments None Return value None Remarks None #### [Function name] main Outline Main processing Header None Declaration void main(void) Description This function is used for main processing. Arguments None Return value None Remarks None #### [Function name] R\_MAIN\_UserInit Outline Main initial setting Header None Declaration void R MAIN UserInit(void) Description This function is used for main initial setting. ### [Function name] R\_DTCD0\_Start Outline DTC0 activation Header r\_cg\_dtc.h Declaration void R\_DTCD0\_Start(void) Description This function is used for setting to enable DTC0 activation. Arguments None Return value None Remarks None ### [Function name] R\_DTCD2\_Start Outline DTC2 activation Header r\_cg\_dtc.h Declaration void R\_DTCD2\_Start(void) Description This function is used for setting to enable DTC2 activation. Arguments None Return value None Remarks None #### [Function name] R ADC Set SnoozeOn Outline A/D converter's SNOOZE function start Header r\_cg\_adc.h Declaration void R\_ADC\_Set\_SnoozeOn(void) Description This function is used for setting to start the SNOOZE mode function of the A/D converter. Arguments None Return value None Remarks None #### [Function name] R\_ADC\_Set\_OperationOn Outline A/D voltage comparator operation start Header r\_cg\_adc.h Declaration void R ADC Set OperationOn (void) Description This function is used for setting to start A/D conversion. Arguments None Return value None Remarks None ## [Function name] R\_IT8BIT0\_CHANNEL0\_Start Outline 8-bit interval timer count start Header r\_cg\_it8bit.h Declaration void R\_TMR\_RJ0\_Start (void) Description This function is used for setting to enable activation of the 8-bit interval timer. ### [Function name] r\_doc\_interrupt Outline Data operation circuit interrupt servicing Header r\_cg\_doc.h Declaration void r\_doc\_interrupt(void) Description This function is used to initialize the peripheral functions when data operation circuit interrupts are generated. Arguments None Return value None Remarks None ### [Function name] R\_ADC\_Set\_SnoozeOff Outline A/D converter's SNOOZE function stop Header r\_cg\_adc.h Declaration void R\_ADC\_Set\_SnoozeOff(void) Description This function is used for setting to stop the SNOOZE mode of the A/D converter. Arguments None Return value None Remarks None ### [Function name] R\_ADC\_Set\_OperationOff Outline A/D conversion disabling Header r\_cg\_adc.h Declaration void R\_ADC\_Set\_OperationOff (void) Description This function is used to disable A/D conversion. ## [Function name] R\_DTCD0\_Stop $\begin{array}{ll} \text{Outline} & \text{DTC0 stop} \\ \text{Header} & \text{r\_cg\_dtc.h} \end{array}$ Declaration void R\_DTCD0\_Stop (void) Description This function is used for setting to stop the DTC0. Arguments None Return value None Remarks None ## [Function name] R\_DTCD2\_Stop Outline DTC2 stop Header r\_cg\_dtc.h Declaration void R\_DTCD2\_Stop (void) Description This function is used for setting to stop the DTC2. Arguments None Return value None Remarks None #### [Function name] R\_IT8BIT0\_CHANNEL0\_Stop Outline 8-bit interval timer count stop Header r\_cg\_it8bit.h Declaration void R\_IT8BIT0\_CHANNEL0\_Stop (void) Description This function is used to stop the 8-bit interval timer. Arguments None Return value None Remarks None #### [Function name] R\_DOC\_ClearFlag Outline Data operation circuit flag clear Header r\_cg\_doc.h Declaration void R R DOC ClearFlag (void) Description This function is used to clear the data operation circuit flag (the DOPCF bit). ## 5.7 Flowcharts Figure 5.1 shows an overall flow of the sample code. Figure 5.1 Overall Flow ## 5.7.1 Initialization Figure 5.2 is a flowchart for initial setting. Figure 5.2 Initial Setting ### 5.7.2 Peripheral Function Initialization Figure 5.3 shows a flowchart of initial setting of peripheral functions. Figure 5.3 Initial Setting of the Peripheral Functions ## 5.7.3 Port Initialization Figure 5.4 is a flowchart for initial setting of ports. Figure 5.4 Initial Setting of the Ports #### Note 1. Refer to the section entitled "Flowcharts" in RL78/G13 Initialization Application Note (R01AN0451E) for the configuration of the unused ports. #### Caution 1. Provide proper treatment for unused pins so that their electrical specifications are met. Connect each of any unused input-only ports to VDD or VSS via a separate resistor. ### 5.7.4 CPU Initialization Figure 5.5 is a flowchart for initial setting of the CPU. Figure 5.5 Initial Setting of the CPU ### X1 and XT1 oscillators setting - Clock operation mode control register (CMC) Set the high-speed system clock pin operation mode to input port mode. Set the subsystem clock pin operation mode to low power consumption oscillation of the XT1 oscillator oscillation mode. ### Symbol: CMC | <br>7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|--------|--------|---------|---|--------|--------|------| | EXCLK | OSCSEL | EXCLKS | OSCSELS | 0 | AMPHS1 | AMPHS0 | AMPH | | 0 | 0 | 0 | 1 | Х | 0 | 0 | 0 | ## Bits 7 and 6 | EXCLK | OSCSEL | High-speed system clock pin operation mode | X1/P121 pin | X2/EXCLK/P122 pin | |-------|--------|--------------------------------------------|-------------------|----------------------| | 0 | 0 | Input mode | Input port | | | 0 | 1 | X1 oscillation mode | Crystal/ceramic i | resonator connection | | 1 | 0 | Input port mode | Input port | | | 1 | 1 | External clock input mode | Input port | Input port | ### Bits 5 and 4 | EXCLKS | OSCSELS | Subsystem clock pin operation mode | XT1/P123 pin | XT2/EXCLKS/P124 pin | |--------|---------|------------------------------------|--------------|----------------------| | 0 | 0 | Input port mode | Input port | | | 0 | 1 | XT1 oscillation mode | Crystal reso | nator connection | | 1 | 0 | Input port mode | Input port | | | 1 | 1 | External clock input mode | Input port | External clock input | ### Bits 2 and 1 | AMPHS1 | AMPHS0 | XT1 oscillator oscillation mode selection | |--------|--------|---------------------------------------------| | 0 | 0 | Low power consumption oscillation (default) | | 0 | 1 | Normal oscillation | | 1 | 0 | Ultra-low power consumption oscillation | | 1 | 1 | Setting prohibited | ### Bit 0 | -: | | |------|-------------------------------------------| | AMPH | Control of X1 clock oscillation frequency | | 0 | 1 MHz ≤ fX ≤ 10 MHz | | 1 | 10 MHz < fX ≤ 20 MHz | ### Clock operation control setting - Clock operation status control register (CSC) Operate the XT1 oscillator and high-speed on-chip oscillator. Stop the X1 oscillator and middle-speed on-chip oscillator. #### Symbol: CSC | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|--------|---|---|---|---|-------|---------| | MSTOP | XTSTOP | 0 | 0 | 0 | 0 | MIOEN | HIOSTOP | | 1 | 0 | X | Х | X | Х | 0 | 0 | ### Bit 7 | MSTOP | High-speed system clock operation control | | | | | | | |--------|------------------------------------------------------------|------------------------------------------|-------------|--|--|--|--| | WISTOP | X1 oscillation mode External clock input mode Input port n | | | | | | | | 0 | X1 oscillator operating | External clock from EXCLK pin is valid | Input port | | | | | | 1 | X1 oscillator stopped | External clock from EXCLK pin is invalid | iliput port | | | | | ### Bit 6 | XTSTOP | Subsystem clock operation control | | | | | | | |--------|-----------------------------------|-------------------------------------------|-----------------|--|--|--|--| | XISTOP | XT1oscillation mode | External clock input mode | Input port mode | | | | | | . () | XT1 oscillator operating | External clock from EXCLKS pin is valid | Input port | | | | | | 1 | XT1 oscillator stopped | External clock from EXCLKS pin is invalid | | | | | | ### Bit 1 | MIOEN | Middle-speed on-chip oscillator clock operation control | |-------|---------------------------------------------------------| | 0 | Middle-speed on-chip oscillator stopped | | 1 | Middle-speed on-chip oscillator operating | ### Bit 0 | HIOSTOP | High-speed on-chip oscillator clock operation control | |---------|-------------------------------------------------------| | 0 | High-speed on-chip oscillator operating | | 1 | High-speed on-chip oscillator stopped | ### Subsystem clock setting - Subsystem clock select register (CKSEL) Select the sub clock as the subsystem clock. Symbol: CKSEL | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |---------|---|---|---|---|---|---|---| | SELLOSC | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | X | Х | X | X | X | Х | Х | #### Bit 0 | SELLOSC | Selection of sub clock/low-speed on-chip oscillator clock | |---------|-----------------------------------------------------------| | 0 | Sub clock | | 1 | Low-speed on-chip oscillator clock | ### Operation clock setting for 8-bit and 12-bit interval timers Subsystem clock supply mode control register (OSMC) Enable supply of subsystem clock to peripheral functions in STOP mode. Select the subsystem clock as operation clock of the 8-bit interval timer and 12-bit interval timer. Symbol: OSMC | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|-------|---|---|---|---| | RTCLPC | 0 | 0 | WUTMM | 0 | 0 | 0 | 0 | | | | | CK0 | | | | | | 0 | X | X | 0 | X | X | X | Х | #### Bit 7 | RTCLPC | Setting in STOP mode or HALT mode while subsystem clock is selected as CPU clock | |--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Enables supply of subsystem clock to peripheral functions | | | Stops supply of subsystem clock to peripheral functions other than the real-time clock, 12-bit interval timer, 8-bit interval timer, and clock output/buzzer output controller | ### Bit 4 | WUTMMCK0 | Selection of operation clock for real-time clock, frequency measurement circuit, 12-bit interval timer, | 8- | |----------|---------------------------------------------------------------------------------------------------------|----| | | bit interval timer, and clock output/buzzer output controller | | | 0 | Subsystem clock | | | 1 | Low-speed on-chip oscillator clock | | ### System clock control setting - System clock control register (CKC) Select the high-speed on-chip oscillator clock as the CPU/peripheral hardware clock. ### Symbol: CKC | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|------|---|---|------|------| | CLS | CSS | MCS | MCM0 | 0 | 0 | MCS1 | MCM1 | | Х | 0 | X | Х | Х | Х | 0 | 0 | ### Bit 6 | CSS | Selection of CPU/peripheral hardware clock (fCLK) | |-----|---------------------------------------------------| | 0 | Main system clock (fMAIN) | | 1 | Subsystem clock (fSUB) | ### Bit 1 | MCM0 | Main system clock (fMAIN) operation control | |------|----------------------------------------------------------------------------------------| | | Selects the high-speed on-chip oscillator clock (fIH) as the main system clock (fMAIN) | | 1 | Selects the high-speed system clock (fMX) as the main system clock (fMAIN) | ### Bit 0 | MCM1 | Main on-chip oscillator clock (fOCO) operation control | |------|--------------------------------------------------------| | 0 | High-speed on-chip oscillator clock | | 1 | Middle-speed on-chip oscillator clock | ### 5.7.5 12-bit Interval Timer Initialization Figure 5.6 is a flow chart for initial setting of the 12-bit interval timer. Figure 5.6 Initial Setting of the 12-bit Interval Timer #### 12-bit interval timer reset - Peripheral reset control register 2 (PRR2) Reset the 12-bit interval timer. Symbol: PRR2 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---|--------|---|---|---|---|---| | TMKARES | 0 | DOCRES | 0 | 0 | 0 | 0 | 0 | | 1 | X | X | Х | X | X | Х | Х | #### Bit 7 | TMKARES | Reset control of 12-bit interval timer | |---------|----------------------------------------| | 0 | 12-bit interval timer reset release | | 1 | 12-bit interval timer reset state | ### 12-bit interval timer reset release - Peripheral reset control register 2 (PRR2) Release the 12-bit interval timer reset state. Symbol: PRR2 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---|--------|---|---|---|---|---| | TMKARES | 0 | DOCRES | 0 | 0 | 0 | 0 | 0 | | 0 | X | Х | X | X | X | X | X | #### Bit 7 | TMKARES | Reset control of 12-bit interval timer | | | | | |---------|----------------------------------------|--|--|--|--| | 0 | 12-bit interval timer reset release | | | | | | 1 | 12-bit interval timer reset state | | | | | ### 12-bit interval timer clock supply start - Peripheral enable register 2 (PER2) Start the 12-bit interval timer clock supply. Symbol: PER2 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|-------|---|---|---|---|---| | TMKAEN | FMCEN | DOCEN | 0 | 0 | 0 | 0 | 0 | | 1 | X | X | Х | Х | X | Х | X | #### Bit 7 | TMKAEN | Control of 12-bit interval timer input clock supply | |--------|-----------------------------------------------------| | 0 | Stops input clock supply. | | 1 | Enables input clock supply. | ## 12-bit interval timer interrupt setting - Interrupt request flag register (IF1H) - Clear the interrupt request flag. Interrupt mask flag register (MK1H) Disable interrupt servicing. Symbol: IF1H | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|-------|--------|--------|------|---------|-------|------| | 0 | DOCIF | CMPIF1 | CMPIF0 | KRIF | TMKAIFI | RTCIF | ADIF | | X | Х | X | X | X | 0 | X | X | ### Bit 2 | TMKAIF | Interrupt request flag | | | | |--------|----------------------------------------------------------|--|--|--| | 0 | No interrupt request signal is generated. | | | | | 1 | Interrupt request is generated, interrupt request status | | | | Symbol: MK1H | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|-------|--------|--------|------|--------|-------|------| | 0 | DOCMK | CMPMK1 | CMPMK0 | KRMK | TMKAMK | RTCMK | ADMK | | Х | Х | X | X | X | 1 | Х | Х | # Bit 2 | TMKAMK | Interrupt servicing control | |--------|------------------------------| | 0 | Interrupt servicing enabled | | 1 | Interrupt servicing disabled | # Setting of the 12-bit interval timer count operation and compare value - 12-bit interval timer control register (ITMC) Stop the 12-bit interval timer count operation. Set a compare value. Symbol: ITMC | 0 | X | X | X | 11111111111 | |-------|----|----|----|--------------------| | RINTE | 0 | 0 | 0 | ITCMP 11 - ITCMP 0 | | 15 | 14 | 13 | 12 | 11 - 0 | ### Bit 15 | RINTE | 12-bit interval timer operation control | | | | | |-------|-----------------------------------------|--|--|--|--| | 0 | Count operation stopped | | | | | | 1 | Count operation started | | | | | ### Bits 11 to 0 | ITCMP11 - ITCMP0 | Fixed-cycle interrupt (INTRTC) selection | | | | |------------------|-------------------------------------------------------------------------------|--|--|--| | 001H | | | | | | • • • | Generates a fixed-cycle interrupt (count clock cycles x (ITCMP setting + 1)). | | | | | FFFH | | | | | | 000H | Setting prohibited | | | | ### 5.7.6 8-bit Interval Timer Initialization Figure 5.7 shows a flowchart for initial setting of the 8-bit interval timer. Figure 5.7 Initial Setting of the 8-bit Interval Timer ### 8-bit interval timer control setting - 8-bit interval timer control register 0 (TRTCR0) Start clock supply as 8-bit counter. Symbol: TRTCR0 | 0 | Х | X | 1 | Х | Х | Х | 0 | |--------|---|---|---------|---|----------|---|----------| | TCSMD0 | 0 | 0 | TCLKEN0 | 0 | TSTART01 | 0 | TSTART00 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | ## Bit 7 | TCSMD0 | Mode selection | | | | | | |--------|--------------------------------------------------------------------|--|--|--|--|--| | 0 | Operates as 8-bit counter | | | | | | | 1 | Operates as 16-bit counter (channel 0 and channel 1 are connected) | | | | | | ## Bit 4 | TCLKEN0 | 8-bit interval timer clock enable | |---------|-----------------------------------| | 0 | Clock is stopped. | | 1 | Clock is supplied. | ### Bit 0 | TSTART00 | 8-bit interval timer 0 count start | |----------|------------------------------------| | 0 | Count stops. | | 1 | Count starts. | ## 8-bit interval timer interrupt setting - Interrupt mask flag register (MK2L) Disable interrupt servicing - Disable interrupt servicing. Interrupt request flag register (IF2L) Clear the interrupt request flag. ### Symbol: MK2L | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|--------|--------|--------|--------| | FLMK | 0 | 0 | 0 | ITMK11 | ITMK10 | ITMK01 | ITMK00 | | Х | X | X | X | X | X | X | 1 | ### Bit 0 | ITMK00 | Interrupt servicing control | |--------|------------------------------| | 0 | Interrupt servicing enabled | | 1 | Interrupt servicing disabled | #### Symbol: IF2L | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|--------|--------|--------|--------| | FLIF | 0 | 0 | 0 | ITIF11 | ITIF10 | ITIF01 | ITIF00 | | X | X | X | X | X | X | X | 0 | ### Bit 0 | ITIF00 | Interrupt request flag | | | | | | |--------|----------------------------------------------------------|--|--|--|--|--| | 0 | No interrupt request signal is generated. | | | | | | | 1 | Interrupt request is generated, interrupt request status | | | | | | #### Note 1. For details on register settings, refer to RL78/I1D User's Manual: Hardware. ### 8-bit interval timer count source setting - 8-bit interval timer division register 0 (TRTMD0) Set a counter value. Symbol: TRTMD0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|-------|---|---|-------|-----|---| | 0 | | TCK01 | | 0 | TCK00 | | | | Х | X | X | X | Χ | | 111 | | ### Bit 2 to bit 0 | | TCK00 | | 8-bit interval timer 0 division selection | |-------|-------|-------|-------------------------------------------| | Bit 2 | Bit 1 | Bit 0 | | | 0 | 0 | 0 | fSXR or fIL | | 0 | 0 | 1 | fSXR/2 or flL/2 | | 0 | 1 | 0 | fSXR/4 or flL/4 | | 0 | 1 | 1 | fSXR/8 or fIL/8 | | 1 | 0 | 0 | fSXR/16 or flL/16 | | 1 | 0 | 1 | fSXR/32 or flL/32 | | 1 | 1 | 0 | fSXR/64 or flL/64 | | 1 | 1 | 1 | fSXR/128 or fIL/128 | # 8-bit interval timer count value setting - 8-bit interval timer compare register 00 (TRTCMP00) Set a count value. Symbol: TRTCMP00 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|---|---|---| | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | ## Bit 7 to bit 0 | | Function | | |---------------|----------|--| | 8-bit counter | | | #### Note 1. For details on register settings, refer to RL78/I1D User's Manual: Hardware. ### 5.7.7 A/D Converter Initialization Figure 5.8 shows a flowchart for initial setting of the A/D converter. Figure 5.8 Initial Setting of the A/D Converter #### A/D converter reset - Peripheral reset control register 0 (PRR0) Reset the A/D converter. Symbol: PRR0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|--------|---|---|---------|---|---| | 0 | 0 | ADCRES | 0 | 0 | SAU0RES | 0 | 0 | | Х | Х | 1 | X | Х | X | Х | X | #### Bit 5 | ADCRES | Reset control of A/D converter | | | | | |--------|--------------------------------|--|--|--|--| | 0 | A/D converter reset release | | | | | | 1 | A/D converter reset state | | | | | # A/D converter reset release - Peripheral reset control register 0 (PRR0) Release the A/D converter reset state. Symbol: PRR0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|--------|---|---|---------|---|---| | 0 | 0 | ADCRES | 0 | 0 | SAU0RES | 0 | 0 | | Х | X | 0 | X | X | X | X | Χ | #### Bit 5 | ADCRES | A/D converter reset control | |--------|-----------------------------| | 0 | A/D converter reset release | | 1 | A/D converter reset state | ## A/D converter clock supply start - Peripheral enable register 0 (PER0) Start clock supply to the A/D converter. Symbol: PER0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|---|-------|---|---|--------|---|--------| | RTCEN | 0 | ADCEN | 0 | 0 | SAU0EN | 0 | TAU0EN | | Х | Х | 1 | X | X | X | Х | Χ | ### Bit 5 | ADCEN | Control of A/D converter input clock supply | |-------|---------------------------------------------| | 0 | Stops input clock supply. | | 1 | Enables input clock supply. | ## A/D conversion end interrupt setting - Interrupt mask flag register (MK1H) - Disable interrupt servicing. Interrupt request flag register (IF1H) Clear the interrupt request flag. #### Symbol: MK1H | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|-------|--------|--------|------|--------|-------|------| | 0 | DOCMK | CMPMK1 | CMPMK0 | KRMK | TMKAMK | RTCMK | ADMK | | Х | X | X | X | X | X | Х | 1 | ### Bit 0 | ADMK | Interrupt servicing control | |------|------------------------------| | 0 | Interrupt servicing enabled | | 1 | Interrupt servicing disabled | ### Symbol: IF1H | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|-------|--------|--------|------|-------|-------|------| | 0 | DOCIF | CMPIF1 | CMPIF0 | KRIF | TMKIF | RTCIF | ADIF | | Х | Х | X | X | Х | Х | Х | 0 | ### Bit 0 | ADIF | Interrupt request flag | | | | |------|----------------------------------------------------------|--|--|--| | 0 | No interrupt request signal is generated. | | | | | 1 | Interrupt request is generated, interrupt request status | | | | ## Setting of A/D conversion time and operation mode - A/D converter mode register 0 (ADM0) Control A/D conversion operation. Specify the A/D conversion channel selection mode. Symbol: ADM0 | 7 | | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|----|------|-----|-----|-----|-----|-----|------| | ADO | cs | ADMD | FR2 | FR1 | FR0 | LV1 | LV0 | ADCE | | 0 | | 0 | 1 | 1 | 0 | 0 | 0 | 0 | ### Bit 7 | ADCS | A/D conversion operation control | | | | | |------|----------------------------------|--|--|--|--| | 0 | Stops conversion operation | | | | | | 1 | Enables conversion operation | | | | | #### Bit 6 | ADMD | Specification of the A/D conversion channel selection mode | | | | | | |------|------------------------------------------------------------|--|--|--|--|--| | 0 | Select mode | | | | | | | 1 | Scan mode | | | | | | ### Bits 5 to 1 | | | ADN | <i>I</i> 10 | | Mode | Mode Conversion time selection | | | | | | |-----|-----|-----|-------------|-----|------------|--------------------------------|-----------------------------|-----------------------------|------------------------------|------------------------------|-----------------------------| | FR2 | FR1 | FR0 | LV1 | LV2 | | f <sub>CLK</sub> =<br>1 MHz | f <sub>CLK</sub> =<br>4 MHz | f <sub>CLK</sub> =<br>8 MHz | f <sub>CLK</sub> =<br>16 MHz | f <sub>CLK</sub> =<br>24 MHz | clock<br>(f <sub>AD</sub> ) | | 0 | 0 | 0 | 0 | 0 | | Setting prohibited | Setting prohibited | Setting prohibited | Setting prohibited | 72 µs | f <sub>CLK</sub> /32 | | 0 | 0 | 1 | | | | | | | 54 µs | 36 µs | f <sub>CLK</sub> /16 | | 0 | 1 | 0 | | | 7 | | | 54 µs | 27 µs | 18 µs | f <sub>CLK</sub> /8 | | 0 | 1 | 1 | | | larc | | | 40.5 μs | 20.25 μs | 13.5 µs | f <sub>CLK</sub> /6 | | 1 | 0 | 0 | | | Standard | | | 33.75 µs | 16.875 μs | 11.25 µs | f <sub>CLK</sub> /5 | | 1 | 0 | 1 | | | St | | 54 µs | 27 µs | 13.5 µs | 9 µs | f <sub>CLK</sub> /4 | | 1 | 1 | 0 | | | | | 27 µs | 13.5 µs | 6.75 µs | 4.5 μs | fcLk/2 | | 1 | 1 | 1 | | | | 54 µs | 13.5 µs | 6.75 µs | 3.375 µs | Setting prohibited | f <sub>CLK</sub> /1 | | 0 | 0 | 0 | 0 | 1 | | Setting prohibited | Setting prohibited | Setting prohibited | Setting prohibited | 88 µs | f <sub>CLK</sub> /32 | | 0 | 0 | 1 | | | | | | | 66 µs | 44 µs | f <sub>CLK</sub> /16 | | 0 | 1 | 0 | | | 2 | | | 66 µs | 33 µs | 22 µs | f <sub>CLK</sub> /8 | | 0 | 1 | 1 | | | lard | | | 49.5 µs | 24.75 µs | 16.5 µs | f <sub>CLK</sub> /6 | | 1 | 0 | 0 | | | Standard 2 | | | 41.25 µs | 20.625 μs | 13.75 µs | f <sub>CLK</sub> /5 | | 1 | 0 | 1 | | | S | | 66 µs | 33 µs | 16.5 µs | 11 µs | f <sub>CLK</sub> /4 | | 1 | 1 | 0 | | | | | 33 µs | 16.5 µs | 8.25 µs | 5.5 µs | f <sub>CLK</sub> /2 | | 1 | 1 | 1 | | | | 66 µs | 16.5 µs | 8.25 µs | 4.125 μs | Setting prohibited | f <sub>CLK</sub> /1 | ### Bit 0 | <u> </u> | | |----------|------------------------------------------| | ADCE | A/D voltage comparator operation control | | 0 | Stops A/D voltage comparator operation | | 1 | Enables A/D voltage comparator operation | # A/D conversion trigger mode setting A/D converter mode register 1 (ADM1) Select an A/D conversion trigger mode. Set an A/D conversion operation mode. Select a hardware trigger signal. #### Symbol: ADM1 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|-------|---|---|---|--------|--------| | ADTMD1 | ADTMD0 | ADSCM | 0 | 0 | 0 | ADTRS1 | ADTRS0 | | 1 | 1 | 1 | X | X | X | 1 | 1 | ## Bits 7 and 6 | ADTMD1 | ADTMD0 | Selection of the A/D conversion trigger mode | | | | |--------|--------|----------------------------------------------|--|--|--| | 0 | Х | Software trigger mode | | | | | 1 | 0 | rdware trigger no-wait mode | | | | | 1 | 1 | Hardware trigger wait mode | | | | ## Bit 5 | ADSCM | Specification of the A/D conversion operation mode | | | | | |-------|----------------------------------------------------|--|--|--|--| | 0 | Sequential conversion mode | | | | | | 1 | One-shot conversion mode | | | | | ## Bits 1 and 0 | ADTRS1 | ADTRS0 | Selection of the hardware trigger signal | | | | |--------|--------|---------------------------------------------------------------------|--|--|--| | 0 | 0 | End of timer channel 01 count or capture interrupt signal (INTTM01) | | | | | 0 | 1 | Setting prohibited | | | | | 1 | 0 | Real-time clock interrupt signal (INTRTC) | | | | | 1 | 1 | 12-bit interval timer interrupt signal (INTIT) | | | | ## Reference voltage source setting - A/D converter mode register 2 (ADM2) Select the + side reference voltage source of the A/D converter. Select the - side reference voltage source of the A/D converter. Check the upper limit and lower limit conversion result values. Specify the SNOOZE mode function. Select the A/D conversion resolution. ### Symbol: ADM2 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------|--------|---|-------|-----|---|-------| | ADREFP1 | ADREFP0 | ADREFM | 0 | ADRCK | AWC | 0 | ADYTP | | 0 | 0 | 0 | X | 0 | 0 | 0 | 0 | #### Bits 7 and 6 | ADREFP1 | ADREFP0 | Selection of the + side reference voltage source of the A/D converter | |---------|---------|-----------------------------------------------------------------------| | 0 | 0 | Supplied from AV <sub>DD</sub> | | 0 | 1 | Supplied from AV <sub>REFP</sub> /ANI0 | | 1 | 0 | Supplied from the internal reference voltage (1.45 V) | | 1 | 1 | Setting prohibited | #### Bit 5 | ADREFM | Selection of the - side reference voltage source of the A/D converter | | | | | |--------|-----------------------------------------------------------------------|--|--|--|--| | 0 | Supplied from AV <sub>SS</sub> | | | | | | 1 | Supplied from AV <sub>REFM</sub> /ANI1 | | | | | ### Bit 3 | ADRCK | Checking the upper limit and lower limit conversion result values | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | The A/D conversion end interrupt request signal (INTAD) is output when the ADLL register ≤ the ADCR register ≤ the ADUL register (AREA1). | | 1 | The A/D conversion end interrupt request signal (INTAD) is output when the ADCR register < the ADLL register (AREA2) or the ADUL register < the ADCR register (AREA3). | #### Bit 2 | AWC | Specification of the SNOOZE mode | |-----|---------------------------------------| | 0 | The SNOOZE mode function is not used. | | 1 | The SNOOZE mode function is used. | # Bit 0 | ADTYP | Selection of the A/D conversion resolution | |-------|--------------------------------------------| | 0 | 12-bit resolution | | 1 | 8-bit resolution | ### Conversion result comparison upper/lower limit setting - Conversion result comparison upper limit setting register (ADUL) - Conversion result comparison lower limit setting register (ADLL) Set the conversion result comparison upper/lower limit. ### Symbol: ADUL | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | |-------|-------|-------|-------|-------|-------|-------|-------| | ADUL7 | ADUL6 | ADUL5 | ADUL4 | ADUL3 | ADUL2 | ADUL1 | ADUL0 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | #### Symbol: ADLL | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | ADLL7 | ADLL6 | ADLL5 | ADLL4 | ADLL3 | ADLL2 | ADLL1 | ADLL0 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | ## Input channel specification - Analog input channel specification register (ADS) Specify the input channel of the analog voltage to be A/D converted. Symbol: ADS | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|---|---|------|------|------|------|------| | ADISS | 0 | 0 | ADS4 | ADS3 | ADS2 | ADS1 | ADS0 | | 0 | X | Х | 0 | 0 | 1 | 1 | 1 | ## Bits 7, 4 to 0 | ADISS | ADS4 | ADS3 | ADS2 | ADS1 | ADS0 | Analog input channel | Input source | |-------|------|------------|-----------|------|------|----------------------|--------------------------------------------| | 0 | 0 | 0 | 0 | 0 | 0 | ANI0 | P10/ANI0/AVREFP pin | | 0 | 0 | 0 | 0 | 0 | 1 | ANI1 | P11/ANI1/AVREFM pin | | 0 | 0 | 0 | 0 | 1 | 0 | ANI2 | P12/ANI2 pin | | 0 | 0 | 0 | 0 | 1 | 1 | ANI3 | P13/ANI3 pin | | 0 | 0 | 0 | 1 | 0 | 0 | ANI4 | P14/ANI4 pin | | 0 | 0 | 0 | 1 | 0 | 1 | ANI5 | P15/ANI5 pin | | 0 | 0 | 0 | 1 | 1 | 0 | ANI6 | P16/ANI6 pin | | 0 | 1 | 0 | 0 | 0 | 1 | ANI17 | P02/ANI17 pin | | 0 | 0 | 0 | 1 | 1 | 1 | ANI7 | P17/ANI7 pin | | 0 | 0 | 1 | 0 | 0 | 0 | ANI8 | P25/ANI8 pin | | 0 | 0 | 1 | 0 | 0 | 1 | ANI9 | P24/ANI9 pin | | 0 | 0 | 1 | 0 | 1 | 0 | ANI10 | P23/ANI10 pin | | 0 | 0 | 1 | 0 | 1 | 1 | ANI11 | P22/ANI11 pin | | 0 | 0 | 1 | 1 | 0 | 0 | ANI12 | P21/ANI12 pin | | 0 | 0 | 1 | 1 | 0 | 1 | ANI13 | P20/ANI13 pin | | 0 | 1 | 0 | 0 | 0 | 0 | ANI16 | P02/ANI16 pin | | 0 | 1 | 0 | 0 | 0 | 1 | ANI17 | P03/ANI17 pin | | 0 | 1 | 0 | 1 | 1 | 0 | ANI18 | P04/ANI18 pin | | 1 | 0 | 0 | 0 | 0 | 0 | _ | Temperature sensor output voltage | | 1 | 0 | 0 | 0 | 0 | 1 | _ | Internal reference voltage output (1.45 V) | | | _ | Other than | the above | | _ | Setting prohibit | ed | ## 5.7.8 Operational Amplifier Initialization Figure 5.9 is a flowchart for initial setting of the operational amplifiers. Figure 5.9 Initial Setting of the Operational Amplifiers ## Operational amplifier stop - Operational amplifier control register (AMPC) Stop the operational amplifiers. ### Symbol: AMPC | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|---|---|---|-------|-------|-------|-------| | IREFE | 0 | 0 | 0 | AMPE3 | AMPE2 | AMPE1 | AMPE0 | | 0 | X | X | X | 0 | 0 | 0 | 0 | ## Bit 7 | IREFE | Operation control of operational amplifier reference current circuit | | | | | | | |-------|--------------------------------------------------------------------------|--|--|--|--|--|--| | 0 | Operational amplifier reference current circuit is stopped. | | | | | | | | 1 | Operation of operational amplifier reference current circuit is enabled. | | | | | | | ### Bits 3 to 0 | AMPEn | Operation control of operational amplifier | | | | | | | | |-------|------------------------------------------------------------------------|--|--|--|--|--|--|--| | 0 | Operation amplifier is stopped. | | | | | | | | | 1 | Software trigger mode: Operation of operational amplifier is enabled. | | | | | | | | | ı | ELC trigger mode or ELC and A/D trigger mode: Wait for ELC is enabled. | | | | | | | | ### Mode setting of pins used for the operational amplifier - Port mode control register 0 (PMC1) Set the pins to be used for the operational amplifiers to analog input. Symbol: PMC1 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | PMC17 | PMC16 | PMC15 | PMC14 | PMC13 | PMC12 | PMC11 | PMC10 | | 1 | 1 | 1 | 1 | 1 | 1 | X | X | #### Bits 7 to 0 | PMC1n | Pmn pin digital I/O/analog input selection (n = 0 to 7) | |-------|----------------------------------------------------------| | 0 | Digital I/O (alternate function other than analog input) | | 1 | Analog input | ## Input setting of pins used for the operational amplifier - Port mode register 0 (PM1) Set the pins to be used for the operational amplifiers to input mode. Symbol: PM1 | 1 | 1 | 1 | 1 | 1 | 1 | Х | X | |------|------|------|------|------|------|------|------| | PM17 | PM16 | PM15 | PM14 | PM13 | PM12 | PM11 | PM10 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | ### Bits 7 to 0 | PM1n | Pmn pin I/O mode selection (n = 0 to 7) | |------|----------------------------------------------------------------------| | 0 | Output mode (the pin functions as an output port (output buffer on)) | | 1 | Input mode (the pin functions as an input port (output buffer off)) | ## Operation mode setting of the operational amplifier - Operational amplifier mode control register (AMPMC) Set the operational amplifiers to high-speed mode. Symbol: AMPMC | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|---|---|---|--------|--------|--------|--------| | AMPSP | 0 | 0 | 0 | AMPPC3 | AMPPC2 | AMPPC1 | AMPPC0 | | 1 | X | X | X | X | X | X | Χ | #### Bit 7 | AMPSP | Operation mode selection (common to all units) | | | | | |-------|------------------------------------------------|--|--|--|--| | 0 | Low-power mode (Low-speed mode) | | | | | | 1 | High-speed mode | | | | | # ELC trigger selection - Operational amplifier ELC trigger select register (AMPTRS) Set the operational amplifier ELC trigger. ## Symbol: AMPTRS | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|---|---------|---------| | 0 | 0 | 0 | 0 | 0 | 0 | AMPTRS1 | AMPTRS0 | | Х | X | X | Х | X | X | 0 | 1 | ## Bits 1 to 0 | AMPTRS1 | AMPTRS0 | ELC trigger selection | |---------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | Operational amplifier unit 0: Operational amplifier ELC trigger 0 | | | | Operational amplifier unit 1: Operational amplifier ELC trigger 1 | | | | Operational amplifier unit 2: Operational amplifier ELC trigger 2 | | | | Operational amplifier unit 3: Operational amplifier ELC trigger 3 | | 0 | 1 | Operational amplifier unit 0: Operational amplifier ELC trigger 0 Operational amplifier unit 1: Operational amplifier ELC trigger 0 Operational amplifier unit 2: Operational amplifier ELC trigger 1 Operational amplifier unit 3: Operational amplifier ELC trigger 1 | | 1 | 0 | Setting prohibited | | 1 | 1 | Operational amplifier unit 0: Operational amplifier ELC trigger 0 Operational amplifier unit 1: Operational amplifier ELC trigger 0 Operational amplifier unit 2: Operational amplifier ELC trigger 0 Operational amplifier unit 3: Operational amplifier ELC trigger 0 | ## Operational amplifier activation/stop trigger selection - Operational amplifier trigger mode control register (AMPTRM) Set activation/stop of the operational amplifiers. Symbol: AMPTRM | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|----------|----------|----------|----------|----------|----------|----------| | AMPTRM31 | AMPTRM30 | AMPTRM21 | AMPTRM20 | AMPTRM11 | AMPTRM10 | AMPTRM01 | AMPTRM00 | | Х | Х | Х | Х | 1 | 1 | 1 | 1 | ## Bits 3 to 0 | AMPTRMn1 | AMPTRMn0 | Operational amplifier function activation/stop trigger control | |----------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | Software trigger mode | | | | The operational amplifier can be activated/stopped by setting the AMPC register. | | | | The operational amplifier cannot be activated by an ELC trigger. | | | | • The operational amplifier cannot be controlled by an A/D conversion end trigger. | | 0 | 1 | ELC trigger mode | | | | • The operational amplifier can be set to wait for an ELC trigger or stopped by setting the | | | | AMPC register. | | | | The operational amplifier can be activated by an ELC trigger. | | | | • The operational amplifier cannot be controlled by an A/D conversion end trigger. | | 1 | 0 | Setting prohibited | | 1 | 1 | ELC and A/D trigger mode | | | | <ul> <li>The operational amplifier can be set to wait for an ELC trigger or stopped by setting the AMPC register.</li> <li>The operational amplifier can be activated by an ELC trigger.</li> <li>The operational amplifier can be stopped by an A/D conversion end trigger.</li> </ul> | Remark n: Unit number (n = 0, 1, 2, 3) ### 5.7.9 DTC Initialization Figure 5.10 to Figure 5.12 show a flowchart for initial setting of the DTC. Figure 5.10 Initial Setting of the DTC (1) Figure 5.11 Initial Setting of the DTC (2) Figure 5.12 Initial Setting of the DTC (3) ### DTC clock supply start - Peripheral enable register 1 (PER1) Start clock supply to DTC. Symbol: PER1 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|-------|---|-------|---|---|---| | 0 | 0 | CMPEN | 0 | DTCEN | 0 | 0 | 0 | | Χ | X | X | X | 1 | X | X | X | #### Bit 3 | DTCEN | Control of DTC input clock | |-------|----------------------------| | 0 | Stops input clock supply. | | 1 | Supplies input clock. | ## DTC activation disabling - DTC activation enable register I (DTCENi) (I = 0 to 2) Disable DTC activation. Symbol: DTCENi | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------|---------|---------|---------|---------|---------|---------| | DTCENi7 | DTCENi6 | DTCENi5 | DTCENi4 | DTCENi3 | DTCENi2 | DTCENi1 | DTCENi0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 to bit 0 (The below table shows the format of the bit 7 as an example. (The formats of the bits 7 to 0 are same.)) | DTCENi7 | DTC activation enable i7 | |---------|--------------------------| | 0 | Activation disabled | | 1 | Activation enabled | ### DTC base address - DTC base address register (DTCBAR) Set the DTC base address to "FBH". Symbol: DTCBAR | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------|---------|---------|---------|---------|---------|---------| | DTCBAR7 | DTCBAR6 | DTCBAR5 | DTCBAR4 | DTCBAR3 | DTCBAR2 | DTCBAR1 | DTCBAR0 | | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | ### DTC control register 0 setting - DTC control register 0 (DTCCR0) Set to 8 bits (data size), chain transfer enabled, and repeat mode (transfer mode). Symbol: DTCCR0 | ſ | - | 0 | 0 | 1 | 0 | 0 | 1 | 1 | |---|---|----|--------|------|-------|-------|--------|------| | I | 0 | SZ | RPTINT | CHNE | DAMOD | SAMOD | RPTSEL | MODE | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | ### Bit 6 | SZ | Data size selection | |----|---------------------| | 0 | 8 bits | | 1 | 16 bits | ### Bit 5 | RPTINT Enabling/disabling repeat mode interrupts | | | | | |--------------------------------------------------------------------------------|-------------------------------|--|--|--| | 0 | Interrupt generation disabled | | | | | 1 Interrupt generation enabled | | | | | | The setting of the RPTINT bit is invalid when the MODE bit is 0 (normal mode). | | | | | #### Bit 4 | CHNE | Enabling/disabling chain transfers | | | | |---------------------------------------------------------------------------|------------------------------------|--|--|--| | 0 | Chain transfers disabled | | | | | 1 | Chain transfers enabled | | | | | Set the CHNE bit in the DTCCR23 register to 0 (chain transfers disabled). | | | | | ### Bit 3 | DAMOD | Transfer destination address control | | | |----------------------------------------------------------------------------------------------------------------|--------------------------------------|--|--| | 0 | Fixed | | | | 1 | Incremented | | | | The setting of the DAMOD bit is invalid when the MODE bit is 1 (repeat mode) and the RPTSEL bit is 0 (transfer | | | | The setting of the DAMOD bit is invalid when the MODE bit is 1 (repeat mode) and the RPTSEL bit is 0 (transfer destination is the repeat area). ## Bit 2 | SAMOD | Transfer source address control | |-------|---------------------------------| | 0 | Fixed | | 1 | Incremented | The setting of the SAMOD bit is invalid when the MODE bit is 1 (repeat mode) and the RPTSEL bit is 1 (transfer source is the repeat area). ### Bit 1 | RPTSEL | Repeat area selection | | | | |--------|------------------------------------------|--|--|--| | 0 | Transfer destination is the repeat area. | | | | | 1 | Transfer source is the repeat area. | | | | #### Bit 0 | MODE | Transfer mode selection | |------|-------------------------| | 0 | Normal mode | | 1 | Repeat mode | ### DTC control register 1 setting - DTC control register 1 (DTCCR1) Set to 16 bits (data size), chain transfers disabled, and normal mode (transfer mode). Symbol: DTCCR1 | ĺ | - | 1 | 0 | 0 | 0 | 0 | 0 | 0 | |---|---|----|--------|------|-------|-------|--------|------| | ĺ | 0 | SZ | RPTINT | CHNE | DAMOD | SAMOD | RPTSEL | MODE | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | ### Bit 6 | SZ | Data size selection | |----|---------------------| | 0 | 8 bits | | 1 | 16 bits | #### Bit 5 | RPTINT | Enabling/disabling repeat mode interrupts | | | | | |--------------------------------------------------------------------------------|-------------------------------------------|--|--|--|--| | 0 | Interrupt generation disabled | | | | | | 1 | Interrupt generation enabled | | | | | | The setting of the RPTINT bit is invalid when the MODE bit is 0 (normal mode). | | | | | | #### Bit 4 | CHNE | Enabling/disabling chain transfers | | | | |---------------------------------------------------------------------------|------------------------------------|--|--|--| | 0 | Chain transfers disabled | | | | | 1 | Chain transfers enabled | | | | | Set the CHNE bit in the DTCCR23 register to 0 (chain transfers disabled). | | | | | ### Bit 3 | DAMOD | Transfer destination address control | | | |----------------------------------------------------------------------------------------------------------------|--------------------------------------|--|--| | 0 | Fixed | | | | 1 | Incremented | | | | The setting of the DAMOD hit is invalid when the MODE hit is 1 (repeat mode) and the PDTSEL hit is 0 (transfer | | | | The setting of the DAMOD bit is invalid when the MODE bit is 1 (repeat mode) and the RPTSEL bit is 0 (transfer destination is the repeat area). ## Bit 2 | SAMOD | Transfer source address control | |-------------|----------------------------------------------------------------------------------------------------| | 0 | Fixed | | 1 | Incremented | | The setting | of the SAMOD hit is invalid when the MODE hit is 1 (reneat mode) and the RPTSEL hit is 1 (transfer | The setting of the SAMOD bit is invalid when the MODE bit is 1 (repeat mode) and the RPTSEL bit is 1 (transfer source is the repeat area). #### Bit 1 | RPTSEL | Repeat area selection | | |--------------------------------------------------------------------------------|------------------------------------------|--| | 0 | Transfer destination is the repeat area. | | | 1 | Transfer source is the repeat area. | | | The setting of the RPTSEL bit is invalid when the MODE bit is 0 (normal mode). | | | ## Bit 0 | MODE | Transfer mode selection | |------|-------------------------| | 0 | Normal mode | | 1 | Repeat mode | ### DTC control register 2 setting - DTC control register 2 (DTCCR2) Set to 8 bits (data size), chain transfers enabled, and repeat mode (transfer mode). Symbol: DTCCR2 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|----|--------|------|-------|-------|--------|------| | 0 | SZ | RPTINT | CHNE | DAMOD | SAMOD | RPTSEL | MODE | | - | 1 | 0 | 1 | 0 | 0 | 0 | 1 | ### Bit 6 | 1 | 16 bits | |----|---------------------| | 0 | 8 bits | | SZ | Data size selection | #### Bit 5 | RPTINT | Enabling/disabling repeat mode interrupts | | |--------------------------------------------------------------------------------|-------------------------------------------|--| | 0 | Interrupt generation disabled | | | 1 | Interrupt generation enabled | | | The setting of the RPTINT bit is invalid when the MODE bit is 0 (normal mode). | | | #### Bit 4 | CHNE | Enabling/disabling chain transfers | | |---------------------------------------------------------------------------|------------------------------------|--| | 0 | Chain transfers disabled | | | 1 | Chain transfers enabled | | | Set the CHNE bit in the DTCCR23 register to 0 (chain transfers disabled). | | | ### Bit 3 | DAMOD | Transfer destination address control | |-------|--------------------------------------| | 0 | Fixed | | 1 | Incremented | The setting of the DAMOD bit is invalid when the MODE bit is 1 (repeat mode) and the RPTSEL bit is 0 (transfer destination is the repeat area). ## Bit 2 | SAMOD | Transfer source address control | | |----------------------------------------------------------------------------------------------------------------|---------------------------------|--| | 0 | Fixed | | | 1 | Incremented | | | The setting of the SAMOD bit is invalid when the MODE bit is 1 (repeat mode) and the RPTSEL bit is 1 (transfer | | | The setting of the SAMOD bit is invalid when the MODE bit is 1 (repeat mode) and the RPTSEL bit is 1 (transfer source is the repeat area). ## Bit 1 | RPTSEL | Repeat area selection | | | | |-------------|--------------------------------------------------------------------------------|--|--|--| | 0 | nsfer destination is the repeat area. | | | | | 1 | ransfer source is the repeat area. | | | | | The setting | The setting of the RPTSEL bit is invalid when the MODE bit is 0 (normal mode). | | | | ## Bit 0 | MODE | Transfer mode selection | |------|-------------------------| | 0 | Normal mode | | 1 | Repeat mode | ### DTC control register 3 setting - DTC control register 3 (DTCCR3) - Set to 8 bits (data size), chain transfers enabled, and normal mode (transfer mode). Symbol: DTCCR3 | - | 0 | 0 | 1 | 0 | 0 | 0 | 0 | |---|----|--------|------|-------|-------|--------|------| | 0 | SZ | RPTINT | CHNE | DAMOD | SAMOD | RPTSEL | MODE | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | ### Bit 6 | SZ | Data size selection | |----|---------------------| | 0 | 8 bits | | 1 | 16 bits | #### Bit 5 | RPTINT | Enabling/disabling repeat mode interrupts | | | |--------------------------------------------------------------------------------|-------------------------------------------|--|--| | 0 | Interrupt generation disabled | | | | 1 | Interrupt generation enabled | | | | The setting of the RPTINT bit is invalid when the MODE bit is 0 (normal mode). | | | | #### Bit 4 | CHNE | Enabling/disabling chain transfers | | | |---------------------------------------------------------------------------|------------------------------------|--|--| | 0 | Chain transfers disabled | | | | 1 | Chain transfers enabled | | | | Set the CHNE bit in the DTCCR23 register to 0 (chain transfers disabled). | | | | ### Bit 3 | DAMOD | Transfer destination address control | | | |----------------------------------------------------------------------------------------------------------------|--------------------------------------|--|--| | 0 | Fixed | | | | 1 | Incremented | | | | The patting of the DAMOD hit is invalid when the MODE hit is 1 (report mode) and the DDTSEL hit is 0 (transfer | | | | The setting of the DAMOD bit is invalid when the MODE bit is 1 (repeat mode) and the RPTSEL bit is 0 (transfer destination is the repeat area). ## Bit 2 | SAMOD | Transfer source address control | | | |----------------------------------------------------------------------------------------------------------------|---------------------------------|--|--| | 0 | Fixed | | | | 1 | Incremented | | | | The setting of the SAMOD bit is invalid when the MODE bit is 1 (repeat mode) and the RPTSEL bit is 1 (transfer | | | | The setting of the SAMOD bit is invalid when the MODE bit is 1 (repeat mode) and the RPTSEL bit is 1 (transfer source is the repeat area). #### Bit 1 | RPTSEL | Repeat area selection | | | |--------------------------------------------------------------------------------|------------------------------------------|--|--| | 0 | Transfer destination is the repeat area. | | | | 1 | Transfer source is the repeat area. | | | | The setting of the RPTSEL bit is invalid when the MODE bit is 0 (normal mode). | | | | ## Bit 0 | MODE | Transfer mode selection | |------|-------------------------| | 0 | Normal mode | | 1 | Repeat mode | ### DTC control register 4 setting - DTC control register 4 (DTCCR4) Set to 8 bits (data size), chain transfer enabled, and normal mode (transfer mode). Symbol: DTCCR4 | / | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|----|--------|------|-------|-------|--------|------| | 0 | SZ | RPTINT | CHNE | DAMOD | SAMOD | RPTSEL | MODE | | - | 1 | 0 | 1 | 0 | 0 | 0 | 0 | ### Bit 6 | 1 | 16 bits | |----|---------------------| | 0 | 8 bits | | SZ | Data size selection | #### Bit 5 | RPTINT | Enabling/disabling repeat mode interrupts | | | |--------------------------------------------------------------------------------|-------------------------------------------|--|--| | 0 | Interrupt generation disabled | | | | 1 | Interrupt generation enabled | | | | The setting of the RPTINT bit is invalid when the MODE bit is 0 (normal mode). | | | | #### Bit 4 | CHNE | Enabling/disabling chain transfers | | | |---------------------------------------------------------------------------|------------------------------------|--|--| | 0 | Chain transfers disabled | | | | 1 | Chain transfers enabled | | | | Set the CHNE bit in the DTCCR23 register to 0 (chain transfers disabled). | | | | ### Bit 3 | DAMOD | Transfer destination address control | | | |----------------------------------------------------------------------------------------------------------------|--------------------------------------|--|--| | 0 | Fixed | | | | 1 | Incremented | | | | The setting of the DAMOD hit is invalid when the MODE hit is 1 (repeat mode) and the PDTSEL hit is 0 (transfer | | | | The setting of the DAMOD bit is invalid when the MODE bit is 1 (repeat mode) and the RPTSEL bit is 0 (transfer destination is the repeat area). ## Bit 2 | :- | | | |----------------------------------------------------------------------------------------------------------------|---------------------------------|--| | SAMOD | Transfer source address control | | | 0 | Fixed | | | 1 | Incremented | | | The setting of the SAMOD hit is invalid when the MODE hit is 1 (reneat mode) and the RPTSEL hit is 1 (transfer | | | The setting of the SAMOD bit is invalid when the MODE bit is 1 (repeat mode) and the RPTSEL bit is 1 (transfer source is the repeat area). #### Bit 1 | RPTSEL | Repeat area selection | | |--------------------------------------------------------------------------------|------------------------------------------|--| | 0 | Transfer destination is the repeat area. | | | 1 | ransfer source is the repeat area. | | | The setting of the RPTSEL bit is invalid when the MODE bit is 0 (normal mode). | | | ## Bit 0 | MODE | Transfer mode selection | |------|-------------------------| | 0 | Normal mode | | 1 | Repeat mode | ### DTC control register 5 setting - DTC control register 5 (DTCCR5) Set to 8 bits (data size), chain transfers enabled, and normal mode (transfer mode). Symbol: DTCCR5 | ĺ | - | 1 | 0 | 1 | 0 | 0 | 0 | 0 | |---|---|----|--------|------|-------|-------|--------|------| | ĺ | 0 | SZ | RPTINT | CHNE | DAMOD | SAMOD | RPTSEL | MODE | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | ### Bit 6 | SZ | Data size selection | |----|---------------------| | 0 | 8 bits | | 1 | 16 bits | #### Bit 5 | RPTINT | Enabling/disabling repeat mode interrupts | | | |--------------------------------------------------------------------------------|-------------------------------------------|--|--| | 0 | Interrupt generation disabled | | | | 1 | Interrupt generation enabled | | | | The setting of the RPTINT bit is invalid when the MODE bit is 0 (normal mode). | | | | #### Bit 4 | CHNE | Enabling/disabling chain transfers | | |---------------------------------------------------------------------------|------------------------------------|--| | 0 | Chain transfers disabled | | | 1 | Chain transfers enabled | | | Set the CHNE bit in the DTCCR23 register to 0 (chain transfers disabled). | | | ### Bit 3 | DAMOD | Transfer destination address control | | | |----------------------------------------------------------------------------------------------------------------|--------------------------------------|--|--| | 0 | Fixed | | | | 1 | Incremented | | | | The setting of the DAMOD hit is invalid when the MODE hit is 1 (repeat mode) and the RPTSEL hit is 0 (transfer | | | | The setting of the DAMOD bit is invalid when the MODE bit is 1 (repeat mode) and the RPTSEL bit is 0 (transfer destination is the repeat area). ## Bit 2 | SAMOD | Transfer source address control | | |----------------------------------------------------------------------------------------------------------------|---------------------------------|--| | 0 | Fixed | | | 1 | Incremented | | | The setting of the SAMOD bit is invalid when the MODE bit is 1 (repeat mode) and the PDTSEL bit is 1 (transfer | | | The setting of the SAMOD bit is invalid when the MODE bit is 1 (repeat mode) and the RPTSEL bit is 1 (transfer source is the repeat area). #### Bit 1 | RPTSEL | Repeat area selection | | |--------------------------------------------------------------------------------|------------------------------------------|--| | 0 | Transfer destination is the repeat area. | | | 1 | ransfer source is the repeat area. | | | The setting of the RPTSEL bit is invalid when the MODE bit is 0 (normal mode). | | | ## Bit 0 | MODE | Transfer mode selection | |------|-------------------------| | 0 | Normal mode | | 1 | Repeat mode | ### DTC control register 6 setting - DTC control register 6 (DTCCR6) Set to 8 bits (data size), chain transfers enabled, and normal mode (transfer mode). Symbol: DTCCR6 | Г | - | 1 | 0 | 1 | 0 | 0 | 0 | 0 | |---|---|----|--------|------|-------|-------|--------|------| | | 0 | SZ | RPTINT | CHNE | DAMOD | SAMOD | RPTSEL | MODE | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | ### Bit 6 | 1 | 16 bits | |----|---------------------| | 0 | 8 bits | | SZ | Data size selection | #### Bit 5 | RPTINT | Enabling/disabling repeat mode interrupts | | | | |--------------------------------------------------------------------------------|-------------------------------------------|--|--|--| | 0 | Interrupt generation disabled | | | | | 1 | Interrupt generation enabled | | | | | The setting of the RPTINT bit is invalid when the MODE bit is 0 (normal mode). | | | | | #### Bit 4 | CHNE | Enabling/disabling chain transfers | | | |---------------------------------------------------------------------------|------------------------------------|--|--| | 0 | Chain transfers disabled | | | | 1 | Chain transfers enabled | | | | Set the CHNE bit in the DTCCR23 register to 0 (chain transfers disabled). | | | | ### Bit 3 | DAMOD | Transfer destination address control | | | | |----------------------------------------------------------------------------------------------------------------|--------------------------------------|--|--|--| | 0 | Fixed | | | | | 1 | Incremented | | | | | The setting of the DAMOD bit is invalid when the MODE bit is 1 (reneat mode) and the PDTSEL bit is 0 (transfer | | | | | The setting of the DAMOD bit is invalid when the MODE bit is 1 (repeat mode) and the RPTSEL bit is 0 (transfer destination is the repeat area). ## Bit 2 | SAMOD | Transfer source address control | | | | |---------------------------------------------------------------------------------------------------------------|---------------------------------|--|--|--| | 0 | Fixed | | | | | 1 | Incremented | | | | | The enting of the SAMOD bit is invalid when the MODE bit is 1 (repeat mode) and the DDTSEL bit is 1 (transfer | | | | | The setting of the SAMOD bit is invalid when the MODE bit is 1 (repeat mode) and the RPTSEL bit is 1 (transfer source is the repeat area). #### Bit 1 | RPTSEL | Repeat area selection | | | | |--------------------------------------------------------------------------------|------------------------------------------|--|--|--| | 0 | Transfer destination is the repeat area. | | | | | 1 | Transfer source is the repeat area. | | | | | The setting of the RPTSEL bit is invalid when the MODE bit is 0 (normal mode). | | | | | ## Bit 0 | MODE | Transfer mode selection | |------|-------------------------| | 0 | Normal mode | | 1 | Repeat mode | # DTC control register 7 setting - DTC control register 7 (DTCCR7) Set to 8 bits (data size), chain transfers enabled, and normal mode (transfer mode). Symbol: DTCCR7 | ſ | - | 0 | 0 | 1 | 0 | 0 | 0 | 0 | |---|---|----|--------|------|-------|-------|--------|------| | L | 0 | SZ | RPTINT | CHNE | DAMOD | SAMOD | RPTSEL | MODE | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | ### Bit 6 | SZ | Data size selection | |----|---------------------| | 0 | 8 bits | | 1 | 16 bits | #### Bit 5 | RPTINT | Enabling/disabling repeat mode interrupts | | | | |--------------------------------------------------------------------------------|-------------------------------------------|--|--|--| | 0 | Interrupt generation disabled | | | | | 1 | Interrupt generation enabled | | | | | The setting of the RPTINT bit is invalid when the MODE bit is 0 (normal mode). | | | | | #### Bit 4 | CHNE | Enabling/disabling chain transfers | | | |---------------------------------------------------------------------------|------------------------------------|--|--| | 0 | Chain transfers disabled | | | | 1 | Chain transfers enabled | | | | Set the CHNE bit in the DTCCR23 register to 0 (chain transfers disabled). | | | | ### Bit 3 | DAMOD | Transfer destination address control | | |----------------------------------------------------------------------------------------------------------------|--------------------------------------|--| | 0 | Fixed | | | 1 | Incremented | | | The setting of the DAMOD hit is invalid when the MODE hit is 1 (reneat mode) and the PDTSEL hit is 0 (transfer | | | The setting of the DAMOD bit is invalid when the MODE bit is 1 (repeat mode) and the RPTSEL bit is 0 (transfer destination is the repeat area). ## Bit 2 | :- | | | |----------------------------------------------------------------------------------------------------------------|---------------------------------|--| | SAMOD | Transfer source address control | | | 0 | Fixed | | | 1 | Incremented | | | The setting of the SAMOD hit is invalid when the MODE hit is 1 (reneat mode) and the RPTSEL hit is 1 (transfer | | | The setting of the SAMOD bit is invalid when the MODE bit is 1 (repeat mode) and the RPTSEL bit is 1 (transfer source is the repeat area). #### Bit 1 | RPTSEL | Repeat area selection | | |--------------------------------------------------------------------------------|------------------------------------------|--| | 0 | Transfer destination is the repeat area. | | | 1 | ransfer source is the repeat area. | | | The setting of the RPTSEL bit is invalid when the MODE bit is 0 (normal mode). | | | ## Bit 0 | MODE | Transfer mode selection | |------|-------------------------| | 0 | Normal mode | | 1 | Repeat mode | ### DTC control register 8 setting - DTC control register 8 (DTCCR8) Set to 8 bits (data size), chain transfers disabled, and normal mode (transfer mode). Symbol: DTCCR8 | ľ | - | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |---|---|----|--------|------|-------|-------|--------|------| | I | 0 | SZ | RPTINT | CHNE | DAMOD | SAMOD | RPTSEL | MODE | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | ### Bit 6 | SZ | Data size selection | |----|---------------------| | 0 | 8 bits | | 1 | 16 bits | #### Bit 5 | RPTINT | Enabling/disabling repeat mode interrupts | | | |--------------------------------------------------------------------------------|-------------------------------------------|--|--| | 0 | Interrupt generation disabled | | | | 1 | Interrupt generation enabled | | | | The setting of the RPTINT bit is invalid when the MODE bit is 0 (normal mode). | | | | #### Bit 4 | CHNE | Enabling/disabling chain transfers | | | |------------|---------------------------------------------------------------------------|--|--| | 0 | Chain transfers disabled | | | | 1 | Chain transfers enabled | | | | Set the Ch | Set the CHNE bit in the DTCCR23 register to 0 (chain transfers disabled). | | | ### Bit 3 | DAMOD | Transfer destination address control | | | |-------------|----------------------------------------------------------------------------------------------------------------|--|--| | 0 | Fixed | | | | 1 | Incremented | | | | The setting | The setting of the DAMOD hit is invalid when the MODE hit is 1 (reneat mode) and the RPTSEL hit is 0 (transfer | | | The setting of the DAMOD bit is invalid when the MODE bit is 1 (repeat mode) and the RPTSEL bit is 0 (transfer destination is the repeat area). ## Bit 2 | :- | | | |----------------------------------------------------------------------------------------------------------------|---------------------------------|--| | SAMOD | Transfer source address control | | | 0 | Fixed | | | 1 | Incremented | | | The setting of the SAMOD hit is invalid when the MODE hit is 1 (reneat mode) and the RPTSEL hit is 1 (transfer | | | The setting of the SAMOD bit is invalid when the MODE bit is 1 (repeat mode) and the RPTSEL bit is 1 (transfer source is the repeat area). #### Bit 1 | RPTSEL | Repeat area selection | | |--------------------------------------------------------------------------------|------------------------------------------|--| | 0 | Transfer destination is the repeat area. | | | 1 | Transfer source is the repeat area. | | | The setting of the RPTSEL bit is invalid when the MODE bit is 0 (normal mode). | | | ## Bit 0 | MODE | Transfer mode selection | |------|-------------------------| | 0 | Normal mode | | 1 | Repeat mode | ## DTC block size register 0 setting - DTC block size register 0 (DTBLS0) Set the block size to 1 byte. Symbol: DTBLS0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------|---------|---------|---------|---------|---------|---------| | DTBLS07 | DTBLS06 | DTBLS05 | DTBLS04 | DTBLS03 | DTBLS02 | DTBLS01 | DTBLS00 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | DTDI CO | Transfer block size | | | | | | | |---------|---------------------|-----------------|--|--|--|--|--| | DTBLS0 | 8-bit transfer | 16-bit transfer | | | | | | | 00H | 256 bytes | 512 bytes | | | | | | | 01H | 1 byte | 2 bytes | | | | | | | 02H | 2 bytes | 4 bytes | | | | | | | ٠ | • | • | | | | | | | • | • | • | | | | | | | • | • | 0 | | | | | | | FEH | 254 bytes | 508 bytes | | | | | | | FFH | 255 bytes | 510 bytes | | | | | | ## DTC block size register 1 setting - DTC block size register 1 (DTBLS1) Set the block size to 2 bytes. Symbol: DTBLS1 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------|---------|---------|---------|---------|---------|---------| | DTBLS17 | DTBLS16 | DTBLS15 | DTBLS14 | DTBLS13 | DTBLS12 | DTBLS11 | DTBLS10 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | DTDI 04 | Transfer block size | | | | | | | |---------|---------------------|-----------------|--|--|--|--|--| | DTBLS1 | 8-bit transfer | 16-bit transfer | | | | | | | 00H | 256 bytes | 512 bytes | | | | | | | 01H | 1 byte | 2 bytes | | | | | | | 02H | 2 bytes | 4 bytes | | | | | | | 0 | 0 | 0 | | | | | | | • | • | 0 | | | | | | | • | • | • | | | | | | | FEH | 254 bytes | 508 bytes | | | | | | | FFH | 255 bytes | 510 bytes | | | | | | ### DTC block size register 2 setting - DTC block size register 2 (DTBLS2) Set the block size to 2 bytes. Symbol: DTBLS2 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------|---------|---------|---------|---------|---------|---------| | DTBLS27 | DTBLS26 | DTBLS25 | DTBLS24 | DTBLS23 | DTBLS22 | DTBLS21 | DTBLS20 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | DTDI OO | Transfer block size | | | | | | | |---------|---------------------|-----------------|--|--|--|--|--| | DTBLS2 | 8-bit transfer | 16-bit transfer | | | | | | | 00H | 256 bytes | 512 bytes | | | | | | | 01H | 1 byte | 2 bytes | | | | | | | 02H | 2 bytes | 4 bytes | | | | | | | 0 | 0 | 0 | | | | | | | 0 | • | • | | | | | | | 0 | • | • | | | | | | | FEH | 254 bytes | 508 bytes | | | | | | | FFH | 255 bytes | 510 bytes | | | | | | # DTC block size register 3 setting - DTC block size register 3 (DTBLS3) Set the block size to 1 byte. Symbol: DTBLS3 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------|---------|---------|---------|---------|---------|---------| | DTBLS37 | DTBLS36 | DTBLS35 | DTBLS34 | DTBLS33 | DTBLS32 | DTBLS31 | DTBLS30 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | DTDI OO | Transfer block size | | | | | | | |---------|---------------------|-----------------|--|--|--|--|--| | DTBLS3 | 8-bit transfer | 16-bit transfer | | | | | | | 00H | 256 bytes | 512 bytes | | | | | | | 01H | 1 byte | 2 bytes | | | | | | | 02H | 2 bytes | 4 bytes | | | | | | | | • | • | | | | | | | 0 | • | • | | | | | | | • | • | • | | | | | | | FEH | 254 bytes | 508 bytes | | | | | | | FFH | 255 bytes | 510 bytes | | | | | | ## DTC block size register 4 setting - DTC block size register 4 (DTBLS4) Set the block size to 2 bytes. Symbol: DTBLS4 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------|---------|---------|---------|---------|---------|---------| | DTBLS47 | DTBLS46 | DTBLS45 | DTBLS44 | DTBLS43 | DTBLS42 | DTBLS41 | DTBLS40 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | DTDL 04 | Transfer block size | | | | | | |---------|---------------------|-----------------|--|--|--|--| | DTBLS4 | 8-bit transfer | 16-bit transfer | | | | | | 00H | 256 bytes | 512 bytes | | | | | | 01H | 1 byte | 2 bytes | | | | | | 02H | 2 bytes | 4 bytes | | | | | | 0 | 0 | • | | | | | | • | • | • | | | | | | • | • | • | | | | | | FEH | 254 bytes | 508 bytes | | | | | | FFH | 255 bytes | 510 bytes | | | | | ## DTC block size register 5 setting - DTC block size register 5 (DTBLS5) Set the block size to 2 bytes. Symbol: DTBLS5 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------|---------|---------|---------|---------|---------|---------| | DTBLS57 | DTBLS56 | DTBLS55 | DTBLS54 | DTBLS53 | DTBLS52 | DTBLS51 | DTBLS50 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | DTDI OF | Transfer block size | | | | | | |---------|---------------------|-----------------|--|--|--|--| | DTBLS5 | 8-bit transfer | 16-bit transfer | | | | | | 00H | 256 bytes | 512 bytes | | | | | | 01H | 1 byte | 2 bytes | | | | | | 02H | 2 bytes | 4 bytes | | | | | | 0 | 0 | 0 | | | | | | 0 | • | • | | | | | | 0 | • | • | | | | | | FEH | 254 bytes | 508 bytes | | | | | | FFH | 255 bytes | 510 bytes | | | | | ## DTC block size register 6 setting - DTC block size register 6 (DTBLS6) Set the block size to 2 bytes. Symbol: DTBLS6 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------|---------|---------|---------|---------|---------|---------| | DTBLS67 | DTBLS66 | DTBLS65 | DTBLS64 | DTBLS63 | DTBLS62 | DTBLS61 | DTBLS60 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | DTDL 00 | Transfer block size | | | | | | |---------|---------------------|-----------------|--|--|--|--| | DTBLS6 | 8-bit transfer | 16-bit transfer | | | | | | 00H | 256 bytes | 512 bytes | | | | | | 01H | 1 byte | 2 bytes | | | | | | 02H | 2 bytes | 4 bytes | | | | | | • | 0 | • | | | | | | • | • | • | | | | | | • | • | • | | | | | | FEH | 254 bytes | 508 bytes | | | | | | FFH | 255 bytes | 510 bytes | | | | | ## DTC block size register 7 setting - DTC block size register 7 (DTBLS7) Set the block size to 1 byte. Symbol: DTBLS7 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------|---------|---------|---------|---------|---------|---------| | DTBLS77 | DTBLS76 | DTBLS75 | DTBLS74 | DTBLS73 | DTBLS72 | DTBLS71 | DTBLS70 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | DTDI CZ | Transfer block size | | | | | | |---------|---------------------|-----------------|--|--|--|--| | DTBLS7 | 8-bit transfer | 16-bit transfer | | | | | | 00H | 256 bytes | 512 bytes | | | | | | 01H | 1 byte | 2 bytes | | | | | | 02H | 2 bytes | 4 bytes | | | | | | 0 | 0 | 0 | | | | | | • | • | • | | | | | | • | • | • | | | | | | FEH | 254 bytes | 508 bytes | | | | | | FFH | 255 bytes | 510 bytes | | | | | ## DTC block size register 8 setting - DTC block size register 8 (DTBLS8) Set the block size to 1 byte. Symbol: DTBLS8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------|---------|---------|---------|---------|---------|---------| | DTBLS87 | DTBLS86 | DTBLS85 | DTBLS84 | DTBLS83 | DTBLS82 | DTBLS81 | DTBLS80 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | DTDI OO | Transfer block size | | | | | | | |---------|---------------------|-----------------|--|--|--|--|--| | DTBLS8 | 8-bit transfer | 16-bit transfer | | | | | | | 00H | 256 bytes | 512 bytes | | | | | | | 01H | 1 byte | 2 bytes | | | | | | | 02H | 2 bytes | 4 bytes | | | | | | | 0 | 0 | | | | | | | | • | • | 0 | | | | | | | • | • | 0 | | | | | | | FEH | 254 bytes | 508 bytes | | | | | | | FFH | 255 bytes | 510 bytes | | | | | | ## DTC transfer count register 0 setting - DTC transfer count register 0 (DTCCT0) Set the number of DTC data transfers to once. Symbol: DTCCT0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------|---------|---------|---------|---------|---------|---------| | DTCCT07 | DTCCT06 | DTCCT05 | DTCCT04 | DTCCT03 | DTCCT02 | DTCCT01 | DTCCT00 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | DTCCT0 | Number of transfers | |--------|---------------------| | 00H | 256 times | | 01H | Once | | 02H | 2 times | | • | 0 | | • | • | | • | • | | FEH | 254 times | | FFH | 255 times | ## DTC transfer count register 1 setting - DTC transfer count register 1 (DTCCT1) Set the number of DTC data transfers to once. | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | |---------|---------|---------|---------|---------|---------|---------|---------| | DTCCT17 | DTCCT16 | DTCCT15 | DTCCT14 | DTCCT13 | DTCCT12 | DTCCT11 | DTCCT10 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | DTCCT1 | Number of transfers | |--------|---------------------| | 00H | 256 times | | 01H | Once | | 02H | 2 times | | ۰ | 0 | | • | • | | • | • | | FEH | 254 times | | FFH | 255 times | ## DTC transfer count register 2 setting - DTC transfer count register 2 (DTCCT2) Set the number of DTC data transfers to 4 times. Symbol: DTCCT2 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------|---------|---------|---------|---------|---------|---------| | DTCCT27 | DTCCT26 | DTCCT25 | DTCCT24 | DTCCT23 | DTCCT22 | DTCCT21 | DTCCT20 | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | DTCCT2 | Number of transfers | |--------|---------------------| | 00H | 256 times | | 01H | Once | | 02H | 2 times | | ٠ | • | | • | • | | • | • | | 04H | 4 times | | • | 0 | | • | • | | • | • | | FEH | 254 times | | FFH | 255 times | ## DTC transfer count register 3 setting - DTC transfer count register 3 (DTCCT3) Set the number of DTC data transfers to 4 times. | ı | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | |---|---------|---------|---------|---------|---------|---------|---------|---------| | | DTCCT37 | DTCCT36 | DTCCT35 | DTCCT34 | DTCCT33 | DTCCT32 | DTCCT31 | DTCCT30 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | DTCCT3 | Number of transfers | |--------|---------------------| | 00H | 256 times | | 01H | Once | | 02H | 2 times | | ٠ | • | | • | • | | ٠ | • | | 04H | 4 times | | • | • | | • | • | | ۰ | • | | FEH | 254 times | | FFH | 255 times | ## DTC transfer count register 4 setting - DTC transfer count register 4 (DTCCT4) Set the number of DTC data transfers to 4 times. Symbol: DTCCT4 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------|---------|---------|---------|---------|---------|---------| | DTCCT47 | DTCCT46 | DTCCT45 | DTCCT44 | DTCCT43 | DTCCT42 | DTCCT41 | DTCCT40 | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | DTCCT4 | Number of transfers | |--------|---------------------| | 00H | 256 times | | 01H | Once | | 02H | 2 times | | • | • | | • | • | | • | • | | 04H | 4 times | | • | • | | • | • | | • | • | | FEH | 254 times | | FFH | 255 times | ## DTC transfer count register 5 setting - DTC transfer count register 5 (DTCCT5) Set the number of DTC data transfers to 4 times. | ĺ | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | |---|---------|---------|---------|---------|---------|---------|---------|---------| | ĺ | DTCCT57 | DTCCT56 | DTCCT55 | DTCCT54 | DTCCT53 | DTCCT52 | DTCCT51 | DTCCT50 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | DTCCT5 | Number of transfers | |--------|---------------------| | 00H | 256 times | | 01H | Once | | 02H | 2 times | | • | • | | • | • | | • | • | | 04H | 4 times | | • | • | | • | • | | • | • | | FEH | 254 times | | FFH | 255 times | ## DTC transfer count register 6 setting - DTC transfer count register 6 (DTCCT6) Set the number of DTC data transfers to 4 times. Symbol: DTCCT6 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---------|---------|---------|---------|---------|---------|---------|---------| | | DTCCT67 | DTCCT66 | DTCCT65 | DTCCT64 | DTCCT63 | DTCCT62 | DTCCT61 | DTCCT60 | | ſ | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | DTCCT6 | Number of transfers | |--------|---------------------| | 00H | 256 times | | 01H | Once | | 02H | 2 times | | 0 | 0 | | • | • | | • | • | | 04H | 4 times | | • | 0 | | 0 | • | | • | • | | FEH | 254 times | | FFH | 255 times | ## DTC transfer count register 7 setting - DTC transfer count register 7 (DTCCT7) Set the number of DTC data transfers to 4 times. | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | |-----|------|---------|---------|---------|---------|---------|---------|---------| | DTC | CT77 | DTCCT76 | DTCCT75 | DTCCT74 | DTCCT73 | DTCCT72 | DTCCT71 | DTCCT70 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | DTCCT7 | Number of transfers | |--------|---------------------| | 00H | 256 times | | 01H | Once | | 02H | 2 times | | ٠ | • | | • | • | | • | • | | 04H | 4 times | | 0 | • | | • | • | | ٠ | • | | FEH | 254 times | | FFH | 255 times | ## DTC transfer count register 8 setting - DTC transfer count register 8 (DTCCT8) Set the number of DTC data transfers to 4 times. | í | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---------|---------|---------|---------|---------|---------|---------|---------| | | DTCCT87 | DTCCT86 | DTCCT85 | DTCCT84 | DTCCT83 | DTCCT82 | DTCCT81 | DTCCT80 | | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | DTCCT8 | Number of transfers | |--------|---------------------| | 00H | 256 times | | 01H | Once | | 02H | 2 times | | • | 0 | | • | • | | • | • | | 04H | 4 times | | ۰ | • | | ۰ | • | | • | • | | FEH | 254 times | | FFH | 255 times | ## DTC transfer count reload register 0 setting - DTC transfer count reload register 0 (DTRLD0) Set the transfer reload count to once. Symbol: DTRLD0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------|---------|---------|---------|---------|---------|---------| | DTRLD07 | DTRLD06 | DTRLD05 | DTRLD04 | DTRLD03 | DTRLD02 | DTRLD01 | DTRLD00 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | ## DTC transfer count reload register 1 setting - DTC transfer count reload register 1 (DTRLD1) Set the transfer reload count to zero. Symbol: DTRLD1 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------|---------|---------|---------|---------|---------|---------| | DTRLD17 | DTRLD16 | DTRLD15 | DTRLD14 | DTRLD13 | DTRLD12 | DTRLD11 | DTRLD10 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### DTC transfer count reload register 2 setting - DTC transfer count reload register 2 (DTRLD2) Set the transfer reload count to 4 times. Symbol: DTRLD2 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | |---|---------|---------|---------|---------|---------|---------|---------|---------| | | DTRLD27 | DTRLD26 | DTRLD25 | DTRLD24 | DTRLD23 | DTRLD22 | DTRLD21 | DTRLD20 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | ## DTC transfer count reload register 3 setting - DTC transfer count reload register 3 (DTRLD3) Set the transfer reload count to zero. Symbol: DTRLD3 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------|---------|---------|---------|---------|---------|---------| | DTRLD37 | DTRLD36 | DTRLD35 | DTRLD34 | DTRLD33 | DTRLD32 | DTRLD31 | DTRLD30 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## DTC transfer count reload register 4 setting - DTC transfer count reload register 4 (DTRLD4) Set the transfer reload count to zero. Symbol: DTRLD4 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------|---------|---------|---------|---------|---------|---------| | DTRLD47 | DTRLD46 | DTRLD45 | DTRLD44 | DTRLD43 | DTRLD42 | DTRLD41 | DTRLD40 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## DTC transfer count reload register 5 setting - DTC transfer count reload register 5 (DTRLD5) Set the transfer reload count to zero. Symbol: DTRLD5 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------|---------|---------|---------|---------|---------|---------| | DTRLD57 | DTRLD56 | DTRLD55 | DTRLD54 | DTRLD53 | DTRLD52 | DTRLD51 | DTRLD50 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### DTC transfer count reload register 6 setting - DTC transfer count reload register 6 (DTRLD6) Set the transfer reload count to zero. Symbol: DTRLD6 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------|---------|---------|---------|---------|---------|---------| | DTRLD67 | DTRLD66 | DTRLD65 | DTRLD64 | DTRLD63 | DTRLD62 | DTRLD61 | DTRLD60 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## DTC transfer count reload register 7 setting - DTC transfer count reload register 7 (DTRLD7) Set the transfer reload count to zero. Symbol: DTRLD7 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------|---------|---------|---------|---------|---------|---------| | DTRLD77 | DTRLD76 | DTRLD75 | DTRLD74 | DTRLD73 | DTRLD72 | DTRLD71 | DTRLD70 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## DTC transfer count reload register 8 setting - DTC transfer count reload register 8 (DTRLD8) Set the transfer reload count to zero. Symbol: DTRLD8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------|---------|---------|---------|---------|---------|---------| | DTRLD87 | DTRLD86 | DTRLD85 | DTRLD84 | DTRLD83 | DTRLD82 | DTRLD81 | DTRLD80 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## DTC source address register 0 setting - DTC source address register 0 (DTSAR0). Set the transfer destination address to "FD00H". Symbol: DTSAR0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | DTS | AR0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## DTC source address register 1 setting - DTC source address register 1 (DTSAR1) Set the transfer destination address to "FD04H". Symbol: DTSAR1 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | DTS | AR <sup>2</sup> | AR1 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | ## DTC source address register 2 setting - DTC source address register 2 (DTSAR2) Set the transfer destination address to "FF1EH". Symbol: DTSAR2 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | DTS | AR2 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | ## DTC source address register 3 setting - DTC source address register 3 (DTSAR3) Set the transfer destination address to "FD02H". Symbol: DTSAR3 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | DTS | AR3 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | ## DTC source address register 4 setting - DTC source address register 4 (DTSAR4) Set the transfer destination address to "FD06H". Symbol: DTSAR4 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | DTS | AR4 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | ## DTC source address register 5 setting - DTC source address register 5 (DTSAR5) Set the transfer destination address to "FF1EH". Symbol: DTSAR5 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | DTS | AR5 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | ## DTC source address register 6 setting - DTC source address register 6 (DTSAR6) Set the transfer destination address to "FD0CH". Symbol: DTSAR6 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | DTS | AR6 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | ## DTC source address register 7 setting - DTC source address register 7 (DTSAR7) Set the transfer destination address to "FD08H". Symbol: DTSAR7 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | DTS | AR7 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | ## DTC source address register 8 setting - DTC source address register 8 (DTSAR8) Set the transfer destination address to "FD0AH". Symbol: DTSAR8 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | DTS | AR8 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | ## DTC destination address register 0 setting - DTC destination address register 0 (DTDAR0) Set the transfer source address to "FF05H". Symbol: DTDAR0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | DTD | AR0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | ## DTC destination address register 1 setting - DTC destination address register 1 (DTDAR1) Set the transfer source address to "FF90H". Symbol: DTDAR1 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | DTD | AR1 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | ## DTC destination address register 2 setting - DTC destination address register 2 (DTDAR2) Set the transfer source address to "FC04H". Symbol: DTDAR2 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | DTD | | AR2 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | I | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | ## DTC destination address register 3 setting - DTC destination address register 3 (DTDAR3) Set the transfer source address to "FF05H". Symbol: DTDAR3 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | DTD | AR3 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | _ | - 12 | | - | _ | • | | _ | | | _ | _ | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | ## DTC destination address register 4 setting - DTC destination address register 4 (DTDAR4) Set the transfer source address to "FF90H". Symbol: DTDAR4 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Ī | DTD | | AR4 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | ľ | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | ## DTC destination address register 5 setting - DTC destination address register 5 (DTDAR5) Set the transfer source address to "0512H". Symbol: DTDAR5 | _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | DTD | | AR5 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | ## DTC destination address register 6 setting - DTC destination address register 6 (DTDAR6) Set the transfer source address to "0514H". Symbol: DTDAR6 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | DTD | AR6 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | ## DTC destination address register 7 setting - DTC destination address register 7 (DTDAR7) Set the transfer source address to "0010H". Symbol: DTDAR7 | _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | DTD | | AR7 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | ## DTC destination address register 8 setting - DTC destination address register 8 (DTDAR8) Set the transfer source address to "0010H". Symbol: DTDAR8 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | DTD | AR8 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | ## 5.7.10 ELC Initialization Figure 5.13 is a flowchart for initial setting of the ELC. Figure 5.13 Initial Setting of the ELC Operational amplifier operation setting by the 8-bit interval timer - Event output destination select register 10 (ELSELR10) Set operation start of the operational amplifiers by compare match of the 8-bit interval timer. Symbol: ELSELR10 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|----------|----------|----------|----------| | 0 | 0 | 0 | 0 | ELSEL103 | ELSEL102 | ELSEL101 | ELSEL100 | | Х | X | X | Х | 0 | 1 | 0 | 0 | Bits 3 to 0 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Event link selection of 8-bit interval timer 0 selection | |-------|-----------|---------|-------|--------------------------------------------------------------------------------------------------------------| | 0 | 0 | 0 | 0 | Event link disabled | | 0 | 0 | 0 | 1 | Select operation of peripheral function 1 to link | | 0 | 0 | 1 | 0 | Select operation of peripheral function 2 to link | | 0 | 0 | 1 | 1 | Select operation of peripheral function 3 to link | | 0 | 1 | 0 | 0 | Peripheral function to link:<br>operational amplifier 0<br>Operation at event acceptance:<br>Operation start | | 0 | 1 | 0 | 1 | Select operation of peripheral function 5 to link | | 0 | 0 1 1 | | 0 | Select operation of peripheral function 6 to link | | 0 | 1 | 1 | 1 | Select operation of peripheral function 7 to link | | | Other tha | an abov | е | Setting prohibited | ## 5.7.11 DOC Initialization Figure 5.14 is a flowchart for initial setting of DOC. Figure 5.14 Initial Setting of the DOC #### DOC reset - Peripheral reset control register 2 (PRR2) Reset DOC. Symbol: PRR2 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---|--------|---|---|---|---|---| | TMKARES | 0 | DOCRES | 0 | 0 | 0 | 0 | 0 | | Х | Х | 1 | Х | Х | Х | Х | Х | ## Bit 5 | DOCRES | Reset control of data operation circuit | |--------|----------------------------------------------------| | 0 | The data operation circuit reset is released. | | 1 | The data operation circuit is in the reset status. | ## DOC reset release - Peripheral reset control register 2 (PRR2) Release the DOC reset status. Symbol: PRR2 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---|--------|---|---|---|---|---| | TMKARES | 0 | DOCRES | 0 | 0 | 0 | 0 | 0 | | Х | X | 0 | Х | X | X | X | Х | #### Bit 5 | DOCRES | Reset control of data operation circuit | | | | | | |--------|----------------------------------------------------|--|--|--|--|--| | 0 | The data operation circuit reset is released. | | | | | | | 1 | The data operation circuit is in the reset status. | | | | | | ## DOC clock supply start - Peripheral enable register 2 (PER2) Start DOC clock supply. Symbol: PER2 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|-------|---|---|---|---|---| | TMKAEN | FMCEN | DOCEN | 0 | 0 | 0 | 0 | 0 | | Х | Х | 1 | Х | X | Х | Х | Х | #### Bit 5 | DOCEN | Control of data operation circuit input clock supply | |-------|------------------------------------------------------| | 0 | Stops input clock supply. | | 1 | Supplies input clock. | ## DOC interrupt setting - Interrupt mask flag register (MK1H) Disable interrupt servicing. - Interrupt request flag register (IF1H) Clear the interrupt request flag. Symbol: MK1H | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|-------|--------|--------|------|--------|-------|------| | | 0 | DOCMK | CMPMK1 | CMPMK0 | KRMK | TMKAMK | RTCMK | ADMK | | Г | Х | 1 | X | X | Х | X | X | X | #### Bit 6 | Dit 0 | | | | | | | | |-------|------------------------------|--|--|--|--|--|--| | DOCMK | Interrupt servicing control | | | | | | | | 0 | Interrupt servicing enabled | | | | | | | | 1 | Interrupt servicing disabled | | | | | | | Symbol: IF1H | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|-------|--------|--------|------|---------|-------|------| | 0 | DOCIF | CMPIF1 | CMPIF0 | KRIF | TMKAIFI | RTCIF | ADIF | | Х | 0 | X | X | X | X | X | Х | ## Bit 6 | _ | | | | | | | |---|-------|----------------------------------------------------------|--|--|--|--| | | DOCIF | Interrupt request flag | | | | | | I | 0 | No interrupt request signal is generated. | | | | | | | 1 | Interrupt request is generated, interrupt request status | | | | | ## Data operation circuit interrupt priority level setting - Priority specification flag register (PR11H, PR01H) Specify level 3 (low priority level). Symbol: PR11H | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|--------|---------|---------|-------|---------|--------|-------| | 0 | DOCPR1 | CMPPR11 | CMPPR10 | KRPR1 | TMKAPR1 | RTCPR1 | ADPR1 | | X | 1 | X | Х | X | X | X | X | Symbol: : PR01H | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|--------|---------|---------|-------|---------|--------|-------| | 0 | DOCPR0 | CMPPR01 | CMPPR00 | KRPR0 | TMKAPR0 | RTCPR0 | ADPR0 | | X | 1 | X | X | X | X | X | Χ | ## Bit 6 | DOCPR1 | DOCPR0 | Priority level selection | |--------|--------|---------------------------------------| | 0 | 0 | Specify level 0 (high priority level) | | 0 | 1 | Specify level 1. | | 1 | 0 | Specify level 2. | | 1 | 1 | Specify level 3 (low priority level) | ## Data operation circuit control setting - DOC control register (DOCR) Select the data addition mode and enable interrupts form the data operation circuit. Symbol: DOCR | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---------|-------|--------|---|-------|------|------| | 0 | DOPCFCL | DOPCF | DOPCIE | 0 | DCSEL | OMS1 | OMS0 | | X | Х | X | 1 | X | X | 0 | 1 | #### Bit 4 | DOPCIE | Data operation circuit interrupt enabling | | | | | | | |--------|-----------------------------------------------------|--|--|--|--|--|--| | 0 | sables interrupts from the data operation circuit. | | | | | | | | 1 | Enables interrupts from the data operation circuit. | | | | | | | ## Bits 1 to 0 | OMS1 | OMS0 | Operating mode selection | |------|------|--------------------------| | 0 | 0 | Data comparison mode | | 0 | 1 | Data addition mode | | 1 | 0 | Data subtraction mode | | 1 | 1 | Setting prohibited | ## Data operation circuit initial value setting - DOC data setting register (DODSR) Set an initial value of the data operation circuit. Symbol: DODSR | _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---| | | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | ## Bit 15 to bit 0 | Function | | | | | | | | |----------------------------------------------------------------------------------|--|--|--|--|--|--|--| | | | | | | | | | | In data addition mode and data subtraction mode, the operation result is stored. | | | | | | | | ## DOPCF flag clear - DOC control register (DOCR) Clear the DOPCF flag. Symbol: DOCR | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---------|-------|--------|---|-------|------|------| | 0 | DOPCFCL | DOPCF | DOPCIE | 0 | DCSEL | OMS1 | OMS0 | | Х | 1 | X | X | Х | X | X | Х | #### Bit 6 | DOPCFCL | DOPCF clear | |---------|---------------------------------| | 0 | Maintains the DOPCF flag state. | | 1 | Clears the DOPCF flag. | ## DOC interrupt setting - Interrupt request flag register (IF1H) - Clear the interrupt request flag. Interrupt mask flag register (MK1H) Enable interrupt servicing. ## Symbol: IF1H | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|-------|--------|--------|------|---------|-------|------| | | 0 | DOCIF | CMPIF1 | CMPIF0 | KRIF | TMKAIFI | RTCIF | ADIF | | ſ | X | 0 | X | X | X | X | X | Χ | #### Bit 6 | DOCIF | Interrupt request flag | | | | | | |-------|----------------------------------------------------------|--|--|--|--|--| | 0 | No interrupt request signal is generated. | | | | | | | 1 | Interrupt request is generated, interrupt request status | | | | | | ## Symbol: MK1H | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|-------|--------|--------|------|--------|-------|------| | 0 | DOCMK | CMPMK1 | CMPMK0 | KRMK | TMKAMK | RTCMK | ADMK | | Х | 0 | Х | X | X | X | X | Х | #### Bit 6 | DOCMK | Interrupt servicing control | |-------|------------------------------| | 0 | Interrupt servicing enabled | | 1 | Interrupt servicing disabled | ## 5.7.12 Main Processing Figure 5.15 is a flowchart of main processing. Figure 5.15 Main Processing ## 5.7.13 Main Initialization Figure 5.16 shows a flowchart for main initial setting. Figure 5.16 Main Initial Setting ## 5.7.14 DTC0 Activation Figure 5.17 is a flowchart for DTC0 activation. Figure 5.17 DTC0 Activation ## DTC0 activation - DTC activation enable register (DTCEN2) Enable DTC activation by 8-bit IT. Symbol: DTCEN2 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------|---------|---------|---------|---------|---------|---------| | DTCEN27 | DTCEN26 | DTCEN25 | DTCEN24 | DTCEN23 | DTCEN22 | DTCEN21 | DTCEN20 | | Х | 1 | Х | X | X | X | X | Х | #### Bit 6 | Dit 0 | | |---------|--------------------------| | DTCEN26 | DTC activation enable 26 | | 0 | Activation disabled | | 1 | Activation enabled | ## Note 1. For details on register settings, refer to RL78/I1D User's Manual: Hardware. ## 5.7.15 DTC2 Activation Figure 5.18 is a flowchart for DTC2 activation. Figure 5.18 DTC2 Activation #### DTC2 activation - DTC activation enable register (DTCEN1) Enable DTC activation by A/D conversion end. Symbol: DTCEN1 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------|---------|---------|---------|---------|---------|---------| | DTCEN17 | DTCEN16 | DTCEN15 | DTCEN14 | DTCEN13 | DTCEN12 | DTCEN11 | DTCEN10 | | Х | 1 | X | X | Х | Х | Х | Х | #### Bit 6 | Dit 0 | | |---------|--------------------------| | DTCEN16 | DTC activation enable 16 | | 0 | Activation disabled | | 1 | Activation enabled | ## Note 1. For details on register settings, refer to RL78/I1D User's Manual: Hardware. # 5.7.16 A/D Voltage Comparator Operation Start Figure 5.19 shows a flowchart to start A/D voltage comparator operation. Figure 5.19 A/D Voltage Comparator Operation Start A/D voltage comparator operation start - A/D converter mode register 0 (ADM0) Control A/D voltage comparator operation. Symbol: ADM0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|-----|-----|-----|-----|-----|------| | ADCS | ADMD | FR2 | FR1 | FR0 | LV1 | LV0 | ADCE | | Х | X | X | X | X | X | X | 1 | #### Bit 0 | 1 - | Enables A/D voltage comparator operation | |------|------------------------------------------| | Ω | Stops A/D voltage comparator operation | | ADCE | A/D voltage comparator operation control | #### Note 1. For details on register settings, refer to RL78/I1D User's Manual: Hardware. ## 5.7.17 A/D Converter SNOOZE Function Start Figure 5.20 is a flowchart to start the SNOOZE function of the A/D converter. Figure 5.20 A/D Converter's SNOOZE Function Start ## SNOOZE mode operation start - A/D converter mode register 2 (ADM2) Start SNOOZE mode operation. Symbol: ADM2 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------|--------|---|-------|-----|---|-------| | ADREFP1 | ADREFP0 | ADREFM | 0 | ADRCK | AWC | 0 | ADYTP | | х | х | х | х | х | 1 | x | х | Bit 2 | AWC | Specification of the SNOOZE mode | |-----|---------------------------------------| | 0 | The SNOOZE mode function is not used. | | 1 | The SNOOZE mode function is used. | # 5.7.18 Operational Amplifier 0 Operation Start Figure 5.21 is a flowchart to start operation of the operational amplifier 0. Figure 5.21 Operational Amplifier 0 Operation Start ## Operational amplifier 0 operation start - Operational amplifier control register (AMPC) Start operation of the operational amplifier 0. Symbol: AMPC | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|---|---|---|-------|-------|-------|-------| | IREFE | 0 | 0 | 0 | AMPE3 | AMPE2 | AMPE1 | AMPE0 | | х | х | х | х | x | х | X | 1 | #### Bit 0 | AMPE0 | Operation control of operational amplifier | | | | | | | |-------|-------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 0 | Operation amplifier is stopped. | | | | | | | | 1 | Software trigger mode: Operation of operational amplifier is enabled.<br>ELC trigger mode or ELC and A/D trigger mode: Wait for ELC is enabled. | | | | | | | # 5.7.19 Operational Amplifier 1 Operation Start Figure 5.22 is a flowchart to start operation of the operational amplifier 1. Figure 5.22 Operational Amplifier 1 Operation Start ## Operational amplifier 1 operation start - Operational amplifier control register (AMPC) Start operation of the operational amplifier 1. Symbol: AMPC | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|---|---|---|-------|-------|-------|-------| | IREFE | 0 | 0 | 0 | AMPE3 | AMPE2 | AMPE1 | AMPE0 | | Х | Х | х | х | х | Х | 1 | Х | ## Bit 1 | AMPE1 | Operation control of operational amplifier | |-------|----------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Operation amplifier is stopped. | | | Software trigger mode: Operation of operational amplifier is enabled. ELC trigger mode or ELC and A/D trigger mode: Wait for ELC is enabled. | ## 5.7.20 8-bit Interval Timer Count Start Figure 5.23 is a flowchart to start count by the 8-bit interval timer. Figure 5.23 8-bit Interval Timer Count Start ## 8-bit interval timer interrupt setting - Interrupt request flag register (IF2L) - Clear the interrupt request flag. Interrupt request flag register (MK2L) Enable interrupt servicing. Symbol: IF2L | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|--------|--------|--------|--------| | FLIF | 0 | 0 | 0 | ITIF11 | ITIF10 | ITIF01 | ITIF00 | | X | X | Х | Х | Х | Х | Х | 0 | #### Bit 0 | ITIF00 | Interrupt request flag | | | | |--------|----------------------------------------------------------|--|--|--| | 0 | No interrupt request signal is generated. | | | | | 1 | Interrupt request is generated, interrupt request status | | | | Symbol: MK2L | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|--------|--------|--------|--------| | FLMK | 0 | 0 | 0 | ITMK11 | ITMK10 | ITMK01 | ITMK00 | | Х | X | Х | X | Х | Х | X | 0 | #### Bit 0 | ITMK00 | Interrupt servicing control | | | | | | |--------|------------------------------|--|--|--|--|--| | 0 | nterrupt servicing enabled | | | | | | | 1 | Interrupt servicing disabled | | | | | | #### Note 1. For details on register settings, refer to RL78/I1D User's Manual: Hardware. ## 8-bit interval timer count start setting - 8-bit interval timer control register 0 (TRTCR0) Start counting by the 8-bit interval timer. Symbol: TRTCR0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---------|---|--------------|---|--------------| | TCSMD0 | 0 | 0 | TCLKEN0 | 0 | TSTART0<br>1 | 0 | TSTART0<br>0 | | Х | Х | Х | Х | Х | X | Х | 1 | #### Bit 0 | TSTART00 | 8-bit interval timer 0 count start | |----------|------------------------------------| | 0 | Count stops. | | 1 | Count starts. | #### Note 1. For details on register settings, refer to RL78/I1D User's Manual: Hardware. # 5.7.21 Data Operation Circuit Interrupt Servicing Figure 5.24 is a flowchart of main processing. Figure 5.24 Data Operation Circuit Interrupt Servicing # 5.7.22 Data Operation Circuit Flag Clear Figure 5.25 shows a flowchart to clear the data operation circuit flag. Figure 5.25 Data Operation Circuit Flag Clear ## Data operation circuit flag clear - DOC control register (DOCR) Set the SNOOZE mode. Symbol: DOCR | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---------|-------|--------|---|-------|------|------| | 0 | DOPCFCL | DOPCF | DOPCIE | 0 | DCSEL | OMS1 | OMS0 | | X | 1 | Х | Х | X | X | Х | X | #### Bit 2 | 0 Maintains the DOPCF flag state. | | |-----------------------------------|--| | Maintains the DODCE flog state | | | DOPCFCL DOPCF clear | | # 5.7.23 A/D Converter SNOOZE Function Stop Figure 5.26 shows a flowchart to stop the SNOOZE function of the A/D converter. Figure 5.26 A/D Converter's SNOOZE Function Stop # SNOOZE mode setting - A/D converter mode register 2 (ADM2) Specify the SNOOZE mode function. Symbol: ADM2 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------|--------|---|-------|-----|---|-------| | ADREFP1 | ADREFP0 | ADREFM | 0 | ADRCK | AWC | 0 | ADYTP | | Х | X | X | Х | X | 0 | Х | X | Bits 2 | AWC | Specification of the SNOOZE mode | | | | |-----|---------------------------------------|--|--|--| | 0 | The SNOOZE mode function is not used. | | | | | 1 | The SNOOZE mode function is used. | | | | # 5.7.24 A/D Voltage Comparator Operation Stop Figure 5.27 shows a flowchart to stop operation of the A/D voltage comparator. Figure 5.27 A/D Voltage Comparator Operation Stop A/D voltage comparator operation start - A/D converter mode register 0 (ADM0) Control A/D voltage comparator operation. Symbol: ADM0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|-----|-----|-----|-----|-----|------| | ADCS | ADMD | FR2 | FR1 | FR0 | LV1 | LV0 | ADCE | | X | Х | X | X | X | X | X | 0 | #### Bit 0 | $\overline{}$ | | |---------------|------------------------------------------| | ADCE | A/D voltage comparator operation control | | 0 | Stops A/D voltage comparator operation | | 1 | Enables A/D voltage comparator operation | #### Note 1. For details on register settings, refer to RL78/I1D User's Manual: Hardware. # 5.7.25 DTC0 Stop Figure 5.28 is a flowchart to stop the DTC0. Figure 5.28 DTC0 Stop # DTC0 stop - DTC activation enable register (DTCEN2) Disable DTC activation by 8-bit IT. Symbol: DTCEN2 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------|---------|---------|---------|---------|---------|---------| | DTCEN27 | DTCEN26 | DTCEN25 | DTCEN24 | DTCEN23 | DTCEN22 | DTCEN21 | DTCEN20 | | Х | 0 | X | X | X | X | Х | Х | #### Bit 6 | <u> </u> | | |----------|--------------------------| | DTCEN26 | DTC activation enable 26 | | 0 | Activation disabled | | 1 | Activation enabled | ## Note 1. For details on register settings, refer to RL78/I1D User's Manual: Hardware. # 5.7.26 DTC2 Stop Figure 5.29 is a flowchart to stop the DTC2. Figure 5.29 DTC2 Stop # DTC2 stop - DTC activation enable register (DTCEN1) Disable DTC activation by A/D conversion end. Symbol: DTCEN1 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------|---------|---------|---------|---------|---------|---------| | DTCEN17 | DTCEN16 | DTCEN15 | DTCEN14 | DTCEN13 | DTCEN12 | DTCEN11 | DTCEN10 | | Х | 0 | X | X | X | X | X | Х | ### Bit 6 | <u> </u> | | |----------|--------------------------| | DTCEN16 | DTC activation enable 16 | | 0 | Activation disabled | | 1 | Activation enabled | ### Note 1. For details on register settings, refer to RL78/I1D User's Manual: Hardware. # 5.7.27 8-bit Interval Timer Count Stop Figure 5.30 shows a flowchart to start counting by the 8-bit interval timer. Figure 5.30 8-bit Interval Timer Count Stop ## 8-bit interval timer interrupt setting - Interrupt request flag register (MK2L) Disable interrupt servicing. - Interrupt request flag register (IF2L) Clear the interrupt request flag. Symbol: MK2L | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|--------|--------|--------|--------| | FLMK | 0 | 0 | 0 | ITMK11 | ITMK10 | ITMK01 | ITMK00 | | Х | X | Х | Х | Х | Х | X | 1 | ### Bit 0 | ITMK00 | Interrupt servicing control | | | | | |--------|------------------------------|--|--|--|--| | 0 | Interrupt servicing enabled | | | | | | 1 | Interrupt servicing disabled | | | | | #### Symbol: IF2L | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|--------|--------|--------|--------| | FLIF | 0 | 0 | 0 | ITIF11 | ITIF10 | ITIF01 | ITIF00 | | X | X | X | X | X | X | X | 0 | #### Bit 0 | ITIF00 | Interrupt request flag | | | | | |--------|----------------------------------------------------------|--|--|--|--| | 0 | No interrupt request signal is generated. | | | | | | 1 | Interrupt request is generated, interrupt request status | | | | | #### Note 1. For details on register settings, refer to RL78/I1D User's Manual: Hardware. ## 8-bit interval timer count stop setting - 8-bit interval timer control register 0 (TRTCR0) Start counting by the 8-bit interval timer. Symbol: TRTCR0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---------|---|----------|---|----------| | TCSMD0 | 0 | 0 | TCLKEN0 | 0 | TSTART01 | 0 | TSTART00 | | Х | X | Х | X | X | Х | Х | 0 | #### Bit 0 | TSTART00 | 8-bit interval timer 0 count start | |----------|------------------------------------| | 0 | Count stops. | | 1 | Count starts. | ### Note 1. For details on register settings, refer to RL78/I1D User's Manual: Hardware. # 6. Sample Code Sample code can be downloaded from the Renesas Electronics website. ## 7. Reference Documents RL78/I1D User's Manual: Hardware Rev.2.00 (R01UH0474E) RL78 Family User's Manual: Software Rev.1.00 (R01US0015EJ) The latest versions can be downloaded from the Renesas Electronics website. Technical Update/Technical News The latest information can be downloaded from the Renesas Electronics website. # **Website and Support** - Renesas Electronics Website http://www.renesas.com/ - Inquiries http://www.renesas.com/contact/ All trademarks and registered trademarks are the property of their respective owners. # **Revision History** # Description | Rev. | Date | Page | | Summary | |------|---------------|------|----------------------|---------| | 1.00 | Dec. 01, 2015 | - | First edition issued | | | • | | | | | ## General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products. ## 1. Handling of Unused Pins Handle unused pins in accordance with the directions given under Handling of Unused Pins in the manual. - The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual. - 2. Processing at Power-on The state of the product is undefined at the moment when power is supplied. - The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied. - In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed. - In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified. - 3. Prohibition of Access to Reserved Addresses Access to reserved addresses is prohibited. - The reserved addresses are provided for the possible future expansion of functions. Do not access these addresses; the correct operation of LSI is not guaranteed if they are accessed. - 4. Clock Signals After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized - When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable. - 5. Differences between Products Before changing from one product to another, i.e. to a product with a different part number, confirm that the change will not lead to problems. The characteristics of Microprocessing unit or Microcontroller unit products in the same group but having a different part number may differ in terms of the internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product. #### **Notice** - 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information. - 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein. - 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or - 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product. - 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc. Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics. - 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges. - 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to quard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you. - 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations - Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. - 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics - 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics. - 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries. - (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries - (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics ### **SALES OFFICES** # Renesas Electronics Corporation http://www.renesas.com Refer to "http://www.renesas.com/" for the latest and detailed information Renesas Electronics America Inc. 2801 Scott Boulevard Santa Clara, CA 95050-2549, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130 Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004 Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900 Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, German Tel: +49-211-6503-0. Fax: +49-211-6503-1327 Renesas Electronics (China) Co., Ltd. Room 1709, Quantum Piaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +86-10-8235-1155, Fax: +88-10-8235-7679 Renesas Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333 Tel: +86-21-2226-0888, Fax: +86-21-2226-0999 Renesas Electronics Hong Kong Limited Unit 1601-1611, 16/F., Tower 2, Grand Cent Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2265-6688, Fax: +852 2866-9022 Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300 Renesas Electronics Malaysia Sdn.Bhd. Unit 1207. Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tei: +60-3-7955-9390, Fax: +60-3-7955-9510 Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HALII Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777 Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141 © 2015 Renesas Electronics Corporation. All rights reserved.