

Timer RG in Phase Counting Mode

# Abstract

This document describes how to detect the phase difference between external input signals from pins TRGCLKA and TRGCLKB using the RL78/G14 timer RG in phase counting mode.

# Products

RL78/G14

When using this application note with other Renesas MCUs, careful evaluation is recommended after making modifications to comply with the alternate MCU.



R01AN1393EJ0110 Rev. 1.10 June. 1, 2013

# Contents

| 1. | Spe | ecifications                           | 3  |
|----|-----|----------------------------------------|----|
| 2. | Ope | eration Confirmation Conditions        | 4  |
| 3. | Har | rdware                                 | 4  |
| 3  | 3.1 | Hardware Configuration                 | 4  |
| 3  | 3.2 | Pins Used                              | 5  |
| 4. | Sof | itware                                 | 5  |
| 2  | 4.1 | Operation Overview                     | 5  |
| 2  | 1.2 | Setting Option Bytes                   | 6  |
| 2  | 4.3 | Variables                              | 6  |
| 2  | 1.4 | Functions                              | 7  |
| 2  | 4.5 | Function Specifications                | 7  |
| 4  | 1.6 | Flowcharts                             | 9  |
|    | 4.6 | 6.1 Overall Flowchart                  | 9  |
|    | 4.6 | 5.2 Initialization                     | 9  |
|    | 4.6 | 5.3 Peripheral Function Initialization | 9  |
|    | 4.6 | 5.4 CPU Clock Initialization           | 10 |
|    | 4.6 | 6.5 Timer RG Initialization            | 11 |
|    | 4.6 | 6.6 Main Processing                    | 20 |
|    | 4.6 | 6.7 Setting Timer RG to Start          | 20 |
|    | 4.6 | 5.8 Timer RG Interrupt Handling        | 23 |
| 5. | Sar | mple Code                              | 25 |
| 6. | Ref | ference Documents                      | 25 |



## 1. Specifications

The RL78/G14 MCU detects the phase difference between external input signals from pins TRGCLKA and TRGCLKB and the counter starts counting.

Table 1.1 lists the peripheral function and its application and Figure 1.1 shows an operation overview of phase counting mode.

| Table 1.1 | Peripheral | <b>Function and</b> | Its Application |
|-----------|------------|---------------------|-----------------|
|-----------|------------|---------------------|-----------------|

| Peripheral Function | Application                                                   |  |  |
|---------------------|---------------------------------------------------------------|--|--|
| Timer RG            | Detects the phase difference between pins TRGCLKA and TRGCLKB |  |  |



Figure 1.1 Operation Overview of Phase Counting Mode



# 2. Operation Confirmation Conditions

The sample code accompanying this application note has been run and confirmed under the conditions below.

| ltem                   | Contents                                                                      |
|------------------------|-------------------------------------------------------------------------------|
| MCU used               | RL78G14 (R5F104PJA)                                                           |
| Operating frequency    | High-speed on-chip oscillator clock (fHoco): 16 MHz (typ.)                    |
|                        | • CPU/peripheral hardware clock (fcLк): 16 MHz                                |
|                        | 5.0 V (operation enabled from 2.9 to 5.5 V)                                   |
| Operating voltage      | LVD operation (VLVI): 2.81 V at the rising edge or 2.75 V at the falling edge |
|                        | in reset mode                                                                 |
| Integrated development | Renesas Electronics Corporation                                               |
| environment            | CubeSuite+ V1.02.01                                                           |
| Compilor               | Renesas Electronics Corporation                                               |
| C compiler             | CA78K0R V1.41                                                                 |
| PL 78/C14 code library | Renesas Electronics Corporation                                               |
| RL78/G14 code library  | CodeGenerator for RL78/G14 V1.01.01                                           |

#### Table 2.1 Operation Confirmation Conditions

### 3. Hardware

## 3.1 Hardware Configuration

Figure 3.1 shows the hardware configuration used in this application note.



- 3. Make sure to set  $V_{DD}$  greater than the detection voltage (VLVI) specified by the LVD.

Figure 3.1 Hardware Configuration



## 3.2 Pins Used

Table 3.1 lists the pins used and their functions.

#### Table 3.1 Pins Used and Their Functions

| Pin Name    | I/O   | Function                  |
|-------------|-------|---------------------------|
| P00/TRGCLKA | Input | Inputs an external signal |
| P01/TRGCLKB | Input | Inputs an external signal |

### 4. Software

### 4.1 Operation Overview

Use timer RG in phase counting mode to detect the phase difference between external input signals from pins TRGCLKA and TRGCLKB, and increment or decrement the TRG register.

Set timer RG as follows:

- Use timer RG in phase counting mode
- Do not clear the TRG register
- Digital filter is disabled in pins TRGCLKA and TRGCLKB
- Set 0000H in the TRG register as a default value
- Specify the counter enable bit to increment or decrement
- Enable overflow and underflow interrupts
- Set pins PM01 and PM00 to input mode

Table 4.1 lists increment or decrement conditions of the TRG register.

#### Table 4.1 Increment or Decrement Conditions of the TRG Register

| TRGCLKB pin                                      | Ţ      | Н      | V      | L      | Н      | V      | L        | Ţ      |
|--------------------------------------------------|--------|--------|--------|--------|--------|--------|----------|--------|
| TRGCLKA pin                                      | L      | Ţ      | Н      | V      | V      | L      | <b>≜</b> | н      |
| Bits CNTEN7 to CNTEN0 in the<br>TRGCNTC register | CNTEN7 | CNTEN6 | CNTEN5 | CNTEN4 | CNTEN3 | CNTEN2 | CNTEN1   | CNTEN0 |
| Increment/decrement                              | +1     | +1     | +1     | +1     | -1     | -1     | -1       | -1     |



Figure 4.1 shows the operation of phase counting mode.



Figure 4.1 Operation Example of Phase Counting Mode

# 4.2 Setting Option Bytes

Table 4.2 lists the option byte setting.

#### Table 4.2Option Bytes

| Address       | Setting Value | Contents                                                                                                           |
|---------------|---------------|--------------------------------------------------------------------------------------------------------------------|
| 000C0H/010C0H | 11101111B     | Stops the watchdog timer<br>(counting is stopped after a reset is released)                                        |
| 000C1H/010C1H | 01111111B     | Sets the LVD in reset mode<br>Detection voltage: 2.81 V at the rising edge,<br>2.75 V at the falling edge          |
| 000C2H/010C2H | 11101001B     | Sets the high-speed on-chip oscillator clock as<br>16 MHz, and the flash operating mode in HS<br>(high-speed) mode |
| 000C3H/010C3H | 10000100B     | Enables on-chip debugging                                                                                          |

# 4.3 Variables

Table 4.3 lists the global variables.

### Table 4.3 Global Variables

| Туре    | Variable Name    | Contents             | Function Used       |
|---------|------------------|----------------------|---------------------|
| uint8_t | inttrg_over_cnt  | Number of overflows  | r_tmr_rg0_interrupt |
| uint8_t | inttrg_under_cnt | Number of underflows | r_tmr_rg0_interrupt |



## 4.4 Functions

Table 4.4 lists the functions.

#### Table 4.4 Functions

| Function Name       | Outline                             |
|---------------------|-------------------------------------|
| hdwinit             | Initialization                      |
| R_Systeminit        | Peripheral functions initialization |
| R_CGC_Create        | CPU clock initialization            |
| R_TMR_RG0_Create    | Timer RG initialization             |
| main                | Main processing                     |
| R_TMR_RG0_Start     | Timer RG start setting              |
| r_tmr_rg0_interrupt | Timer RG interrupt handling         |

# 4.5 Function Specifications

The following tables list the sample code function specifications.

## hdwinit

| Outline      | Initialization                        |
|--------------|---------------------------------------|
| Header       | None                                  |
| Declaration  | void hdwinit(void)                    |
| Description  | Initializes the peripheral functions. |
| Arguments    | None                                  |
| Return Value | None                                  |
|              |                                       |

#### R\_Systeminit

| Outline      | Peripheral functions initialization                                |
|--------------|--------------------------------------------------------------------|
| Header       | None                                                               |
| Declaration  | void R_Systeminit(void)                                            |
| Description  | Initializes the peripheral function used in this application note. |
| Arguments    | None                                                               |
| Return Value | None                                                               |
|              |                                                                    |

## R\_CGC\_Create

| Outline      | CPU clock initialization           |
|--------------|------------------------------------|
| Header       | r_cg_cgc.h                         |
| Declaration  | <pre>void R_CGC_Create(void)</pre> |
| Description  | Initializes the CPU clock.         |
| Arguments    | None                               |
| Return Value | None                               |



# R\_TMR\_RG0\_Create

| Outline      | Timer RG Initialization                              |
|--------------|------------------------------------------------------|
| Header       | r_cg_timer.h                                         |
| Declaration  | <pre>void R_TMR_RG0_Create(void)</pre>               |
| Description  | Initializes timer RG for use in phase counting mode. |
| Arguments    | None                                                 |
| Return Value | None                                                 |
|              |                                                      |

#### main

| Outline      | Main processing           |
|--------------|---------------------------|
| Header       | None                      |
| Declaration  | void main(void)           |
| Description  | Performs main processing. |
| Arguments    | None                      |
| Return Value | None                      |

# R\_TMR\_RG0\_Start

| Outline                                           | Timer RG start setting                                                                              |
|---------------------------------------------------|-----------------------------------------------------------------------------------------------------|
| Header                                            | r_cg_timer.h                                                                                        |
| Declaration                                       | void R_TMR_RG0_Start(void)                                                                          |
| Description                                       | Sets timer RG to start in phase counting mode.                                                      |
| Arguments                                         | None                                                                                                |
| Return Value                                      | None                                                                                                |
| Header<br>Declaration<br>Description<br>Arguments | r_cg_timer.h<br>void R_TMR_RG0_Start(void)<br>Sets timer RG to start in phase counting mode<br>None |

| r_tmr_rg0_interrupt |                                                                                                                    |
|---------------------|--------------------------------------------------------------------------------------------------------------------|
| Outline             | Timer RG interrupt handling                                                                                        |
| Header              | r_cg_timer.h                                                                                                       |
| Declaration         | <pre>interrupt static void r_tmr_rg0_interrupt(void)</pre>                                                         |
| Description         | Counts the number of overflows when the timer overflows, or the number of<br>underflows when the timer underflows. |
| Arguments           | None                                                                                                               |
| Return Value        | None                                                                                                               |



## 4.6 Flowcharts

#### 4.6.1 Overall Flowchart

Figure 4.2 shows the overall flow.



Figure 4.2 Overall Flow

#### 4.6.2 Initialization

Figure 4.3 shows the initialization.



Figure 4.3 Initialization

#### 4.6.3 Peripheral Function Initialization

Figure 4.4 shows the peripheral function initialization.



Figure 4.4 Peripheral Function Initialization

#### 4.6.4 CPU Clock Initialization

Figure 4.5 shows the CPU clock initialization.



Figure 4.5 CPU Clock Initialization



## 4.6.5 Timer RG Initialization

Figure 4.6 shows the timer RG initialization.



Figure 4.6 Timer RG Initialization



Supplying an input clock to timer RG

• Peripheral enable register 1 (PER1) Enables to supply the clock to timer RG

| Symbol | 7     | 6     | 5     | 4      | 3     | 2 | 1 | 0      |
|--------|-------|-------|-------|--------|-------|---|---|--------|
| PER1   | DACEN | TRGEN | CMPEN | TRD0EN | DTCEN | 0 | 0 | TRJ0EN |
| Value  | ×     | 1     | ×     | ×      | ×     | - | - | ×      |

• Bit 6

|   | TRGEN | Function                                                                               |
|---|-------|----------------------------------------------------------------------------------------|
| Γ |       | Stops supplying an input clock to timer RG                                             |
|   | 0     | <ul> <li>Writing to the SFR which is used by timer RG is disabled</li> </ul>           |
|   |       | Timer RG is in reset status                                                            |
|   | 1     | Supplies an input clock to timer RG                                                    |
|   | I     | <ul> <li>Reading or writing to the SFR which is used by timer RG is enabled</li> </ul> |

Timer RG stops counting

• Timer RG mode register (TRGMR) Stops timer RG to count

| Symbol | 7        | 6         | 5        | 4        | 3      | 2      | 1      | 0      |
|--------|----------|-----------|----------|----------|--------|--------|--------|--------|
| TRGMR  | TRGSTART | TRGELCICE | TRGDFCK1 | TRGDFCK0 | TRGDFB | TRGDFA | TRGMDF | TRGPWM |
| Value  | 0        | ×         | ×        | ×        |        |        |        | ×      |

• Bit 7

| TRGSTART | RT Function                                                                            |  |  |  |  |  |
|----------|----------------------------------------------------------------------------------------|--|--|--|--|--|
| 0        | Stops the TRG to count, and initializes the PWM output signal (TRGIOA pin) in PWM mode |  |  |  |  |  |
| 1        | Sets the TRG to start counting                                                         |  |  |  |  |  |

For details on register setting, refer to the RL78/G14 User's Manual: Hardware.

Legend symbol:

 $\times$ : Unused bit

Blank cell: Unchanged bit



Disabling timer RG interrupt

• Interrupt mask flag register (MK2H) Disables an INTTRG interrupt

| Symbol | 7    | 6       | 5 | 4                 | 3     | 2      | 1      | 0               |
|--------|------|---------|---|-------------------|-------|--------|--------|-----------------|
| MK2H   | FLMK | IICAMK1 | 1 | SREMK3<br>TMMK13H | TRGMK | TRDMK1 | TRDMK0 | PMK11<br>CMPMK1 |
| Value  | ×    | ×       | _ | ×                 | 1     | ×      | ×      | ×               |

• Bit 3

| I | TRGMK | Function                       |  |  |  |  |
|---|-------|--------------------------------|--|--|--|--|
|   | 0     | Enables an interrupt handling  |  |  |  |  |
|   | 1     | Disables an interrupt handling |  |  |  |  |

• Interrupt request flag register (IF2H) Clears the INTTRG interrupt request flag

| Symbol | 7    | 6       | 5 | 4       | 3     | 2      | 1      | 0      |
|--------|------|---------|---|---------|-------|--------|--------|--------|
| IF2H   | FLIF | IICAIF1 | 0 | SREIF3  | TRGIF | TRGIF1 | TRDIF0 | PIF11  |
|        |      |         |   | TMIF13H |       |        |        | CMPIF1 |
| Value  | ×    | ×       | _ | ×       | 0     | ×      | ×      | ×      |

• Bit 3

| TRGIF | Function                                                             |  |  |  |  |  |
|-------|----------------------------------------------------------------------|--|--|--|--|--|
| 0     | Interrupt request signal is not generated                            |  |  |  |  |  |
| 1     | Interrupt request signal is generated and interrupt-requested status |  |  |  |  |  |

For details on register setting, refer to the RL78/G14 User's Manual: Hardware.

Legend symbol:

×: Unused bit

Blank cell: Unchanged bit



Setting the timer RG interrupt priority level

• Priority specification flag registers (PR12H, PR02H) Sets the timer RG interrupt priority to level 3 (low priority)

| Symbol          | 7               | 6             | 5             | 4                               | 3                | 2                   | 1                 | 0                             |
|-----------------|-----------------|---------------|---------------|---------------------------------|------------------|---------------------|-------------------|-------------------------------|
| PR12H           | FLPR1           | IICAPR11      | 1             | SREPR13                         | TRGPR1           | TRDPR11             | TRDPR10           | PPR111                        |
|                 |                 |               |               | TMPR113H                        |                  |                     |                   | CMPPR11                       |
| Value           | ×               | ×             | -             | ×                               | 1                | ×                   | ×                 | ×                             |
|                 |                 |               |               |                                 |                  |                     |                   |                               |
|                 |                 |               |               |                                 |                  |                     |                   |                               |
| Symbol          | 7               | 6             | 5             | 4                               | 3                | 2                   | 1                 | 0                             |
| Symbol<br>PR02H | 7<br>FLPR0      | 6<br>IICAPR01 | <b>5</b><br>1 | 4<br>SREPR03                    | 3<br>TRGPR0      | <b>2</b><br>TRDPR01 | 1<br>TRDPR00      | <b>0</b><br>PPR011            |
| -               | 7<br>FLPR0      | -             | <b>5</b><br>1 | <b>4</b><br>SREPR03<br>TMPR013H | 3<br>TRGPR0      | _                   | 1<br>TRDPR00      | <b>0</b><br>PPR011<br>CMPPR01 |
| -               | 7<br>FLPR0<br>× | -             | <b>5</b><br>1 |                                 | 3<br>TRGPR0<br>1 | _                   | 1<br>TRDPR00<br>× |                               |

| TRGPR1 | TRGPR0 | Priority level                    |
|--------|--------|-----------------------------------|
| 0      | 0      | Specifies level 0 (high priority) |
| 0      | 1      | Specifies level 1                 |
| 1      | 0      | Specifies level 2                 |
| 1      | 1      | Specifies level 3 (low priority)  |

For details on register setting, refer to the RL78/G14 User's Manual: Hardware.

Legend symbol: ×: Unused bit

Blank cell: Unchanged bit



Setting a source to clear timer RG

• Timer RG control register (TRGCR) Sets a source to clear the TRG register and count source

| Symbol | 7 | 6        | 5        | 4        | 3        | 2       | 1       | 0       |
|--------|---|----------|----------|----------|----------|---------|---------|---------|
| TRGCR  | - | TRGCCLR1 | TRGCCLR0 | TRGCKEG1 | TRGCKEG0 | TRGTCK2 | TRGTCK1 | TRGTCK0 |
| Value  | - | 0        | 0        | ×        | ×        | ×       | ×       | ×       |

• Bits 6 and 5

| TRGCCLR1 | TRGCCLR0 | Function                                                      |
|----------|----------|---------------------------------------------------------------|
| 0        | 0        | Clearing the TRG register is disabled                         |
| 0        | 1        | Clears the register by the TRGGRA input capture/compare match |
| 1        | 0        | Clears the register by the TRGGRB input capture/compare match |
| 1        | 1        | Do not set                                                    |

Initializing the timer RG counter value

• Timer RG counter (TRG) Specifies the counter as an initial value

| Symbol | 15    | 14    | 13    | 12    | 11    | 10    | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|--------|-------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|------|------|
| TRG    | TRG15 | TRG14 | TRG13 | TRG12 | TRG11 | TRG10 | TRG9 | TRG8 | TRG7 | TRG6 | TRG5 | TRG4 | TRG3 | TRG2 | TRG1 | TRG0 |
| Value  | 0     | 0     | 0     | 0     | 0     | 0     | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

| TRG15 to TRG0 | Function                                                    | Setting Range  |
|---------------|-------------------------------------------------------------|----------------|
| Bits 15 to 0  | Timer RG increments or decrements in phase<br>counting mode | 0000H to FFFFH |

For details on register setting, refer to the RL78/G14 User's Manual: Hardware.

Legend symbol:

×: Unused bit

Blank cell: Unchanged bit



Setting timer RG mode

• Timer RG mode register (TRGMR) Sets timer RG in phase counting mode

| Symbol | 7        | 6         | 5        | 4        | 3      | 2      | 1      | 0      |
|--------|----------|-----------|----------|----------|--------|--------|--------|--------|
| TRGMR  | TRGSTART | TRGELCICE | TRGDFCK1 | TRGDFCK0 | TRGDFB | TRGDFA | TRGMDF | TRGPWM |
| Value  |          | ×         | ×        | ×        | 0      | 0      | 1      | ×      |

• Bit 3

| TRGDFB | Function                    |
|--------|-----------------------------|
| 0      | Disables the digital filter |
| 1      | Enables the digital filter  |

#### • Bit 2

| ſ | TRGDFA | Function                    |
|---|--------|-----------------------------|
|   | 0      | Disables the digital filter |
|   | 1      | Enables the digital filter  |

#### • Bit 1

| TRGMDF | Function                      |  |  |  |  |  |
|--------|-------------------------------|--|--|--|--|--|
| 0      | Specifies to increment        |  |  |  |  |  |
| 1      | Specifies phase counting mode |  |  |  |  |  |

For details on register setting, refer to the RL78/G14 User's Manual: Hardware.

Legend symbol:

×: Unused bit

Blank cell: Unchanged bit

Setting the timer RG operation

• Timer RG count control register (TRGCNTC) Sets the count conditions in phase counting mode

| Symbol  | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|---------|--------|--------|--------|--------|--------|--------|--------|--------|
| TRGCNTC | CNTEN7 | CNTEN6 | CNTEN5 | CNTEN4 | CNTEN3 | CNTEN2 | CNTEN1 | CNTEN0 |
| Value   | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      |

| • Bit 7 |                                                                                                    |
|---------|----------------------------------------------------------------------------------------------------|
| CNTEN7  | Function                                                                                           |
| 0       | Disabled                                                                                           |
| 1       | Increments<br>(When the TRGCLKA input is at low level and the TRGCLKB input is at the rising edge) |

#### • Bit 6

| CNTEN6 | Function                                                                                            |
|--------|-----------------------------------------------------------------------------------------------------|
| 0      | Disabled                                                                                            |
| 1      | Increments<br>(When the TRGCLKB input is at high level and the TRGCLKA input is at the rising edge) |

#### • Bit 5

| CNTEN5 | Function                                                                                             |
|--------|------------------------------------------------------------------------------------------------------|
| 0      | Disabled                                                                                             |
| 1      | Increments<br>(When the TRGCLKA input is at high level and the TRGCLKB input is at the falling edge) |

• Bit 4

| CNTEN4 | Function                                                                                            |
|--------|-----------------------------------------------------------------------------------------------------|
| 0      | Disabled                                                                                            |
| 1      | Increments<br>(When the TRGCLKB input is at low level and the TRGCLKA input is at the falling edge) |

For details on register setting, refer to the RL78/G14 User's Manual: Hardware.

Legend symbol:

×: Unused bit

Blank cell: Unchanged bit



#### • Bit 3

| • DR 3 |                                                                                                      |
|--------|------------------------------------------------------------------------------------------------------|
| CNTEN3 | Function                                                                                             |
| 0      | Disabled                                                                                             |
| 1      | Decrements<br>(When the TRGCLKB input is at high level and the TRGCLKA input is at the falling edge) |

#### • Bit 2

| CNTEN2 | Function                                                                                            |
|--------|-----------------------------------------------------------------------------------------------------|
| 0      | Disabled                                                                                            |
| 1      | Decrements<br>(When the TRGCLKA input is at low level and the TRGCLKB input is at the falling edge) |

#### • Bit 1

| CNTEN1 | Function                                                                                           |
|--------|----------------------------------------------------------------------------------------------------|
| 0      | Disabled                                                                                           |
| 1      | Decrements<br>(When the TRGCLKB input is at low level and the TRGCLKA input is at the rising edge) |

#### • Bit 0

| CNTEN0 | Function                                                                                            |
|--------|-----------------------------------------------------------------------------------------------------|
| 0      | Disabled                                                                                            |
| 1      | Decrements<br>(When the TRGCLKA input is at high level and the TRGCLKB input is at the rising edge) |

For details on register setting, refer to the RL78/G14 User's Manual: Hardware.

Legend symbol:

×: Unused bit

Blank cell: Unchanged bit



Specifying a source to generate a timer RG interrupt

• Timer RG interrupt enable register (TRGIER) Enables interrupts by bits TRGOVF and TRGUDF



• Bit 3

| TRGOVIE | E Function                              |  |  |  |  |  |
|---------|-----------------------------------------|--|--|--|--|--|
| 0       | Disables an interrupt by the TRGOVF bit |  |  |  |  |  |
| 1       | Enables an interrupt by the TRGOVF bit  |  |  |  |  |  |

• Bit 2

| TRGUDIE | Function                                |  |  |  |  |  |
|---------|-----------------------------------------|--|--|--|--|--|
| 0       | Disables an interrupt by the TRGUDF bit |  |  |  |  |  |
| 1       | Enables an interrupt by the TRGUDF bit  |  |  |  |  |  |

Setting pins TRGCLKA and TRGCLKB

• Port mode register 0 (PM0) Sets pins TRGCLKA and TRGCLKB in input mode

| Symbol | 7 | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|--------|---|------|------|------|------|------|------|------|
| PM0    | 1 | PM06 | PM05 | PM04 | PM03 | PM02 | PM01 | PM00 |
| Value  | - | ×    | ×    | ×    | ×    | ×    | 1    | 1    |

• Bit 1

| PM01 | Function                          |
|------|-----------------------------------|
| 0    | Output mode (output buffer is on) |
| 1    | Input mode (output buffer is off) |

• Bit 0

| PM00 | Function                          |  |  |  |
|------|-----------------------------------|--|--|--|
| 0    | Output mode (output buffer is on) |  |  |  |
| 1    | Input mode (output buffer is off) |  |  |  |

For details on register setting, refer to the RL78/G14 User's Manual: Hardware.

Legend symbol:

×: Unused bit

Blank cell: Unchanged bit



#### 4.6.6 Main Processing

Figure 4.7 shows the main processing.



Figure 4.7 Main Processing

### 4.6.7 Setting Timer RG to Start

Figure 4.8 shows setting timer RG to start counting.



Figure 4.8 Setting Timer RG to Start



Clearing the timer RG status register

• Timer RG status register (TRGSR)

Reads the timer RG status register, and clears flags overflow and underflow

| Symbol | 7                                                   | 6 | 5 | 4       | 3          | 2      | 1       | 0       |  |
|--------|-----------------------------------------------------|---|---|---------|------------|--------|---------|---------|--|
| TRGSR  | _                                                   | _ | _ | TRGDIRF | TRGOVF     | TRGUDF | TRGIMFB | TRGIMFA |  |
| Value  | _                                                   | _ | _ | ×       | 0          | 0      | ×       | ×       |  |
|        |                                                     |   |   |         |            |        |         |         |  |
| • E    | Bit 3                                               |   |   |         |            |        |         |         |  |
|        | TRGOVF                                              |   |   | Overfl  | ow flag    |        |         | R/W     |  |
|        | Condition to be 0:<br>Write 0 after reading the bit |   |   |         |            |        |         |         |  |
| • E    | Bit 2                                               |   |   |         |            |        |         |         |  |
|        | TRAURE                                              |   |   |         | <b>C</b> 1 |        |         | DAA     |  |

| TRGUDF       | Underflow flag     | R/W    |  |  |  |  |
|--------------|--------------------|--------|--|--|--|--|
| Condition to | Condition to be 0: |        |  |  |  |  |
| Write 0 afte | r reading the bit  | Γ./ ٧٧ |  |  |  |  |

Clearing an interrupt flag

• Interrupt request flag register (IF2H) Clears the INTTRG interrupt request flag

| Symbol | 7    | 6       | 5 | 4       | 3     | 2      | 1      | 0      |
|--------|------|---------|---|---------|-------|--------|--------|--------|
| IF2H   | FLIF | IICAIF1 | 0 | SREIF3  | TRGIF | TRDIF1 | TRDIF0 | PIF11  |
|        |      |         |   | TMIF13H |       |        |        | CMPIF1 |
| Value  | ×    | ×       | - | ×       | 0     | ×      | ×      | ×      |

• Bit 3

| TRGIF | Function                                                             |  |  |  |  |  |  |
|-------|----------------------------------------------------------------------|--|--|--|--|--|--|
| 0     | Interrupt request signal is not generated                            |  |  |  |  |  |  |
| 1     | Interrupt request signal is generated and interrupt-requested status |  |  |  |  |  |  |

For details on register setting, refer to the RL78/G14 User's Manual: Hardware.

Legend symbol:

 $\times$ : Unused bit

Blank cell: Unchanged bit



Enabling the timer RG interrupt

• Interrupt mask flag register (MK2H) Enables the INTTRG interrupt

| Symbol | 7    | 6       | 5 | 4       | 3     | 2      | 1      | 0      |
|--------|------|---------|---|---------|-------|--------|--------|--------|
| MK2H   | FLMK | IICAMK1 | - | SREMK3  | TRGMK | TRDMK1 | TRDMK0 | PMK11  |
|        |      |         |   | TMMK13H |       |        |        | CMPMK1 |
| Value  | ×    | ×       | Ι | ×       | 0     | ×      | ×      | ×      |
|        |      |         |   |         |       |        |        |        |

• Bit 3

| TRGMK | Function                      |
|-------|-------------------------------|
| 0     | Interrupt request is enabled  |
| 1     | Interrupt request is disabled |

Sets timer RG to start counting

• Timer RG mode register (TRGMR) Sets timer RG to start counting

| Symbol | 7        | 6         | 5        | 4        | 3      | 2      | 1      | 0      |
|--------|----------|-----------|----------|----------|--------|--------|--------|--------|
| TRGMR  | TRGSTART | TRGELCICE | TRGDFCK1 | TRGDFCK0 | TRGDFB | TRGDFA | TRDMDF | TRGPWM |
| Value  | 1        | ×         | ×        | ×        |        |        |        | ×      |
|        |          |           |          |          |        |        |        |        |

• Bit 7

| TRGSTART Function |                                                                                           |  |  |  |  |  |  |
|-------------------|-------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 0                 | Stops the TRG to count, and initializes the PWM output signal (TRGIOA pin) is in PWM mode |  |  |  |  |  |  |
| 1                 | Sets the TRG to start counting                                                            |  |  |  |  |  |  |

For details on register setting, refer to the RL78/G14 User's Manual: Hardware.

Legend symbol:

×: Unused bit

Blank cell: Unchanged bit



## 4.6.8 Timer RG Interrupt Handling

Figure 4.9 shows the timer RG interrupt handling.



Figure 4.9 Timer RG Interrupt Handling

Clearing the timer RG overflow flag

• Timer RG status register (TRGSR)

Clears the overflow flag after reading the timer RG status register

| Symbol | 7 | 6 | 5 | 4       | 3      | 2      | 1       | 0       |
|--------|---|---|---|---------|--------|--------|---------|---------|
| TRGSR  | - | _ | - | TRGDIRF | TRGOVF | TRGUDF | TRDIMFB | TRGIMFA |
| Value  | - | - | - | ×       | 0      |        | ×       | ×       |

• Bit 3

| TRGOVF             | Overflow flag     | R/W |  |  |  |
|--------------------|-------------------|-----|--|--|--|
| Condition to be 0: |                   |     |  |  |  |
| Write 0 afte       | r reading the bit |     |  |  |  |

For details on register setting, refer to the RL78/G14 User's Manual: Hardware.

Legend symbol:

 $\times$ : Unused bit

Blank cell: Unchanged bit



Clearing the timer RG underflow flag

• Timer RG status register (TRGSR) Clears the underflow flag after reading the timer RG status register

| Symbol | 7 | 6 | 5 | 4       | 3      | 2      | 1       | 0       |
|--------|---|---|---|---------|--------|--------|---------|---------|
| TRGSR  | - | - | - | TRGDIRF | TRGOVF | TRGUDF | TRDIMFB | TRGIMFA |
| Value  | _ | _ | _ | ×       |        | 0      | ×       | ×       |
|        |   |   |   |         |        |        |         |         |

• Bit 2

| TRGUDF             | Underflow flag    | R/W |  |  |  |
|--------------------|-------------------|-----|--|--|--|
| Condition to be 0: |                   |     |  |  |  |
| Write 0 afte       | r reading the bit |     |  |  |  |

For details on register setting, refer to the RL78/G14 User's Manual: Hardware.

Legend symbol:

×: Unused bit

Blank cell: Unchanged bit



## 5. Sample Code

Sample code can be downloaded from the Renesas Electronics website.

## 6. Reference Documents

User's Manual: Hardware RL78/G14 User's Manual: Hardware Rev.1.00 RL78 Family User's Manual: Software Rev.1.00 The latest versions can be downloaded from the Renesas Electronics website.

Technical Update/Technical News

The latest information can be downloaded from the Renesas Electronics website.

## Website and Support

Renesas Electronics website http://www.renesas.com

Inquiries http://www.renesas.com/contact/



# **REVISION HISTORY**

# RL78/G14 Timer RG in Phase Counting Mode

| Rev. | Date          | Description |                          |
|------|---------------|-------------|--------------------------|
|      |               | Page        | Summary                  |
| 1.00 | Mar. 19, 2013 | —           | First edition issued     |
| 1.10 | June 1, 2013  | 4           | Fixed typo in Table 2.1  |
|      |               | 4           | Fixed typo in Figure 3.1 |

All trademarks and registered trademarks are the property of their respective owners.

# General Precautions in the Handling of MPU/MCU Products

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

1. Handling of Unused Pins

Handle unused pins in accord with the directions given under Handling of Unused Pins in the manual.

- The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.
- 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

- The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.
   In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed.
   In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function
  - are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.
- 3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

- The reserved addresses are provided for the possible future expansion of functions. Do not access
  these addresses; the correct operation of LSI is not guaranteed if they are accessed.
- 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

- When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal.
   Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.
- 5. Differences between Products

Before changing from one product to another, i.e. to one with a different part number, confirm that the change will not lead to problems.

 The characteristics of MPU/MCU in the same group but having different part numbers may differ because of the differences in internal memory capacity and layout pattern. When changing to products of different part numbers, implement a system-evaluation test for each of the products.

#### Notice

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
- "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc.

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics.

- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics products.
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries. (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



#### SALES OFFICES

## **Renesas Electronics Corporation**

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information.

| Renesas Electronics America Inc.<br>2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A.<br>Tel: +1-408-588-6000, Fax: +1-408-588-6130                                                                                       |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Renesas Electronics Canada Limited<br>1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada<br>Tel: +1-905-898-5441, Fax: +1-905-898-3220                                                                                     |
| Renesas Electronics Europe Limited<br>Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K<br>Tel: +44-1628-651-700, Fax: +44-1628-651-804                                                                   |
| Renesas Electronics Europe GmbH<br>Arcadiastrasse 10, 40472 Düsseldorf, Germany<br>Tel: +49-211-65030, Fax: +49-211-6503-1327                                                                                                   |
| Renesas Electronics (China) Co., Ltd.<br>7th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China<br>Tel: +86-10-8235-1155, Fax: +86-10-8235-7679                                                  |
| Renesas Electronics (Shanghai) Co., Ltd.<br>Unit 204, 205, AZIA Center, No. 1233 Luiizzui Ring Rd., Pudong District, Shanghai 200120, China<br>Tel: +86-21-5877-1818, Fax: +86-21-6887-7888 /~7898                              |
| Renesas Electronics Hong Kong Limited<br>Unit 1601-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong<br>Tel: +852-2886-9318, Fax: +852 2886-9022/9044                         |
| Renesas Electronics Taiwan Co., Ltd.<br>13F, No. 363, Fu Shing North Road, Taipei, Taiwan<br>Tel: +886-2-8175-9600, Fax: +886 2-8175-9670                                                                                       |
| Renesas Electronics Singapore Pte. Ltd.<br>80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre Singapore 339949<br>Tel: +65-6213-0200, Fax: +65-6213-0300                                                                   |
| Renesas Electronics Malaysia Sdn.Bhd.<br>Unit 906, Block B, Menara Amcorp, Arncorp Trade Centre, No. 18, JIn Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia<br>Tel: +60-3-7955-9390, Fax: +60-3-7955-9510 |
| Renesas Electronics Korea Co., Ltd.<br>11F., Samik Lavied' or Bidg., 720-2 Yeoksam-Dong, Kangnam-Ku, Seoul 135-080, Korea<br>Tel: +82-2-558-3737, Fax: +82-2-558-5141                                                           |