

# RL78/G14, R8C/36M Group

Migration Guide from R8C to RL78: I2C bus Interface

R01AN4107EJ0110 Rev.1.10 Jun. 09, 2020

#### Introduction

This application note describes how to provide the serial interface (IICA) of the RL78/G14 with the communication modes equivalent to I<sup>2</sup>C bus interface mode of the I<sup>2</sup>C bus interface incorporated in the clock synchronous serial interface of the R8C/36M group.

Note that this application note does not cover clock synchronous serial mode of the I<sup>2</sup>C bus interface incorporated in the I<sup>2</sup>C bus interface of the R8C/36M group. If you are considering migration from clock synchronous serial mode, use 3-wire serial I/O (CSI) mode of the SAU incorporated in the RL78/G14.

#### **Target Device**

RL78/G14, R8C/36M Group

When applying the sample program covered in this application note to another microcontroller, modify the program according to the specifications for the target microcontroller and conduct an extensive evaluation of the modified program. For the specifications and electrical characteristics, refer to the relevant hardware manuals and technical updates.



## RL78/G14, R8C/36M Group Migration Guide from R8C to RL78: I2C bus Interface

### Contents

| 1. | Migration Method from R8C Family to RL78 Family                                  | 3 |
|----|----------------------------------------------------------------------------------|---|
| 2. | Differences between RL78/G14 and the R8C/36M Group                               | 5 |
| 2  | 2.1 Differences between I <sup>2</sup> C bus Interface and serial Interface IICA | 5 |
| 2  | 2.2 Comparison between Registers                                                 |   |
| 3. | Related Application Note                                                         | 9 |
| 4. | Documents for Reference                                                          | 9 |



#### 1. Migration Method from R8C Family to RL78 Family

The following sections describe how to implement I<sup>2</sup>C bus interface mode of the I<sup>2</sup>C bus interface of the R8C/36M group by using the serial interface IICA of the RL78/G14.

Table 1.1 shows the operation modes of the  $I^2C$  bus interface of the R8C/36M group.

Table 1.2 shows the operation modes of the serial interface IICA of the RL78/G14.

#### Table 1.1 Operation Modes of I<sup>2</sup>C bus Interface in R8C/36M Group (Summary)

| I <sup>2</sup> C bus Interface      | in R8C/36M Group                                                           |
|-------------------------------------|----------------------------------------------------------------------------|
| Operation Mode Function             |                                                                            |
| I <sup>2</sup> C bus interface mode | This mode performs communication based on the I <sup>2</sup> C bus format. |
| Clock synchronous serial mode       | This mode performs clocked serial communication.                           |

#### Table 1.2 Operation Modes of Serial Interface IICA in RL78/G14 (Summary)

| Serial Interface IICA in RL78/G14    |                                                                                                                                                                                           |  |
|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Operation Mode                       | Function                                                                                                                                                                                  |  |
| Operation stop mode                  | This mode is used when serial transfers are not performed. It can therefore be used to reduce power consumption.                                                                          |  |
| I2C bus mode (multimaster supported) | This mode performs communication based on the I <sup>2</sup> C bus format.                                                                                                                |  |
| Wakeup mode                          | The STOP mode can be released by generating an interrupt request signal (INTIICAn) when an extension code from the master device or a local address has been received while in STOP mode. |  |

The I<sup>2</sup>C bus interface of the R8C/36M group supports I<sup>2</sup>C bus interface mode and clock synchronous serial mode.

The serial interface IICA of the RL78/G14 has three operation modes: operation stop mode, I<sup>2</sup>C bus mode (multimaster supported), and wakeup mode.



I<sup>2</sup>C bus interface mode of the R8C/36M group and I<sup>2</sup>C bus mode of the RL78/G14 can perform communication based on the I<sup>2</sup>C bus format. For the specific differences of the communication using the I<sup>2</sup>C bus interface between RL78/G14 and R8C/36M group, refer to chapter 2. Differences between RL78/G14 and the R8C/36M Group.

The major difference is the method of setting the transfer clock for I<sup>2</sup>C communication.

With the R8C/36M group, the transfer clock (Hz) is the internal clock selected by the CKS0 to CKS3 bits in the ICCR1 register and IICTCTWI and IICTCHALF bits in the PINSR register, and is output from the SCL pin. For the transfer clock setting for the R8C/36M group, refer to the relevant text in the following hardware manual.

 R8C/36M Group Hardware Manual Chapter: I<sup>2</sup>C Bus Interface Section: Common Items for Multiple Modes Subsection: Transfer Clock

With the RL78/G14, the transfer clock (bps) is determined by setting the values for controlling the low and high levels of the SCLAn pin signal to the IICWLn and IICWHn registers, respectively.

For the method of calculating the optimal values to be set to the IICWLn and IICWHn registers for the transfer clock (bps) used for communication, refer to the relevant text in the following hardware manual.

• RL78/G14 Hardware Manual

Chapter: Serial Interface IICA

- Section: Registers for Controlling Serial Interface IICA

Subsection: IICA low-level width setting register n (IICWLn) and IICA high-level width setting register n (IICWHn)

- Section: I<sup>2</sup>C Bus Mode Functions Subsection: Setting transfer clock by using IICWLn and IICWHn registers

Program creation for the system using I<sup>2</sup>C communication depends on the method of controlling the devices connected to the RL78/G14; refer to the following documents to create the suitable program for your system.

- Related application notes Refer to chapter 3. Related Application Note
- RL78/G14 User's Manual: Hardware Chapter: Serial Interface IICA Section: I<sup>2</sup>C Bus Definitions and Control Methods Subsection: Communication operations



#### 2. Differences between RL78/G14 and the R8C/36M Group

This chapter describes the differences of the communication using the I<sup>2</sup>C bus interface (I<sup>2</sup>C communication) between the RL78/G14 and R8C/36M group.

#### 2.1 Differences between I<sup>2</sup>C bus Interface and serial Interface IICA

Table 2.1 shows the differences between  $I^2C$  bus interface mode of the R8C/36M group and  $I^2C$  bus mode of the RL78/G14.

|                                     | R8C/36M Group                            | RL78/G14                                                                 |
|-------------------------------------|------------------------------------------|--------------------------------------------------------------------------|
| Item                                | l <sup>2</sup> C bus Interface           | serial Interface IICA                                                    |
| nem                                 |                                          | I <sup>2</sup> C bus mode                                                |
| I <sup>2</sup> C bus interface mode |                                          | _                                                                        |
| Communication                       | I <sup>2</sup> C bus format              | I <sup>2</sup> C bus format                                              |
| formats                             |                                          |                                                                          |
| I/O pins                            | SCL(I/O)                                 | SCLA0, SCLA1                                                             |
|                                     | Serial clock I/O pin                     | Serial clock I/O pins of serial interface                                |
|                                     | SDA(I/O)                                 | IICA0, IICA1                                                             |
|                                     | Serial data I/O pin                      | - SDAA0, SDAA1                                                           |
|                                     |                                          | Serial data I/O pins of serial interface IICA0, IICA1 <sup>(Note1)</sup> |
| Transfer clock                      | Internal clock (Master mode) /           | Internal clock (Master mode) /                                           |
|                                     | External clock (Slave mode)              | External clock (Slave mode)                                              |
| Interrupt generation                | Upon 'transmit data empty'               | - Falling edge of eighth or ninth clock of                               |
| timing                              | (including when slave address matches)   | the serial clock (set by the WTIMn bit)                                  |
|                                     | Upon 'end of transmission'               | (Note2)                                                                  |
|                                     | Upon 'receive data full' (including when | - Interrupt request generated when a                                     |
|                                     | slave address matches)                   | stop condition is detected (set by the                                   |
|                                     | Upon arbitration lost detection          | SPIEn bit)                                                               |
|                                     | Upon NACK detection                      |                                                                          |
|                                     | Upon stop condition detection            |                                                                          |
| ACK/NACK detection                  | Enabled                                  | Enabled                                                                  |
| Arbitration lost                    | Enabled                                  | Enabled                                                                  |
| detection                           |                                          |                                                                          |
| Selection of output                 | Enabled                                  | Enabled                                                                  |
| level for the                       |                                          |                                                                          |
| acknowledge signal                  |                                          |                                                                          |
| during reception                    |                                          |                                                                          |
| Selection of digital                | Enabled                                  | —                                                                        |
| delay value for the                 |                                          |                                                                          |
| SDA pin                             |                                          |                                                                          |
| Noise cancel function               | Noise canceller is provided.             | Use of digital filter function can be selected.                          |

## Table 2.1 Differences between I<sup>2</sup>C bus interface mode of R8C/36M group and I<sup>2</sup>C bus mode of RL78/G14

—: There is no corresponding function.

Note1. 80, 100-pin products only. SCLA1 and SDAA1 are provided for 80- and 100-pin products only.

Note2. When slave operation, the received address does not match the contents of the slave address register and extension code is not received, neither interrupt nor a wait occurs.



#### 2.2 Comparison between Registers

Table 2.2, Table 2.3, and Table 2.4 compare the registers for the  $I^2C$  bus interface of the R8C/36M group to the corresponding registers for the IICA of the RL78/G14.

|                                        | -                                     |                                                                     |
|----------------------------------------|---------------------------------------|---------------------------------------------------------------------|
| Setting Items                          | R8C/36M Group                         | RL78/G14                                                            |
|                                        | I <sup>2</sup> C bus Interface        | serial Interface IICA                                               |
|                                        | I <sup>2</sup> C bus interface mode   | l <sup>2</sup> C bus mode                                           |
| Enabling clock supply to               | - MSTCR register                      | - PER0 register                                                     |
| the peripheral hardware                | MSTIIC bit                            | IICA0EN bit, IICA1EN bit (Note <sup>1</sup> )                       |
| Communication mode                     | - SSUIICSR register                   | —                                                                   |
| (Selection of I <sup>2</sup> C bus     | IICSEL bit                            |                                                                     |
| interface mode)                        | - SAR register                        |                                                                     |
|                                        | FS bit                                |                                                                     |
| Operation stop mode                    | - ICCR1 register                      | - IICCTLn0 register                                                 |
|                                        | ICE bit                               | IICEn bit                                                           |
|                                        | (When ICE = 0 (stopped), SCL and      | (When IICEn = 0 (stopped),                                          |
|                                        | SDA pins function as ports.)          | SCLA0 and SDAA0 pins output low level (fixed). (Note <sup>2</sup> ) |
| Wakeup mode                            |                                       | - IICCTLn1 register                                                 |
|                                        |                                       | WUPn bit                                                            |
| Operation mode                         |                                       | - IICCTLn1 register                                                 |
| switching (transfer rate<br>switching) |                                       | SMCn bit                                                            |
| Bit rate                               | Internal clock setting in master mode | - IICWLn register                                                   |
|                                        | - ICCR1 register                      | - IICWHn register                                                   |
|                                        | CKS3 to CKS0 bits                     |                                                                     |
|                                        | - PINSR register                      |                                                                     |
|                                        | IICTCTWI and IICTCHALF bits           |                                                                     |
| Transmit buffer                        | - ICDRT register                      | - IICAn register                                                    |
| Receive buffer                         | - ICDRR register                      |                                                                     |
| IIC bus shift register                 | - ICDRS register                      |                                                                     |
| Slave address register                 | - SAR register                        | - SVAn register                                                     |
|                                        |                                       | Upper 7 bits (bit 0 is fixed to 0)                                  |
| Count source selection                 | f1 only                               | - CKC register                                                      |
|                                        |                                       | CSS, MCM0 bit                                                       |
|                                        |                                       | - IICCTLn1 register                                                 |
|                                        |                                       | PRSn bit                                                            |
| Selection of wait                      | - ICMR register                       | —                                                                   |
| insertion in master                    | WAIT bit                              | (Waits automatically generated                                      |
| mode                                   | (Selects whether or not to insert     | according to the WTIMn bit setting in                               |
|                                        | waits.)                               | the IICCTLn0 register.)                                             |

| Table 2.2 | Comparison | between | <b>Registers (1)</b> | ) |
|-----------|------------|---------|----------------------|---|
|-----------|------------|---------|----------------------|---|

—: There is no corresponding register.

IICA1 is provided for 80- and 100-pin products only.

n = 0 or 1 (n = 1 is available for 80- and 100-pin products only.)

Note 1. For 80- and 100-pin products only.

Note 2. Set PM60, PM61, P60, and P61 to 0 to use the serial interface IICA.



| Setting Items                                                                 | R8C/36M Group                                | RL78/G14                                                                                                                                                                                                                                                |
|-------------------------------------------------------------------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Selection of digital delay value for SDA pin                                  | - PINSR register<br>SDADLY1 bit, SDADLY0 bit | —                                                                                                                                                                                                                                                       |
| Selection of MSB or LSB first<br>(data transfer direction)                    | - ICMR register<br>MLS bit                   | (Fixed to MSB first)                                                                                                                                                                                                                                    |
| Selection of master or slave mode                                             | - ICCR1 register<br>MST bit                  | (Master communication state is entered<br>when a start condition (ST) is detected<br>after ST is generated. Slave state is<br>entered when a match of the slave<br>address is detected.)                                                                |
| Selection of transmit or<br>receive mode                                      | - ICCR1 register<br>TRS bit                  | —                                                                                                                                                                                                                                                       |
| Enabling transmit interrupt<br>(Transmit data empty<br>interrupt)             | - ICIER register<br>TIE bit                  | _                                                                                                                                                                                                                                                       |
| Transmit data empty flag                                                      | - ICSR register<br>TDRE bit                  | _                                                                                                                                                                                                                                                       |
| Enabling transmit end<br>interrupt                                            | - ICIER register<br>TEIE bit                 | <ul> <li>MK1L register         <ul> <li>IICAMK0 bit</li> <li>MK2H register                 IICAMK1 bit (Note<sup>1</sup>)</li> <li>IICCTLn0 register                 WTIMn bit                 (Sets INTIICAn generation timing)</li> </ul> </li> </ul> |
| Transmit end flag                                                             | - ICSR register<br>TEND bit                  | _                                                                                                                                                                                                                                                       |
| Enabling receive interrupt                                                    | - ICIER register<br>RIE bit                  | <ul> <li>MK1L register         <ul> <li>IICAMK0 bit</li> <li>MK2H register                 IICAMK1 bit (Note<sup>1</sup>)</li> <li>IICCTLn0 register                 WTIMn bit                 (Sets INTIICAn generation timing)</li> </ul> </li> </ul> |
| Receive data register full flag                                               | - ICSR register<br>RDRF bit                  | —                                                                                                                                                                                                                                                       |
| Selection of receive<br>operation continuation after<br>1-byte data reception | - ICCR1 register<br>RCVD bit                 |                                                                                                                                                                                                                                                         |
| Selection of acknowledge output level in receive mode                         | - ICIER register<br>ACKBT bit                | - IICCTLn0 register<br>ACKEn bit                                                                                                                                                                                                                        |
| Selection of operation on detection of acknowledge bit                        | - ICIER register<br>ACKE bit                 |                                                                                                                                                                                                                                                         |
| ACK/NACK detection                                                            | - ICIER register<br>ACKBR bit                | - IICSn register<br>ACKDn bit                                                                                                                                                                                                                           |

| Table 2.3 | Comparison | between | <b>Registers</b> (2 | 2) |
|-----------|------------|---------|---------------------|----|
|-----------|------------|---------|---------------------|----|

—: There is no corresponding register.

IICA1 is provided for 80- and 100-pin products only.

n = 0 or 1(n = 1 is available for 80- and 100-pin products only.)

Note 1. For 80- and 100-pin products only.



| Setting Items                      | R8C/36M Group                       | RL78/G14                                    |  |  |
|------------------------------------|-------------------------------------|---------------------------------------------|--|--|
| Start condition - ICCR2 register   |                                     | - IICCTLn0 register                         |  |  |
| generation SCP bit, BBSY bit       |                                     | STTn bit                                    |  |  |
| Stop condition                     | - ICCR2 register                    | - IICCTLn0 register                         |  |  |
| generation                         | SCP bit, BBSY bit                   | SPTn bit                                    |  |  |
| Bus status                         | - ICCR2 register                    | - IICFn register                            |  |  |
| (released/occupied)                | BBSY bit                            | IICBSYn bit                                 |  |  |
| check                              |                                     |                                             |  |  |
| Enabling stop condition            | - ICIER register                    | - MK1L register                             |  |  |
| detection interrupt                | STIE bit                            | IICAMK0 bit                                 |  |  |
|                                    |                                     | - MK2H register                             |  |  |
|                                    |                                     | IICAMK1 bit (Note <sup>1</sup> )            |  |  |
|                                    |                                     | - IICCTLn0 register                         |  |  |
|                                    |                                     | SPIEn bit                                   |  |  |
| Stop condition detection           | - ICSR register                     | - IICSn register                            |  |  |
| flag                               | STOP bit                            | SPDn bit                                    |  |  |
| Pin selection                      | - SSUIICSR register                 | - IICCTLn0 register                         |  |  |
|                                    | IICSEL bit                          | lICEn bit                                   |  |  |
|                                    | - SAR register                      | - PM6 register                              |  |  |
|                                    | FS bit                              | PM60, PM61 bit                              |  |  |
|                                    | - ICCR1 register                    | - P6 register                               |  |  |
|                                    | ICE bit                             | P60, P61 bit (Note <sup>2</sup> )           |  |  |
| SCL pin status (L/H)               | - ICCR2 register                    | - IICCTLn1 register                         |  |  |
| check                              | SCLO bit                            | CLDn bit                                    |  |  |
| SDA pin status (L/H)               | - ICCR2 register                    | - IICCTLn1 register                         |  |  |
| check                              | SDAO bit                            | DADn bit                                    |  |  |
| SDA pin output value               | - ICCR2 register                    |                                             |  |  |
| control                            | SDAOP bit, SDAO bit                 |                                             |  |  |
| I <sup>2</sup> C bus control block | - ICCR2 register                    | - PER0 register                             |  |  |
| reset                              | IICRST bit                          | IICAnEN bit                                 |  |  |
|                                    | (Port and register settings are not | (The serial interface IICA control          |  |  |
|                                    | reset.)                             | registers are reset to the initial values.) |  |  |
| Enabling NACK receive              | - ICIER register                    | —                                           |  |  |
| interrupt                          | NAKIE bit                           |                                             |  |  |
| No acknowledge                     | - ICSR register                     | —                                           |  |  |
| detection flag                     | NACKF bit                           |                                             |  |  |
| Arbitration lost flag              | - ICSR register                     | - IICSn register                            |  |  |
|                                    | AL bit                              | ALDn bit                                    |  |  |
| Slave address                      | - ICSR register                     | - IICSn register                            |  |  |
| recognition flag                   | AAS bit                             | COIn bit                                    |  |  |
| General call address               | - ICSR register                     | - IICSn register                            |  |  |
| recognition flag                   | ADZ bit                             | EXCn bit                                    |  |  |

| Table 2.4 | Comparison | between | Registers | (3) |
|-----------|------------|---------|-----------|-----|
|-----------|------------|---------|-----------|-----|

—: There is no corresponding register.

IICA1 is provided for 80- and 100-pin products only.

n = 0 or 1 (n = 1 is available for 80- and 100-pin products only.)

Note 1. For 80- and 100-pin products only.

Note 2. Set PM60, PM61 (I/O mode), P60, and P61 (output latch) to 0 to use the serial interface IICA. Before switching to output mode (PM60 and PM61 = 0), set the IICEn bit to 1.

#### 3. Related Application Note

- RL78/G12 Serial Interface IICA (for Master Transmission/Reception) CC-RL (R01AN2987E)
- RL78/G12 Serial Interface IICA (for Slave Transmission/Reception) CC-RL (R01AN2988E)
- RL78/G13 Serial Interface IICA (for Master Transmission/Reception) CC-RL (R01AN2759E)
- RL78/G13 Serial Interface IICA (for Slave Transmission/Reception) CC-RL (R01AN2760E)

#### 4. Documents for Reference

User's Manual:

- RL78/G14 User's Manual: Hardware (R01UH0186)
- R8C/36M Group User's Manual: Hardware (R01UH0259)

The latest versions can be downloaded from the Renesas Electronics website.

Technical Update/Technical News:

The latest information can be downloaded from the Renesas Electronics website.



#### Website and Support <website and support,ws>

Renesas Electronics Website <u>http://www.renesas.com/</u>

Inquiries

http://www.renesas.com/contact/

All trademarks and registered trademarks are the property of their respective owners.



## **Revision History**

|      |              |      | Description                                       |
|------|--------------|------|---------------------------------------------------|
| Rev. | Date         | Page | Summary                                           |
| 1.00 | Mar. 8, 2018 | -    | First edition issued                              |
| 1.10 | Jun. 9, 2020 |      | Fixed the interrupt generation timing on RL78/G14 |

# General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

#### 1. Handling of Unused Pins

Handle unused pins in accordance with the directions given under Handling of Unused Pins in the manual.

- The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.
- 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

 The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.

In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.

3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

- The reserved addresses are provided for the possible future expansion of functions. Do not access
  these addresses; the correct operation of LSI is not guaranteed if they are accessed.
- 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

 When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.

#### 5. Differences between Products

Before changing from one product to another, i.e. to a product with a different part number, confirm that the change will not lead to problems.

— The characteristics of Microprocessing unit or Microcontroller unit products in the same group but having a different part number may differ in terms of the internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.

"Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc. Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.4.0-1 November 2017)

# RENESAS

**Renesas Electronics Corporation** 

SALES OFFICES Renesa Refer to "http://www.renesas.com/" for the latest and detailed information. http://www.renesas.com

**Renesas Electronics America Inc.** Renesas Electronics America Inc. 1001 Murphy Ranch Road, Milpitas, CA 95035, U.S.A. Tel: +1-408-432-8888, Fax: +1-408-434-5351 Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tei: +1-95-237-2004 Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-651-700, Fax: +44-1628-651-804 Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, German Tel: +49-211-6503-0, Fax: +49-211-6503-1327 Renesas Electronics (China) Co., Ltd. Room 1709 Quantum Plaza, No.27 ZhichunLu, Haidian District, Beijing, 100191 P. R. China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679 Renesas Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, 200333 P. R. China Tel: +86-21-2226-0888, Fax: +86-21-2226-0999 Renesas Electronics Hong Kong Limited Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2265-6688, Fax: +852 2886-9022 Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300 Renesas Electronics Malavsia Sdn.Bhd. Unit 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510 Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL 2nd Stage, Indiranagar, Bangalore 560 038, India Tel: +91-80-67208700. Fax: +91-80-67208777 Renesas Electronics Korea Co., Ltd. 17F, KAMCO Yangjae Tower, 262, Gangna Tel: +82-2-558-3737, Fax: +82-2-558-5338 angnam-daero, Gangnam-gu, Seoul, 06265 Korea