

RL78/G14 How to Use the DTC for the RL78/G14

# APPLICATION NOTE

R01AN0861EJ0100 Rev. 1.00 Oct. 4, 2011

# Abstract

This document describes an overview of the data transfer controller (DTC), a setting method for the RL78/G14, and differences with the direct memory access controller (DMA controller). Activation sources differ depending on the product. Refer to each hardware user's manual for details.

## Product

RL78/G14



# Contents

| DTC                                                           | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advantages of the DTC                                         | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Available Activation Sources                                  | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| DTC Control Data and DTC Vector Table                         | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Allocation of DTC Control Data Area and DTC Vector Table Area | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| DTC Control Data                                              | 9                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| DTC Vector Table                                              | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| DTC Activation Enable Register i                              | 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Transfer Modes                                                | 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Normal Mode                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Repeat Mode                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Chain Transfer                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| DTC Setting Example                                           | 19                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Setting                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 1.1 Example of Using DTC                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Differences with the RL78/G13 DMA Controller                  | 21                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Reference Documents                                           | 23                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                                               | DTC<br>Advantages of the DTC<br>Available Activation Sources<br>DTC Control Data and DTC Vector Table<br>Allocation of DTC Control Data Area and DTC Vector Table Area<br>DTC Control Data<br>DTC Vector Table<br>DTC Vector Table<br>DTC Activation Enable Register i<br>Transfer Modes<br>Normal Mode<br>Repeat Mode<br>Chain Transfer<br>DTC Setting Example<br>Setting<br>1.1 Example of Using DTC<br>Differences with the RL78/G13 DMA Controller<br>Reference Documents |



### 1. DTC

The DTC is activated using a peripheral function interrupt and transfers data between memories without going through the CPU.





Figure 1.1 Comparison between Not Using and Using the DTC

The DTC is activated using a peripheral function interrupt. There is a maximum of 39 peripheral function interrupts that can be used as an activation source. A maximum of 24 data sets can be sent successively. Set the control data to specify a transfer source address, transfer destination address, and the number of transfer bytes. Given data transfer can be performed in a short time without going through the CPU when the interrupt request of individual peripheral function is generated.

Figure 1.2 shows an Overview of DTC Operation.



Figure 1.2 Overview of DTC Operation



# 2. Advantages of the DTC

This chapter explains the differences in processing between data transfer being performed during interrupt handling, and data transfer being performed by the DTC. In the former, data transfer is performed in the interrupt handling by a program after an interrupt source is generated. In the latter, after an interrupt source is generated, the DTC is used to transfer data between memories directly without going through the CPU. As interrupt transition time and program processing time are not necessary, using the DTC shortens the amount of processing time.

Figure 2.1 shows Processing Comparison of Data Transfer between Using the CPU and Using the DTC.



Figure 2.1 Processing Comparison of Data Transfer between Using the CPU and Using the DTC



### 3. Available Activation Sources

The DTC is activated by an interrupt source. Priorities are set each activation source. When multiple activation sources are generated simultaneously, the DTC activates in accordance with the priority set to the DTC activation source.

Tables 3.1 and 3.2 list Activation Sources of the RL78/G14.

| Table 3.1 | Activation Sources of the RL78/G14 (1) | /2) |
|-----------|----------------------------------------|-----|
|-----------|----------------------------------------|-----|

| DTC Activation Sources                                                                               | Source Number | Priority   |
|------------------------------------------------------------------------------------------------------|---------------|------------|
| Reserved                                                                                             | 0             | High       |
| INTP0                                                                                                | 1             | ▲          |
| INTP1                                                                                                | 2             | $\uparrow$ |
| INTP2                                                                                                | 3             |            |
| INTP3                                                                                                | 4             |            |
| INTP4                                                                                                | 5             |            |
| INTP5                                                                                                | 6             |            |
| INTP6                                                                                                | 7             |            |
| INTP7                                                                                                | 8             |            |
| Key input                                                                                            | 9             |            |
| A/D conversion                                                                                       | 10            |            |
| UART0 reception transfer end/CSI01 transfer end or buffer empty/IIC01 transfer end                   | 11            |            |
| UART0 transmission transfer end/CSI00 transfer end or buffer empty/IIC00 transfer end                | 12            |            |
| UART1 reception transfer end/CSI11 transfer end or buffer empty/IIC11 transfer end                   | 13            |            |
| UART1 transmission transfer end/CSI10 transfer end or buffer empty/IIC10 transfer end                | 14            |            |
| UART2 reception transfer end/CSI21 transfer end or buffer empty/IIC21 transfer end                   | 15            |            |
| UART2 transmission transfer end/CSI20 transfer end or buffer empty/IIC20 transfer end                | 16            |            |
| UART3 reception transfer end/CSI31 transfer end or buffer empty/IIC31 transfer end <sup>(1)</sup>    | 17            |            |
| UART3 transmission transfer end/CSI30 transfer end or buffer empty/IIC30 transfer end <sup>(1)</sup> | 18            |            |
| End of channel 0 of timer array unit 0 count or capture                                              | 19            |            |
| End of channel 1 of timer array unit 0 count or capture                                              | 20            |            |
| End of channel 2 of timer array unit 0 count or capture                                              | 21            |            |
| End of channel 3 of timer array unit 0 count or capture                                              | 22            |            |
| End of channel 0 of timer array unit 1 count or capture <sup>(1)</sup>                               | 23            |            |
| End of channel 1 of timer array unit 1 count or capture (1)                                          | 24            |            |
| End of channel 2 of timer array unit 1 count or capture <sup>(1)</sup>                               | 25            |            |
| End of channel 3 of timer array unit 1 count or capture <sup>(1)</sup>                               | 26            |            |
|                                                                                                      |               |            |

Note:

1. Only for 80-pin and 100-pin packages



| DTC Activation Sources                | Source Number | Priority |
|---------------------------------------|---------------|----------|
| Timer RD compare match A0             | 27            | l        |
| Timer RD compare match B0             | 28            |          |
| Timer RD compare match C0             | 29            |          |
| Timer RD compare match D0             | 30            |          |
| Timer RD compare match A1             | 31            |          |
| Timer RD compare match B1             | 32            |          |
| Timer RD compare match C1             | 33            |          |
| Timer RD compare match D1             | 34            |          |
| Timer RG compare match A              | 35            |          |
| Timer RG compare match B              | 36            |          |
| Timer RJ0 underflow                   | 37            |          |
| Comparator detection 0 <sup>(1)</sup> | 38            | ¥        |
| Comparator detection 1 <sup>(1)</sup> | 39            | Low      |

#### Table 3.2 Activation Sources of the RL78/G14 (2/2)

Note:

1. Only for products with a code flash memory size of 96 KB or more.



## 4. DTC Control Data and DTC Vector Table

In order to transfer data using the DTC, it is necessary to set the DTC control data which controls data transfer, and setting the DTC vector address which shows the control data to be used.

### 4.1 Allocation of DTC Control Data Area and DTC Vector Table Area

The DTC control data area and DTC vector table area are allocated on internal RAM using the DTC base address register (DTCBAR). The DTC control data area and DTC vector table area can be allocated to given addresses using the DTCBAR register.

DTCBAR register: Set the higher 8 bits of the DTC vector table area and DTC control data area.

DTC Control Data Area:

The upper 8 bits are the value of the DTCBAR register; the value of the lower 8 bits is 40H, which is the starting address of the DTC control data area. There are 24 sets (0 to 23) of 8-byte control data for a total of 192 bytes.

#### DTC Vector Table Area:

The upper 8 bits are the value of the DTCBAR register; the value of the lower 8 bits is 00H, which is the starting address of the DTC vector table area. The DTC vector table area has a total of 40 bytes.

Figure 4.1 shows an Allocation Example of DTC Control Data Area and DTC Vector Table Area.









### 4.2 DTC Control Data

The control data controls the DTC data transfer. The DTC reads the control data specified from the control data area when the DTC activates, and performs data transfer according to the read data contents. The DTC updates the control data and writes back to the DTC control data area when data transfer is completed. The DTC control data is allocated from the starting address in order of registers DTCCRj, DTBLSj, DTCCTj, DTRLDj, DTSARj, and DTDARj (j = 0 to 23). 24 sets of control data can be set to the DTC control data area and 24 types of data transfer can be performed.

Table 4.1 lists the Control Data Settings.

| Setting Register              | Item                      | Contents                                           |  |
|-------------------------------|---------------------------|----------------------------------------------------|--|
|                               | Select data size          | Select 8 bits or 16 bits                           |  |
|                               | Enable or disable         | Select interrupt generation disabled or enabled    |  |
|                               | repeat mode interrupts    | Select interrupt generation disabled of enabled    |  |
|                               | Enable or disable         | Select chain transfer disabled or enabled          |  |
|                               | chain transfer            |                                                    |  |
| DTC control register j        | Control transfer          | Select fixed or incremented                        |  |
| (DTCCRj)                      | destination address       |                                                    |  |
|                               | Control transfer          | Select fixed or incremented                        |  |
|                               | source address            |                                                    |  |
|                               | Select repeat area        | Select transfer destination address or transfer    |  |
|                               |                           | source address                                     |  |
|                               | Select transfer mode      | Select normal mode or repeat mode                  |  |
|                               |                           | The number of bytes in a block transferred by an   |  |
| DTC block size register j     | The number of bytes       | activation                                         |  |
| (DTBLSj)                      | in transfer block         | • 8 bits: 1 byte (01H) to 256 bytes (00H)          |  |
|                               |                           | • 16 bits: 2 bytes (01H) to 512 bytes (00H)        |  |
| DTC transfer count register j | The number of DTC         | Normal mode: 1 time (01H) to 256 times (00H)       |  |
| (DTCCTj)                      | data transfers            | Repeat mode: 1 time (01H) to 255 times (FFH)       |  |
| DTC transfer count relead     | Initial value of transfer |                                                    |  |
|                               | count register in         | 1 time (01H) to 255 times (FFH)                    |  |
|                               | repeat mode               |                                                    |  |
| DTC source address register i | Transfer source           |                                                    |  |
| (DTSARj)                      | address when data         |                                                    |  |
|                               | transfer is performed     | Refer to Address space which can be transferred in |  |
| DTC destination address       | Transfer destination      | Table 5.1 DTC Specifications                       |  |
|                               | address when data         |                                                    |  |
|                               | transfer is performed     |                                                    |  |

 Table 4.1
 Control Data Settings

j = 0 to 23



### 4.3 DTC Vector Table

The DTC vector address is set in the DTC vector table area and includes 1 byte for each activation source. The address where the source number of activation sources was added to the starting address of the DTC vector table is the corresponding DTC vector address to each source. Set the lower 8 bits of the starting address of the control data to be used to each DTC vector address for activation. The DTC decides the control data based on the corresponding DTC vector address value and DTCBAR register value when an activation source is generated.

Figure 4.2 shows the Relationship Between the Control Data and Vector Table.







### 4.4 DTC Activation Enable Register i

Set this register to enable or disable DTC activation using each interrupt source, and there is a total of 5 bytes. Each activation source is assigned 1 bit.

Table 4.2 lists the Relationship Between Interrupt Sources of RL78/G14 and Bits DTCENi0 to DTCEN7.

 Table 4.2
 Relationship Between Interrupt Sources of RL78/G14 and Bits DTCENi0 to DTCEN7

| Pagistar  | DTCENIZ Bit                                                                                                |                                                                                                                | DTCENi5                                                                                                                   | DTCENi4                                                                                                 | DTCENi3                                                                                                    | DTCENi2                                                                                                 | DTCENi1                                                                                                    | DTCENi0                                                                                                 |
|-----------|------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| rtegistei | DICENT DI                                                                                                  | DICENIO BI                                                                                                     | Bit                                                                                                                       | Bit                                                                                                     | Bit                                                                                                        | Bit                                                                                                     | Bit                                                                                                        | Bit                                                                                                     |
| DTCEN0    | Reserved                                                                                                   | INTP0                                                                                                          | INTP1                                                                                                                     | INTP2                                                                                                   | INTP3                                                                                                      | INTP4                                                                                                   | INTP5                                                                                                      | INTP6                                                                                                   |
| DTCEN1    | INTP7                                                                                                      | Key input                                                                                                      | A/D<br>conversion                                                                                                         | UART0<br>reception<br>transfer<br>end/CSI01<br>transfer end<br>or buffer<br>empty/IIC01<br>transfer end | UART0<br>transmission<br>transfer<br>end/CSI00<br>transfer<br>end or buffer<br>empty/IIC00<br>transfer end | UART1<br>reception<br>transfer<br>end/CSI11<br>transfer end<br>or buffer<br>empty/IIC11<br>transfer end | UART1<br>transmission<br>transfer<br>end/CSI10<br>transfer end<br>or buffer<br>empty/IIC10<br>transfer end | UART2<br>reception<br>transfer<br>end/CSI21<br>transfer end or<br>buffer<br>empty/IIC21<br>transfer end |
| DTCEN2    | UART2<br>transmission<br>transfer<br>end/CSI20<br>transfer<br>end or buffer<br>empty/IIC20<br>transfer end | UART3<br>reception<br>transfer<br>end/CSI31<br>transfer end<br>or buffer<br>empty/IIC31<br>transfer end<br>(1) | UART3<br>transmission<br>transfer<br>end/CSI30<br>transfer end or<br>buffer<br>empty/IIC30<br>transfer end <sup>(1)</sup> | End of<br>channel 0 of<br>timer array<br>unit 0 count<br>or capture                                     | End of<br>channel 1 of<br>timer array<br>unit 0 count<br>or capture                                        | End of<br>channel 2 of<br>timer array<br>unit 0 count<br>or capture                                     | End of<br>channel 3 of<br>timer array<br>unit 0 count<br>or capture                                        | End of channel<br>0 of timer array<br>unit 1 count or<br>capture <sup>(1)</sup>                         |
| DTCEN3    | End of<br>channel 1 of<br>timer array<br>unit 1 count<br>or capture <sup>(1)</sup>                         | End of<br>channel 2 of<br>timer array<br>unit 1 count<br>or capture <sup>(1)</sup>                             | End of channel<br>3 of timer array<br>unit 1 count or<br>capture <sup>(1)</sup>                                           | Timer RD<br>compare<br>match A0                                                                         | Timer RD<br>compare<br>match B0                                                                            | Timer RD<br>compare<br>match C0                                                                         | Timer RD<br>compare<br>match D0                                                                            | Timer RD<br>compare<br>match A1                                                                         |
| DTCEN4    | Timer RD<br>compare<br>match B1                                                                            | Timer RD<br>compare<br>match C1                                                                                | Timer RD<br>compare<br>match D1                                                                                           | Timer RG<br>compare<br>match A                                                                          | Timer RG<br>compare<br>match B                                                                             | Timer RJ0<br>underflow                                                                                  | Comparator<br>detection 0 <sup>(2)</sup>                                                                   | Comparator<br>detection 1 <sup>(2)</sup>                                                                |

i = 0 to 4

Notes:

- 1. Only for 80-pin and 100-pin packages.
- 2. Only for products with a code flash memory size of 96 KB or more.



### 5. Transfer Modes

Transfer modes include normal mode and repeat mode, and data transfer is performed in 8-bit or 16-bit units. In normal mode, one block consists of a specific number of bytes. One block is transferred for each activation, and the number of blocks equals the number of transfers set. When either the transfer source address or destination address is specified as the repeat area, and transfer of the number of blocks set is completed, the address specified as the repeat area is initialized, and transfer is repeated. Several control data are read for an activation source and transfer is sequentially performed as a chain transfer.

Table 5.1 lists DTC Specifications.



#### Table 5.1 DTC Specifications

| Item                     |                      | Normal Mode                                                                                                                                                                                                                             | Repeat Mode                                                                                                                                                                                                                                                                                                                     |  |  |
|--------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Activation sources       |                      | Maximum 39 sources                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                 |  |  |
| Allocatable control data |                      | 24 types                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                 |  |  |
| Address space            |                      | 64 Kbytes (F0000H to FFFFH), excluding general-purpose registers                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                 |  |  |
| Address space            | Transfer source      | 1st SFR area, RAM area (excluding general-purpose registers), mirror                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                 |  |  |
| which can be             | address              | area <sup>(1),</sup> data flash memory area <sup>(1)</sup> , 2nd SFR area                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                 |  |  |
| transferred              | Transfer destination | 1st SFR area, RAM area (excluding ge                                                                                                                                                                                                    | eneral-purpose registers),                                                                                                                                                                                                                                                                                                      |  |  |
|                          | address              | 2nd SFR area                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                 |  |  |
| Maximum number of        | transfers            | 256 times                                                                                                                                                                                                                               | 255 times                                                                                                                                                                                                                                                                                                                       |  |  |
| Maximum size of bloc     | k to be transferred  | <ul> <li>256 bytes (8-bit transfer)</li> </ul>                                                                                                                                                                                          | 255 bytes                                                                                                                                                                                                                                                                                                                       |  |  |
|                          |                      | 512 bytes (16-bit transfer)                                                                                                                                                                                                             | 200 bytes                                                                                                                                                                                                                                                                                                                       |  |  |
| Unit of transfers        |                      | 8 bits/16 bits                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                 |  |  |
| Transfer mode            |                      | Transfers end on completion of the transfer causing the DTCCTj register value to change from 01H to 00H.                                                                                                                                | On completion of the transfer<br>causing the DTCCTj register<br>value to change from 01H to<br>00H, the repeat area address is<br>initialized and the DTRLDj<br>register value is reloaded to the<br>DTCCTj register to continue<br>transfers.                                                                                  |  |  |
| Address control          |                      | Fixed or incremented                                                                                                                                                                                                                    | Addresses of the area not selected as the repeat area are fixed or incremented.                                                                                                                                                                                                                                                 |  |  |
| Priority of activation s | ources               | Refer to Tables 3.1 and 3.2 Activation                                                                                                                                                                                                  | Sources of RL78/G14                                                                                                                                                                                                                                                                                                             |  |  |
| Interrupt request        |                      | When data transfer causing the<br>DTCCTj register value to change from<br>01H to 00H is performed, an<br>activation source interrupt request is<br>generated, and interrupt handling is<br>performed on completion of data<br>transfer. | When data transfer causing the<br>DTCCTj register value to change<br>from 01H to 00H is performed<br>while the RPTINT bit in the<br>DTCCRj register is 1 (interrupt<br>generation enabled), an<br>activation source interrupt<br>request is generated, and<br>interrupt handling is performed<br>on completion of the transfer. |  |  |
|                          |                      | When bits DTCENi0 to DTCENi7 in the DTCENi registers are 1                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                 |  |  |
| Transfer start           |                      | (activation enabled), data transfer is started each time the correspo<br>DTC activation sources are generated.                                                                                                                          |                                                                                                                                                                                                                                                                                                                                 |  |  |
| Transfer stop            |                      | <ul> <li>When bits DTCENi0 to DTCENi7 are set to 0 (activation disabled).</li> <li>When data transfer causing the DTCCTj register value to change from 01H to 00H is completed.</li> </ul>                                              | <ul> <li>When bits DTCENi0 to<br/>DTCENi7 are set to 0<br/>(activation disabled).</li> <li>When data transfer causing the<br/>DTCCTj register value to<br/>change from 01H to 00H is<br/>completed while the RPTINT bit<br/>is 1 (interrupt generation<br/>enabled).</li> </ul>                                                 |  |  |
| Operation in             |                      | DTC operates                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                 |  |  |
| standby mode             |                      |                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                 |  |  |
| -                        | 5104                 | DIC Stops                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                 |  |  |

i = 0 to 4, j = 0 to 23

Note:

1. In SNOOZE mode, these areas cannot be set as the sources for DTC transfer since the flash memory is stopped.

### 5.1 Normal Mode

In normal mode, for each DTC activation, either 1 to 256 bytes of 8-bit data can be transferred, or 2 to 512 bytes of 16-bit data can be transferred. The number of transfers can be set from 1 to 256. Fixed or incremented for the number of byes in each block can be selected for the transfer source address and destination address to update the control data when data transfer is completed. When selecting incremented, the number of bytes in each block is incremented.

When data transfer for the number of transfers is completed, the DTC generates an interrupt request corresponding to the activation source and automatically sets bits DTCENi0 to DTCENi7 corresponding to the DTCENi register to 0 (activation disabled) (i = 0 to 4). When activating the DTC again, enable DTC activation.

Figure 5.1 shows an Example of Address Control (Transfer Source Address: Fixed; Transfer Destination Address: Incremented), and Figure 5.2 shows an Example of Address Control (Transfer Source Address: Incremented; Transfer Destination Address: Incremented).



Figure 5.1 Example of Address Control (Transfer Source Address: Fixed; Transfer Destination Address: Incremented)





Figure 5.2 Example of Address Control (Transfer Source Address: Incremented; Transfer Destination Address: Incremented)



#### 5.2 Repeat Mode

1 to 255 bytes of data can be transferred by a DTC activation in repeat mode. The number of transfers can be set from 1 to 255. However, the total number of bytes cannot exceed 255 bytes until the number of transfers is completed. Repeat mode is different from normal mode in that either the transfer source address or destination address can be specified as the repeat area. Set the lower 8 bits of the repeat area address to 00H. The number of bytes in each block is incremented for the address specified as the repeat area. Either fixed or incremented can be selected for the address which is not specified as the repeat area. When selecting incremented, the number of bytes in each block is incremented. When data transfer of the number of set transfers is completed, write back the initial value to the address specified as the repeat area and write back the value in the DTRLD register to the DTCCT register. Repeat mode interrupts can be enabled or disabled in repeat mode. When repeat mode interrupts are disabled and data transfer for the number of transfers is completed, DTC activation is not disabled and the DTC successively activates by generated activation sources.

Figure 5.3 shows an Example of Address Control (Transfer Source Address: Fixed; Repeat Area: Transfer Destination Address). Figure 5.4 shows an Example of Address Control (Transfer Source Address: Incremented; Repeat Area: Transfer Destination Address).



**Destination Address)** 





Transfer Destination Address)

RENESAS

#### RL78/G14

### 5.3 Chain Transfer

In a chain transfer, multiple data transfers are successively performed by an activation source. When a chain transfer is enabled for the control data during operation, after data transfer is completed, DTC operation is not completed. The next control data of the data which has been successively allocated is read, and data transfer continues. This is repeated until transfer based on the control data for which chain transfer is disabled is completed. However, disable chain transfer for control data 23 allocated at the end in DTC control data area.

When transfer sets the DTCCT register of the control data corresponding to the activation source from 01H to 00H, an interrupt request is generated and DTC activation is disabled. Interrupt requests are retained until transfer based on the control data for which chain transfer is disabled is completed. An interrupt request and DTC activation enable bit are not changed for transfer based on the control data read by chain transfer.

Figure 5.5 shows an Example of Chain Transfer Operation.



Figure 5.5 Example of Chain Transfer Operation

RENESAS

# 6. DTC Setting Example

### 6.1 Setting

This section describes the settings necessary to activate the DTC. The DTC control data area and DTC vector table area are allocated to given addresses (excluding general-purpose registers) on the internal RAM. Store the lower 8 bits of the starting address in the control data to be used (setting value of the DTCBAR register for the higher 8 bits) to the DTC vector address corresponding to the activation source. Then set registers DTCCRj, DTBLSj, DTCCTj, DTRLDj, DTSARj, DTDARj (j = 0 to 23). Set the DTCENi register (i = 0 to 4) to enable or disable DTC activation by an individual interrupt source. When an enabled activation source is generated, the DTC activates.

Figure 6.1 shows the Setting.



Figure 6.1 Setting



### 6.1.1 Example of Using DTC

This section describes how to use the DTC and serial array unit (SAU) in conjunction. Data reception by the DTC is performed using UART mode. Every time 1 byte is received, the DTC activates and stores the received data to the variable. A total of 5-byte data is received and DTC transfer is completed. The transfer end interrupt of UART reception is assumed as the DTC activation source.

Table 6.1 lists the Control Data Setting.

#### Table 6.1Control Data Setting

| Sotting Itom                         | Setting Value                         |  |  |
|--------------------------------------|---------------------------------------|--|--|
| Setting item                         | Control data 0                        |  |  |
| Transfer mode                        | Normal mode                           |  |  |
| Transfer source address control      | Fixed                                 |  |  |
| Transfer destination address control | Incremented                           |  |  |
| Chain transfer                       | Disabled                              |  |  |
| Number of bytes in transfer block    | 1 byte                                |  |  |
| Number of DTC transfers              | 5                                     |  |  |
| Transfer source address              | Serial data register (FFF12H, FFF13H) |  |  |
| Transfer destination address         | Receive data storing array (RAM)      |  |  |

- (1) Perform an initial setting for the DTC and SAU.
- (2) Start receiving data.
- (3) After 1-byte reception is completed, DTC transfer starts by the transfer end interrupt request.
- (4) Read control data 0. Transfer the serial data register value of the transfer source address to the internal RAM of the transfer destination address. After the transfer, write back control data 0 in which the transfer destination address is updated.
- (5) When DTC transfer of which the DTC transfer count register value becomes 00H from 01H, the transfer end interrupt of the DTC activation source is generated.

Figure 6.2 shows a SAU and DTC Used in Conjunction.



Figure 6.2 SAU and DTC Used in Conjunction

## 7. Differences with the RL78/G13 DMA Controller

Like the RL78/G14 DTC, the RL78/G13 DMA controller can be activated by a set activation sources and automatically performs data transfer between memories without going through the CPU. Since the DMA controller exclusively includes registers which set transfer addresses and modes for each channel, transfer can be performed at high speed. However, it is limited to transfer between SFRs and internal RAM.

The DTC stores information such as transfer addresses and modes on memories as control data and reads given control data for each activation source to transfer data. Since it takes more time to read and write back control data, DTC transfer time is longer than the DMA controller transfer time, but transfer between given memories can be performed. The DTC includes many channels and activation sources. Multiple transfers can be performed by repeat mode which successively repeats data transfer and chain transfer which in turn performs multiple data transfers by an activation source.

Figure 7.1 shows the Comparison of Data Transfer Processing. Table 7.1 lists Differences between the RL78/G14 DTC and RL78/G13 DMA Controller.



Figure 7.1 Comparison of Data Transfer Processing



| Table 7.1 | Differences |
|-----------|-------------|
|-----------|-------------|

| Item                                  | DTC (RL78/G14)                                                                                                                                                                                                                                                                                            | DMA Controller (RL78/G13)                                                                                 |
|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|
| Number of channels                    | 24 channels                                                                                                                                                                                                                                                                                               | 2 channels (20, 24, 25, 30, 32, 36,<br>40, 44, 48, 52, and 64 pins)<br>4 channels (80, 100, and 128 pins) |
| Setting of transfer information       | Store to internal RAM and read at each activation                                                                                                                                                                                                                                                         | Dedicated registers                                                                                       |
| The number of bytes in a              | 8 bits: 1 to 256 bytes                                                                                                                                                                                                                                                                                    | 8 bits: 1 byte                                                                                            |
| block per transfer                    | 16 bits: 2 to 512 bytes                                                                                                                                                                                                                                                                                   | 16 bits: 2 bytes                                                                                          |
| Maximum number of transfers           | 256                                                                                                                                                                                                                                                                                                       | 1024                                                                                                      |
| Transfer modes                        | <ul><li>Normal mode</li><li>Repeat mode</li><li>Chain transfer</li></ul>                                                                                                                                                                                                                                  | Single transfer mode                                                                                      |
| Target for transfer                   | Transfer source address: 1st SFR<br>area, RAM area (excluding<br>general-purpose registers), mirror<br>area <sup>(1)</sup> , data flash memory area <sup>(1)</sup> ,<br>2nd SFR area<br>Transfer destination address: 1st SFR<br>area, RAM area (excluding<br>general-purpose registers), 2nd SFR<br>area | Between SFR and internal RAM                                                                              |
| Activation sources                    | ation sources Peripheral function interrupts: • Activation by s<br>Maximum 39 sources • Peripheral func<br>Maximum 18 s                                                                                                                                                                                   |                                                                                                           |
| Transfer pending function by software | None                                                                                                                                                                                                                                                                                                      | Included                                                                                                  |
| Standby function                      | HALT mode: Operate     SNOOZE mode: Operate     STOP mode: Stop                                                                                                                                                                                                                                           | HALT mode: Operate     SNOOZE mode: Stop     STOP mode: Stop                                              |

Note:

1. In SNOOZE mode, these areas cannot be set as the sources for DTC transfer since the flash memory is stopped.



### 8. Reference Documents

RL78/G14 User's Manual: Hardware Rev.0.02 RL78/G13 User's Manual: Hardware Rev.0.03 The latest versions can be downloaded from the Renesas Electronics website.

Technical Update/Technical News

The latest information can be downloaded from the Renesas Electronics website.

# Website and Support

Renesas Electronics website http://www.renesas.com/

Inquiries http://www.renesas.com/inquiry



| Pov       | Date         |         | Description          |
|-----------|--------------|---------|----------------------|
| Rev. Dale | Page         | Summary |                      |
| 1.00      | Oct. 4, 2011 | _       | First edition issued |

All trademarks and registered trademarks are the property of their respective owners.

### General Precautions in the Handling of MPU/MCU Products

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this manual, refer to the relevant sections of the manual. If the descriptions under General Precautions in the Handling of MPU/MCU Products and in the body of the manual differ from each other, the description in the body of the manual takes precedence.

1. Handling of Unused Pins

Handle unused pins in accord with the directions given under Handling of Unused Pins in the manual.

- The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.
- 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

- The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.
  - In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed.

In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.

3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

- The reserved addresses are provided for the possible future expansion of functions. Do
  not access these addresses; the correct operation of LSI is not guaranteed if they are
  accessed.
- 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

- When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.
- 5. Differences between Products

Before changing from one product to another, i.e. to one with a different part number, confirm that the change will not lead to problems.

— The characteristics of MPU/MCU in the same group but having different part numbers may differ because of the differences in internal memory capacity and layout pattern. When changing to products of different part numbers, implement a system-evaluation test for each of the products.

#### Notice

- All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The recommended where you have failed to obtain the prior written consent of Renesas Electronics and the prior written consent of Renesas Electronics and the prior written consent of Renesas Electronics. The recommended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
- "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools
- personal electronic equipment; and industrial robots.
  "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically
  designed for life support.
- "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and mafunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and mafunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

Refer to "http://www.renesas.com/" for the latest and detailed information



#### SALES OFFICES

#### **Renesas Electronics Corporation**

http://www.renesas.com

Renesas Electronics America Inc. 2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A. Tel: +1-408-588-4000, Fax: +1-408-588-6130 Renesas Electronics Canada Limited 1011 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tel: +1-905-898-5441, Fax: +1-905-898-3220 Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Boume End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900 Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +44-1628-585-900 Renesas Electronics Curope GmbH Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +44-1628-585-900 Renesas Electronics Curope GmbH Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +44-1628-585-900 Renesas Electronics (Shanghai) Co., Ltd. 7th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China Tel: +486-12-4877-1318, Fax: +486-22-4857-7659 Renesas Electronics (Shanghai) Co., Ltd. Unit 204, 205, A21A Center, No.1233 Lujiazui Ring Rd., Pudong District, Shanghai 200120, China Tel: +486-1-6877-71818, Fax: +486-2-4867-7858 - 77898 Renesas Electronics Hong Kong Limited Unit 1001-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +486-2-4175-9600, Fax: +4882-24875-970 Renesas Electronics Taiwan Co., Ltd. 1 harbourFront Avenue, #06-10, keppel Bay Tower, Singapore 098632 Tel: +686-2-4175-9600, Fax: +4882-24175-9670 Renesas Electronics Malaysia Sdn.Bhd. Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +690-3-755-9390, Fax: +489-2-955-9501 Renesas Electronics Korea Co., Ltd. 11F, Samik Lavied' or Billog, 720-2 Veroksam-Dong, Kangnam-Ku, Seoul 135-080, Korea Tel: +690-3755-9390, Fax: +480-2-955-9510