# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



Reception by the I<sup>2</sup>C Bus Interface 3 Module in Single-Master Operation (EEPROM Reading)

## Introduction

This application note describes reception by the  $I^2C$  bus interface 3 module (IIC3) of the SH7263/SH7203 in the case of a single master on the  $I^2C$  bus.

# Target Device

SH7263/SH7203

# Contents

| 1. | Preface                               | 2 |
|----|---------------------------------------|---|
| 2. | Description of the Sample Application | 3 |
|    | Listing of the Sample Program         |   |
|    | Documents for Reference               |   |
|    |                                       |   |



## 1. Preface

## 1.1 Specifications

- Data are read from an EEPROM with the SH7263/SH7203 as the master device and the EEPROM as a slave device.
- The transfer rate is set at 397 kHz.

Note: Please adjust settings as required to match the specifications of the EEPROM you are using.

# 1.2 Module Used

• I<sup>2</sup>C bus interface 3 (IIC3) channel 3

# 1.3 Applicable Conditions

| ٠ | MCU:                 | SH7263/SH7203                                                                            |
|---|----------------------|------------------------------------------------------------------------------------------|
| ٠ | Operating frequency: | Internal clock 200 MHz                                                                   |
|   |                      | Bus clock 66.67 MHz                                                                      |
|   |                      | Peripheral clock 33.33 MHz                                                               |
| ٠ | C compiler:          | SuperH RISC engine Family C/C++ Compiler Package Ver.9.01 Release01                      |
|   |                      | from Renesas Technology                                                                  |
| ٠ | Compiler options:    | -cpu = sh2a -include = "\$(WORKSPDIR)\inc"                                               |
|   |                      | -object = "\$(CONFIGDIR)\\$(FILELEAF).obj" -debug -gbr = auto -chgincpath                |
|   |                      | -errorpath -global_volatile = 0 -opt_range = all -infinite_loop = 0 -del_vacant_loop = 0 |
|   |                      | -struct_alloc = 1 -nologo                                                                |
| • | EEPROM:              | HN58X24128FPIE (128 Kbits)                                                               |
|   |                      | from Renesas Technology                                                                  |

# 1.4 Related Application Note

The operation of the sample program in this application note was confirmed with the configuration specified in the application note "Example of Initial Configuration" for the SH7263/SH7203 (REJ06B0740). Please refer to that document when setting up this sample task.



# 2. Description of the Sample Application

In this sample program, the SH7263/SH7203 (master device) receives data from the EEPROM (slave device) by using the  $I^2C$  bus interface 3 (IIC3) module.

# 2.1 Operational Overview of Module Used

The I<sup>2</sup>C bus interface 3 (IIC3) module conforms to and provides a subset of the Philips I<sup>2</sup>C (Inter-IC) bus interface functions. However, the configuration of the registers that control the I<sup>2</sup>C bus differs in some respects from the register configuration implemented by Philips.

The features of the I<sup>2</sup>C bus interface 3 (IIC3) for the SH7263/SH7203 are described below.

- I<sup>2</sup>C bus format and clock-synchronous serial format are selectable.
- Continuous transmission/reception Since the shift register, transmit data register, and receive data register are independent of each other, continuous data transfer is possible.

Table 1 is a list of the features of the available formats, and figure 1 shows a block diagram of the IIC3 module.

| Format                      | Features                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I <sup>2</sup> C bus format | <ul> <li>Start and stop conditions are generated automatically in master mode.</li> <li>Acknowledge output levels are selectable in data reception.</li> <li>Acknowledge bit is automatically loaded in data transmission</li> <li>On-chip bit synchronization/wait function <ul> <li>In master mode, the state of SCL is monitored per bit, and the timing is synchronized automatically. If transmission/reception is not yet possible, set the SCL to low until preparations are completed.</li> <li>Six interrupt sources <ol> <li>Transmit data empty (including slave-address match)</li> <li>Transmit end</li> <li>Receive data full (including slave-address match)</li> <li>Arbitration lost</li> <li>NACK detection</li> <li>Stop condition detection</li> </ol> </li> <li>Data transfer by the direct memory access controller (DMAC) can be activated by a transmit-data-empty or receive-data-full interrupt request.</li> <li>Direct bus drive <ol> <li>Two pins, SCL and SDA pins, function as NMOS open-drain outputs when the</li> </ol> </li> </ul></li></ul> |
| Clock-synchronous           | <ul> <li>bus drive function is selected.</li> <li>Four interrupt sources</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| serial format               | <ul> <li>1. Transmit-data-empty</li> <li>2. Transmit-end</li> <li>3. Receive-data-full</li> <li>4. Overrun error</li> <li>Data transfer by the direct memory access controller (DMAC) can be activated by a transmit-data-empty or receive-data-full interrupt request.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

Table 1Features of the Formats

Note: For details on IIC3, see the section on I<sup>2</sup>C Bus Interface 3 (IIC3) in the SH7263/SH7203 Group Hardware Manual (REJ09B0290/REJ09B0313).



Reception by the I<sup>2</sup>C Bus Interface 3 Module in Single-Master Operation (EEPROM Reading)



Figure 1 Overview of I<sup>2</sup>C Bus Interface 3



# 2.2 **Procedure for Setting the Module Used**

This section describes the procedure for making initial settings for IIC3. The transfer rate must be set to meet the external specification. In this sample program,  $P\phi/84$  is specified as the transfer rate. Figure 2 shows an example of the initialization sequence for IIC3. For details on the settings of individual registers, see the *SH7263/SH7203 Group Hardware Manual (REJ09B0290/REJ09B0313)*.



Figure 2 Example of the Initialization Sequence for I<sup>2</sup>C Bus Interface 3

# 2.3 Operation of the Sample Program

In this sample program, IIC3 is placed in master transmit mode, and reads out 10 bytes of data in sequence from the EEPROM.

The device code employed in this sample program is "B'1010". Consult the datasheet of the EEPROM you are using for its device code.

The device address employed in this sample program is "B'000". Consult the datasheet of the EEPROM you are using for its device address.

The memory address indicates the point where reading of EEPROM starts. Each time EEPROM is read, the address is incremented.

Figure 3 shows the operations for sequential reading, and figure 4 shows the operating environment of this sample program.



Figure 3 Operations for Sequential Reading



Figure 4 Operating Environment of the Sample Program



# 2.4 Sequence of Processing by the Sample Program

Table 2 gives the register settings in the sample program. Table 3 shows macro definitions in the sample program. Figures 5 to 10 show the flow of processing by the sample program.

#### Table 2 Register Settings Used in Sample Program

| Register Name                                        | Address     | Setting Value | Description                                                                                                                                                           |
|------------------------------------------------------|-------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Standby control register 5 (STBCR5)                  | H'FFFE 0410 | H'00          | MSTP54 = "0": IIC3-3 operates.                                                                                                                                        |
| I <sup>2</sup> C bus control register 1<br>(ICCR1_3) | H'FFFE EC00 | H'E4          | ICE = "1": SCL and SDA pins are placed in<br>the bus-drive state.<br>RCVD = "1": Continuous reception is<br>disabled.<br>MST = "1", TRS = "0":<br>Master receive mode |
|                                                      |             |               | CKS = "B'0100": transfer rate Pø/84                                                                                                                                   |
| I <sup>2</sup> C bus mode register<br>(ICMR_3)       | H'FFFE EC02 | H'30          | MLS = "0": MSB-first<br>BCWP = "0": Allows the writing of values to<br>the BC bits.<br>BC = "B'000": 9 bits                                                           |

#### Table 3 Macro Definitions Used in Sample Program

| Macro Definition | Setting Value | Description          |
|------------------|---------------|----------------------|
| EEPROM_MEM_ADDR  | H'0000        | EEPROM start address |
| DEVICE_CODE      | H'A0          | Device code          |
| DEVICE_ADDR      | H'00          | Device address       |
| IIC_DATA_WR      | H'00          | Write code           |
| IIC_DATA_RD      | H'01          | Read code            |
| IIC3_DATA        | 10            | Data transfer size   |



#### SH7263/SH7203 Group Reception by the I<sup>2</sup>C Bus Interface 3 Module in Single-Master Operation (EEPROM Reading)



Figure 5 Flow of Processing by the Sample Program (1)







Figure 6 Flow of Processing by the Sample Program (2)

# RENESAS

# SH7263/SH7203 Group Reception by the I<sup>2</sup>C Bus Interface 3 Module in Single-Master Operation



Figure 7 Flow of Processing by the Sample Program (3)

# RENESAS

# $\label{eq:shift} SH7263/SH7203\ Group$ Reception by the I²C Bus Interface 3 Module in Single-Master Operation





Figure 8 Flow of Processing by the Sample Program (4)





Figure 9 Flow of Processing by the Sample Program (5)



# Reception by the I<sup>2</sup>C Bus Interface 3 Module in Single-Master Operation (EEPROM Reading)



Figure 10 Flow of Processing by the Sample Program (6)

# 2.5 Note on Master Receive Mode

If the  $I^2C$  bus receive data register (ICDRR) is read near the falling edge of the 8th clock cycle, the data will not be received in some cases. In addition, if the reception disable (RCVD) bit in the  $I^2C$  bus control register 1 is set to 1 near the falling edge of the 8th clock cycle while the receive buffer is full, a stop condition cannot be issued in some cases. To prevent these errors, one of the following two methods should be selected.

In this sample program, the RCVD bit is set to 1 to select data reception in byte units.

- 1. In master receive mode, reading the ICDRR must proceed before the falling edge of the 8th clock cycle.
- 2. In master receive mode, the RCVD bit should be set to 1 and the processing should be performed in byte units.

# 2.6 Note on Master Receive Mode with ACKBT Setting

In master receive mode operation, the ACKBT bit must be set before the falling edge of the 8th clock cycle on pin SCL falls in the final data transfer of consecutive data transfer. Otherwise, an overrun may occur on the slave device.

In the sample program, the RCVD bit is set to 1 to select data transfer in byte units; therefore, this note does not apply to this sample program.



## 3. Listing of the Sample Program

#### 1. Sample Program Listing: main.c (1)

```
1
 2
    * System Name : SH7263 Sample Program
 3
    * File Name
 4
                 : main.c
 5
     * Contents
                 : Sample program for reception by IIC3 in master receive mode
     * Version
 6
                 : 1.00.00
 7
     * Model
                 : R0K572630D001BR
     * CPU
 8
                 : SH7263
    * Compiler
 9
                : SHC9.1.1.0
    * note
                : Data are received from EEPROM
10
11
                   using IIC3 in master receive mode.
12
     * The information described here may contain technical inaccuracies or
13
   * typographical errors. Renesas Technology Corporation and Renesas Solutions
14
    * assume no responsibility for any damage, liability, or other loss rising
15
16
    * from these inaccuracies or errors.
17
18
     * Copyright (C) 2008 Renesas Technology Corp. All Rights Reserved
     * AND Renesas Solutions Corp. All Rights Reserved
19
20
21
     * history : 2008.06.05 ver.1.00.00
    22
23
    #include <machine.h>
    #include "iodefine.h"
                             /* SH7263 iodefine */
24
25
    /* ==== symbol definition ==== */
26
27
    #define EEPROM_MEM_ADDR 0x0000
     28
                             /* EEPROM device address:b'000 */
29
    #define DEVICE_ADDR 0x00
30
    #define IIC_DATA_WR 0x00
                             /* Data write code :b'0 */
    #define IIC_DATA_RD 0x01
                             /* Data read code :b'1
                                                         */
31
    #define IIC3_DATA 10
32
33
34
   #define E_OK 0
35 #define E_ERR -1
36
   #define HIGH 1
37
   #define LOW 0
38
39
    /* ==== RAM allocation variable declaration ==== */
40
    unsigned char ReadData[IIC3_DATA];
41
42
     /* ==== Prototype declaration ==== */
    void main(void);
43
44
    void io_iic3_mst_send_end(void);
45
    int io_iic3_init(void);
46
   int io_iic3_eeprom_read(unsigned char d_code, unsigned char d_adr, unsigned short r_adr,
47
                          unsigned int r_size, unsigned char* r_buf);
48
   int io_iic3_data_recieve(unsigned char* r_buf, unsigned int r_size);
49
   int io_iic3_data_send(unsigned char data);
50
   int io_iic3_address_send(unsigned char* data);
```



#### SH7263/SH7203 Group Reception by the I<sup>2</sup>C Bus Interface 3 Module in Single-Master Operation

```
2. Sample Program Listing: main.c (2)
```

```
51
52
   * Outline
            : Sample program main
53
   *_____
   * Include
54
            :
   *_____
55
   * Declaration : void main(void);
56
   *_____
57
          : Sample program main
58
   * Function
   *_____
59
60
   * Argument
            : void
   *_____
61
62
   * Return Value : void
   *_____
63
   * Notice
64
           :
   65
   void main(void)
66
67
   {
68
     int i;
      /* ==== Clear the data storage location ==== */
69
70
     for(i=0;i<IIC3_DATA;i++){</pre>
71
         ReadData[i] = 0 \times 00;
72
     }
73
     /* ==== IIC3 initialization setting ==== */
     io_iic3_init();
74
75
76
     /* ==== Reception by IIC3 in master receive mode ==== */
77
     io_iic3_eeprom_read( DEVICE_CODE, /* Device code */
78
                   DEVICE_ADDR,
                             /* Device address */
                              /* Start address for reading out data */
79
                   0x0000,
                   sizeof(ReadData), /* Read data size */
80
81
                   ReadData);
                             /* Data storage location */
82
     while(1){
83
            /* Loop */
84
      }
   }
85
86
```



# Reception by the I<sup>2</sup>C Bus Interface 3 Module in Single-Master Operation

```
3. Sample Program Listing: main.c (3)
```

| 87         | /*""FUNC COMMENT""***********************************                         |
|------------|-------------------------------------------------------------------------------|
| 88         | * Outline : IIC3 module initialization                                        |
| 89         | *                                                                             |
| 90         | * Include : #include "iodefine.h"                                             |
| 91         | *                                                                             |
| 92         | <pre>* Declaration : int io_iic3_init(void);</pre>                            |
| 93         | *                                                                             |
| 94         | * Function : IIC3 module initialization                                       |
| 95         | *                                                                             |
| 96         | * Argument : void                                                             |
| 97         | *                                                                             |
| 98         | * Return Value : E_OK<br>*                                                    |
| 99<br>100  | * Notice :                                                                    |
| 100        | ~ NOLICE .<br>*""FUNC COMMENT END""***********************************        |
|            |                                                                               |
| 102<br>103 | <pre>int io_iic3_init(void) {</pre>                                           |
|            | ζ.                                                                            |
| 104<br>105 | CPG.STBCR5.BIT.MSTP54 = 0u; /* Clear the IIC3_3 module standby mode */        |
| 105        | /* PFC setting */                                                             |
| 107        | PORT.PBCRL2.BIT.PB6MD = 1u; /* SCL3 selection */                              |
| 108        | PORT.PBCRL2.BIT.PB7MD = 1u; /* SDA3 selection */                              |
| 100        | /*IIC31 module operation disabled */                                          |
| 110        | IIC33.ICCR1.BIT.ICE = Ou; /* IIC transfer disabled state */                   |
| 111        | IIC33.ICCR1.BIT.ICE = lu; /* IIC3 module operation is enabled */              |
| 112        | IIC33.ICCR1.BIT.RCVD = 0u; /* Continuous reception is to proceed */           |
| 113        | IIC33.ICCR1.BIT.CKS = $4u$ ; /* Transfer rate: $P\phi/84(397 \text{ kHz})$ */ |
| 114        |                                                                               |
| 115        | /*IIC bus mode register (ICMR) setting */                                     |
| 116        | IIC33.ICMR.BYTE = 0x30u;                                                      |
| 117        | /*                                                                            |
| 118        | bit7 : MLS:0 MSB first                                                        |
| 119        | bit6 : WAIT:0 No WAIT insertion                                               |
| 120        | bit5-4 : Reserve:1 Reserve bit                                                |
| 121        | bit3 : BCWP:0 Unsetting                                                       |
| 122        | bit2-0 : BCO:0, BC1:0,BCO:0 IIC format 9-bit                                  |
| 123        | */                                                                            |
| 124        | return(E_OK);                                                                 |
| 125        | }                                                                             |
| 126        |                                                                               |
|            |                                                                               |



#### SH7263/SH7203 Group Reception by the I<sup>2</sup>C Bus Interface 3 Module in Single-Master Operation

(EEPROM Reading)

4. Sample Program Listing: main.c (4)

```
127
      * Outline
               : EEPROM data read
128
129
      *
      * Include
130
                : #include "iodefine.h"
      *_____
131
                                          _____
132
     * Declaration : int io_iic3_eeprom_read(unsigned char d_code,
                                        unsigned char d_adr,
133
134
                  :
                                        unsigned short r_adr,
135
     *
                  :
                                        unsigned int r_size,
                                        unsigned char* r_buf);
136
                  :
137
      *_____
      * Function : The amount of data specified by "r_size" are read out from the
138
                  : EEPROM specified by device code "d_code" and device address "d_adr",
139
               : and are stored in the area specified by "r_buf".
140
                 : Memory addresses within the EEPROM are specified by "r_adr".
141
142
      *_____
      * Argument : unsigned char d_code : Device code
* : unsigned char d_adr : Device address
143
144
                 : unsigned short r_adr

: unsigned int r_size

: unsigned char* r_buf

: Location of data to be read-in
145
146
147
      *_____
148
149
     * Return Value : With ACK response : E_OK
                 : With no ACK response : E_ERR
150
     *_____
151
152
      * Notice :
      153
     int io_iic3_eeprom_read(unsigned char d_code, unsigned char d_adr, unsigned short r_adr,
154
155
                          unsigned int r_size, unsigned char* r_buf)
156
     {
157
         int ack = E_OK;
158
        unsigned char send[4];
159
160
        send[0] = (unsigned char)(d_code|((d_adr & 0x7)<<1)|IIC_DATA_WR);</pre>
161
         send[1] = (unsigned char)((r_adr>>8) & 0x00ff);
162
         send[2] = (unsigned char)(r_adr & 0x00ff);
         send[3] = (unsigned char)(d_code|((d_adr & 0x7)<<1)|IIC_DATA_RD);</pre>
163
164
165
        while(IIC33.ICCR2.BIT.BBSY == 1u){
166
                  /* Waiting for bus release */
167
        IIC33.ICCR1.BYTE |= 0x30u;
                                                 /* Set to master transmission mode */
168
        IIC33.ICCR2.BYTE = ((IIC33.ICCR2.BYTE & 0xbfu)|0x80u); /* Issue the start condition */
169
170
171
         ack = io_iic3_address_send(send); /* Transmit the first, second, and third bytes of data */
172
173
         if(ack == E_OK){
174
               /* ACK response is received from the specified device */
               IIC33.ICCR2.BYTE=((IIC33.ICCR2.BYTE & 0xbfu) | 0x80u); /* Issue a start condition */
175
176
               177
               if(ack == E_OK){
178
                        io_iic3_data_recieve(r_buf,r_size); /* Data reception */
179
               }
180
               else{
                        io_iic3_mst_send_end();
181
182
               }
183
184
         else{
               /* ACK response is not received from the specified device ^{\star/}
185
               io_iic3_mst_send_end();
186
187
         }
188
         return(ack);
189
     }
190
```



Reception by the I<sup>2</sup>C Bus Interface 3 Module in Single-Master Operation

```
5. Sample Program Listing: main.c (5)
       191
 192
       * Outline : Master receive mode
 193
       *_____
 194
      * Include : #include "iodefine.h"
 195
       *_____
       * Declaration : int io_iic3_data_recieve(unsigned char* r_buf,
 196
 197
                    :
                                           unsigned int r_size);
       *_____
 198
       * Function : The amount of data specified by "r_size" are received
* : in master receive mode and are stored in the area specified by
 199
 200
                  : "r_buf". After the specified number of data have been received,
 201
 202
       *
                    : slave receive mode is selected.
       *_____
 203
                       _____
     * Argument : unsigned char* r_buf : Location of data to be read in
* : unsigned int r_size : Amount of data to be read in
 204
 205
 206
       *_____
 207
       * Return Value : Always E_OK
 208
       *_____
       * Notice :
 209
       210
       int io_iic3_data_recieve(unsigned char* r_buf,unsigned int r_size)
 211
 212
      {
 213
          int i;
        unsigned char dummy;
 214
                                                  /* Clear bit TEND */
 215
         IIC33.ICSR.BIT.TEND = 0u;
                                                  /* Master receive mode */
 216
         IIC33.ICCR1.BIT.TRS = 0u;
         IIC33.ICSR.BIT.TDRE = 0u;
                                                  /* Clear bit TDRE */
 217
 218
          IIC33.ICCR1.BIT.RCVD = 1u;
                                                  /* Disable continuous reception */
         if(r_size == 1){
                                                  /* When one byte of data is received */
 219

      IIC33.ICIER.BIT.ACKBT = 1u;
      /* Acknowledge setting "H" */

      dummy = IIC33.ICDRR;
      /* Dummy read */

 220
 221
 222
           }
 223
          else{
                    IIC33.ICIER.BIT.ACKBT = 0u;
                                                     /* Acknowledge setting "L" */
 224
 225
                     dummy = IIC33.ICDRR;
                                                     /* Dummy read */
 226
                     for(i=0;i<r_size - 2;i++){</pre>
 227
                          while(IIC33.ICSR.BIT.RDRF == 0u){
 228
                                     /* Waiting for reception of one byte of data */
 229
 230
                           *r_buf++ = IIC33.ICDRR;
                                                     /* Data read */
 231
                     }
 232
                     while(IIC33.ICSR.BIT.RDRF == 0u){
 233
                           /* Waiting for reception of one byte of data */
 234
                 }
 235
                    IIC33.ICIER.BIT.ACKBT = lu; /* Acknowledge setting "H" */
*r buf++ = IIC33 ICDPP: /* Nove to lock but of data
 236
 237
                     *r_buf++ = IIC33.ICDRR;
                                                      /* Next to last byte of data */
 238
          while(IIC33.ICSR.BIT.RDRF == 0u){
 239
 240
                 /* Waiting for reception of one byte of data */
          }
 241
 242
          IIC33.ICSR.BIT.STOP = 0u;
                                                      /* Clear the STOP flag */
 243
          IIC33.ICCR2.BYTE &= 0x3fu;
                                                      /* Issue a stop condition */
          while(IIC33.ICSR.BIT.STOP == 0u){
 244
 245
                /* Waiting for generation of a stop condition */
         }
 246
 247
 248
         *r_buf = IIC33.ICDRR;
                                                      /* Last byte of data */
         IIC33.ICCR1.BIT.RCVD = 0u;
                                                      /* Clear bit RCVD */
 249
                                                      /* Slave receive mode */
 250
         IIC33.ICCR1.BYTE &= 0xcfu;
 251
 252
          return(E_OK);
 253
      }
```



Reception by the I<sup>2</sup>C Bus Interface 3 Module in Single-Master Operation (EEPROM Reading)

6. Sample Program Listing: main.c (6)

```
254
    255
    * Outline
           : Transmission of the slave device address
256
    *_____
    * Include
257
            :
258
    *_____
259
    * Declaration : int io_iic3_address_send(unsigned char* data);
260
    ·_____
    * Function : Transmission of the slave device address specified by "data" (one byte)
* : and the memory address (two bytes)
261
262
263
    *_____
264
    * Argument : unsigned char* data : Transmit data
265
    *_____
266
    * Return Value : With ACK response : E_OK
267
       : With no ACK response : E_ERR
268
    *_____
            _____
                                _____
    * Notice :
269
   270
    int io_iic3_address_send(unsigned char* data)
271
272
    {
273
      int ack;
274
     ack = io_iic3_data_send(*data++); /* Slave device address */
275
276
     if(ack == E_ERR){
            return(ack);
277
278
      }
279
      ack = io_iic3_data_send(*data++);
                              /* 1st part of memory address */
280
     if(ack == E_ERR){
281
            return(ack);
     }
282
     ack = io_iic3_data_send(*data);
                              /* 2nd part of memory address */
283
284
     if(ack == E_ERR){
285
           return(ack);
286
      }
287
      return(ack);
288
    }
    289
   * Outline : Transmission of one byte of data
290
291
    *_____
292
    * Include : #include "iodefine.h"
    *_____
293
294
    * Declaration : int io_iic3_data_send(unsigned char data);
295
    *_____
296
    * Function : Data are transmitted according to the following procedure.
297
            : 1.Wait for ICDRT to become empty.
298
            : 2.Set the data to be transmitted.
299
            : 3.Check completion of data transmission.
300
            : 4.Check the ACK response.
    *_____
301
    * Argument : unsigned char data : Data for transmission
302
303
    *_____
    * Return Value : With ACK response
304
                            : E OK
305
        : With no ACK response
                            : E ERR
306
    *_____
               _____
    * Notice :
307
    308
```

# RENESAS

# SH7263/SH7203 Group Reception by the I<sup>2</sup>C Bus Interface 3 Module in Single-Master Operation

```
7. Sample Program Listing: main.c (7)
```

```
309
    int io_iic3_data_send(unsigned char data)
310
    {
311
       int ack;
312
       while(IIC33.ICSR.BIT.TDRE == 0x0){
313
              /* Wait for ICDRT to become empty. */
314
315
       }
316
       IIC33.ICDRT = data;
317
       while(IIC33.ICSR.BIT.TEND == 0x00){
318
              /* Wait for completion of data transmission */
       }
319
320
       if(IIC33.ICIER.BIT.ACKBR == 0){
321
              ack = E_OK;
       }
322
       else{
323
324
              ack = E_ERR;
325
       }
326
       return(ack);
327
    }
    328
329
    * Outline : Issuing a stop condition
    *_____
330
331
    * Include
             : #include "iodefine.h"
    *_____
332
333
    * Declaration : void io_iic3_mst_send_end(void);
    *_____
334
335
    * Function
              : A stop condition is issued and slave receive mode is set.
    *_____
336
337
    * Argument
              : void
    *_____
338
339
    * Return Value : void
340
    *_____
341
    * Notice
              :
    342
343
    void io_iic3_mst_send_end(void)
344
    {
                          /* Clear the TEND flag */
      IIC33.ICSR.BIT.TEND = 0u;
345
                          /* Clear the STOP flag */
346
       IIC33.ICSR.BIT.STOP = 0u;
      IIC33.ICCR2.BYTE &= 0x3fu; /* Issue a stop condition */
347
348
349
       while(IIC33.ICSR.BIT.STOP == 0u){
350
              /* Wait for bus release */
351
      }
352
353
       IIC33.ICCR1.BYTE &= 0xcfu; /* Slave receive mode */
       IIC33.ICSR.BIT.TDRE = Ou; /* Clear bit TDRE */
354
355
   }
356
    /* End of File */
```



### 4. Documents for Reference

 Software Manual SH-2A, SH2A-FPU Software Manual (REJ09B0051) The most up-to-date version of this document is available on the Renesas Technology Website.

#### Hardware Manual

SH7203 Group Hardware Manual (REJ09B0313)The most up-to-date version of this document is available on the Renesas Technology Website.SH7263 Group Hardware Manual (REJ09B0290)The most up-to-date version of this document is available on the Renesas Technology Website.



# Website and Support

Renesas Technology Website <u>http://www.renesas.com/</u>

Inquiries <u>http://www.renesas.com/inquiry</u> <u>csc@renesas.com</u>

# **Revision Record**

|      | Date      | Descript | lion                 |  |
|------|-----------|----------|----------------------|--|
| Rev. |           | Page     | Summary              |  |
| 1.00 | Jan.19.09 | _        | First edition issued |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |

All trademarks and registered trademarks are the property of their respective owners.

#### Notes regarding these materials

- 1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
- 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com)
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below: (1) artificial life support devices or systems
  - (2) surgical implantations

RENESAS

- (3) healthcare intervention (e.g., excision, administration of medication, etc.)
- (4) any other purposes that pose a direct threat to human life

Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.

- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

#### © 2009. Renesas Technology Corp., All rights reserved.