

## R8C/L38C and R8C/LA8A Groups

Differences between R8C/L38C and R8C/LA8A Groups

R01AN0386EJ0100 Rev.1.00 Feb. 18, 2011

### 1. Abstract

This document is reference material for identifying differences between the R8C/L38C Group and R8C/LA8A Group.

## 2. Introduction

This document applies to the following microcomputers (MCUs):

• MCUs: R8C/L38C Group, R8C/LA8A Group

## 3. Upward Compatibility of Functions

- (1) Timer RJ for the R8C/LA8A Group is an upward compatibility of timer RA.
- (2) Timer RH for the R8C/LA8A Group is an upward compatibility of timer RE.

# 4. Differences between Groups

## 4.1 Function and Specification Differences

Table 4.1 to Table 4.4 list differences in the functions and specifications. For more details and electrical characteristics, refer to the documents listed in 6. Reference Documents.

Table 4.1 Function and Specification Differences (1)

| Item                                                |                                        | R8C/L38C Group                                                                                                                                                                                                                         | R8C/LA8A Group                                                                                                                       |
|-----------------------------------------------------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| Flash Memory                                        | ROM/RAM                                | • 48 KB/6 KB<br>• 64 KB/8 KB<br>• 96 KB/10 KB<br>• 128 KB/10 KB                                                                                                                                                                        | •16 KB/2 KB<br>• 32 KB/2 KB<br>• 48 KB/3.5 KB<br>• 64 KB/3.5 KB                                                                      |
| I/O Ports                                           |                                        | I/O ports: 68<br>High current drive ports: 8                                                                                                                                                                                           | I/O ports: 72<br>High current drive ports: 10                                                                                        |
| Clock Generation Circuit Peripheral function clocks |                                        | • f16 not included • f0C040M included • f0C020M not included • fC2 included • fC4 included • fC-TRH not included                                                                                                                       | • f16 included • fOCO40M not included • fOCO20M included • fC2 not included • fC4 not included • fC-TRH included                     |
| High-speed on-chip oscillator                       |                                        | <ul> <li>Clock frequency:<br/>approximately 40 MHz</li> <li>Division ratio: Divide-by-2 to divide-by-9 (set to divide-by-8 or more when VCC is 1.8 to 2.7 V)</li> <li>Adjustable frequency: 40 MHz, 36.864 MHz, and 32 MHz.</li> </ul> | by-8 (set to divide-by-4 or more when VCC is 1.8 to 2.7 V)                                                                           |
|                                                     | Exit wait mode (flash memory operates) | <ul> <li>Internal power stabilization time:<br/>0 μs</li> <li>Exit time for flash memory: System<br/>clock period × 1 cycle + 60 μs<br/>(max.)</li> </ul>                                                                              | <ul> <li>Internal power stabilization time:<br/>100 μs</li> <li>Exit time for flash memory: System clock period × 1 cycle</li> </ul> |
| Power Control                                       | Exit stop mode (flash memory operates) | • Exit time for flash memory: System clock period $\times$ 1 cycle + 60 $\mu s$ (max.)                                                                                                                                                 | Exit time for flash memory: System clock period × 1 cycle                                                                            |
|                                                     | Power-off mode                         | Perform processing to enter<br>power-off mode when exit<br>conditions are met: Enter power-off<br>mode (1)                                                                                                                             | Perform processing to enter<br>power-off 0 mode when exit<br>conditions are met: Do not enter<br>power-off 0 mode (1)                |
|                                                     | Power-off 2 mode                       | Not included                                                                                                                                                                                                                           | Included                                                                                                                             |
| Interrupts                                          |                                        | Number of interrupt sources: 40 External interrupt input: 16 (INT × 8, key input × 8)                                                                                                                                                  | Number of interrupt sources: 39 External interrupt input: 16 (INT × 8, key input × 8)                                                |
| Data Transfer Con                                   | troller (DTC)                          | Included                                                                                                                                                                                                                               | Not included                                                                                                                         |

#### Note:

R8C/L38C Group: When performing power-off mode enter processing while exit conditions for power-off mode are met (low pulse input to the WKUP0 pin), the MCU exits power-off mode and executes the reset sequence immediately after it enters power-off mode.
 R8C/LA8A Group: When performing power-off 0 mode enter processing while exit conditions for power-off 0 mode are met (low pulse input to the WKUP0 pin or the WKUP1 pin), the MCU does not enter power-off 0 mode and program execution continues.

Table 4.2 Function and Specification Differences (2)

|                                                     | Item                              | R8C/L38C Group                              | R8C/LA8A Group                                                                 |  |
|-----------------------------------------------------|-----------------------------------|---------------------------------------------|--------------------------------------------------------------------------------|--|
|                                                     | Number of timers                  | 1 (timer RA)                                | 3 (timer RJ0, timer RJ1, and timer RJ2)                                        |  |
| Timer RJ                                            | Counter                           | 8-bit timer with 8-bit prescaler            | 16-bit timer                                                                   |  |
| (timer RA)                                          | Module standby bit                | Not included                                | Included                                                                       |  |
|                                                     | Underflow cascade connection      | Not included                                | Cascade connectable for timer RJ0, RJ1, and RJ2 sequentially.                  |  |
| Timer RB                                            | Number of timers                  | 1 (timer RB)                                | 2 (timer RB0 and timer RB1)                                                    |  |
| Tilllel Rb                                          | Module standby bit                | Not included                                | Included                                                                       |  |
| Timer RC                                            | Pulse output forced cutoff signal | "L"                                         | "L" or "H"                                                                     |  |
| Timer RD                                            |                                   | Included                                    | Not included                                                                   |  |
|                                                     | Module standby bit                | Not included                                | Included                                                                       |  |
|                                                     | Alarm function                    | Not included                                | Included                                                                       |  |
| Timer RH                                            | Specified second interrupt        | Not included                                | Included                                                                       |  |
| (timer RE)                                          | Second adjustment function        | Not included                                | Included                                                                       |  |
|                                                     | Clock error correction function   | Not included                                | Included                                                                       |  |
|                                                     | Protect bit                       | Not included                                | Included                                                                       |  |
| Timer RH<br>(timer RE)<br>(real-time clock<br>mode) | TRHO output<br>(TREO pin output)  | Output of f2, fC, f4, 1 Hz, or f8           | Output of f4, fC-TRH, f8, 1 Hz, f16, 64 Hz, or f32                             |  |
|                                                     | Counter                           | Date, month, and year cannot be counted     | Date, month, and year (supporting leap years from 2000 to 2099) can be counted |  |
| Timer RH<br>(timer RE)                              | TRHO output<br>(TREO pin output)  | Output of f2, fC, f4, f8, or compare output | Output of f4, fC-TRH, f8, f16, f32, or compare output                          |  |
| (output compare mode)                               | Count source                      | f4, f8, f32, or fC4                         | f8, f32, f128, f256, f512, f2048, f4096, or f8192                              |  |
| Timer RG                                            |                                   | Included                                    | Not included                                                                   |  |
|                                                     | UART0                             | Module standby bit not included             | Module standby bit included                                                    |  |
| Serial Interface                                    | UART1                             | Included                                    | Not included                                                                   |  |
|                                                     | UART2                             | Module standby bit not included             | Module standby bit included                                                    |  |
| Hardware LIN                                        | 1                                 | Included                                    | Not included                                                                   |  |

Table 4.3 Function and Specification Differences (3)

| Item          |                                               | R8C/L38C Group                                                                                                                                                                             | R8C/LA8A Group                                                                                                                                                                              |
|---------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               | LCD drive waveform                            | Segment panel control waveform     Dot matrix panel control waveform                                                                                                                       | <ul> <li>Segment panel control waveform</li> <li>Drive waveform of memory-type<br/>liquid crystal panel</li> </ul>                                                                          |
|               | Segment output                                | Max. 48 pins                                                                                                                                                                               | Max. 40 pins                                                                                                                                                                                |
|               | Common output                                 | Max. 8 pins                                                                                                                                                                                | Max. 4 pins                                                                                                                                                                                 |
| LCD Drive     | LCD power supply                              | 4 pins (dedicated pin)                                                                                                                                                                     | 3 pins (I/O port shared)                                                                                                                                                                    |
| Control       | Bias control                                  | 1/4 bias included                                                                                                                                                                          | 1/4 bias not included                                                                                                                                                                       |
| Control       | Interrupt according to the LCD display period | Not included                                                                                                                                                                               | Included                                                                                                                                                                                    |
|               | LCD display control                           | Blink or invert included                                                                                                                                                                   | Blink or invert not included                                                                                                                                                                |
|               | Internal voltage multiplier                   | Included                                                                                                                                                                                   | Not included                                                                                                                                                                                |
|               | Clock source division                         | Divide-by-128 not included                                                                                                                                                                 | Divide-by-128 included                                                                                                                                                                      |
|               | Module standby bit                            | Not included                                                                                                                                                                               | Included                                                                                                                                                                                    |
|               | Gain amplifier                                | Not included                                                                                                                                                                               | Included                                                                                                                                                                                    |
| A/D Converter | Absolute accuracy                             | <ul> <li>8-bit resolution ±2 LSB</li> <li>10-bit resolution ±5 LSB</li> <li>AVCC = Vref = 2.2 V, φAD = 5 MHz</li> <li>8-bit resolution ±2 LSB</li> <li>10-bit resolution ±5 LSB</li> </ul> | <ul> <li>8-bit resolution ±2 LSB</li> <li>10-bit resolution ±3 LSB</li> <li>AVCC = Vref = 3.0 V, φAD = 10 MHz</li> <li>8-bit resolution ±2 LSB</li> <li>10-bit resolution ±5 LSB</li> </ul> |
|               | Analog input pins                             | 16 (AN0 to AN15)                                                                                                                                                                           | 12 (AN0 to AN11)                                                                                                                                                                            |
|               | Timer used as A/D conversion trigger          | Timer RD                                                                                                                                                                                   | Timer RH                                                                                                                                                                                    |
|               | Internal temperature sensor                   | Not included                                                                                                                                                                               | Included                                                                                                                                                                                    |
| D/A Converter |                                               | Included                                                                                                                                                                                   | Not included                                                                                                                                                                                |

Table 4.4 Function and Specification Differences (4)

| Item                |                                               | R8C/L38C Group                                                                                                                                                                                                                      | R8C/LA8A Group                                                                                                                                                                                                                                                                                                                                                                      |
|---------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | Program ROM (size per block)                  | 4 KB/8 KB/16 KB/32 KB                                                                                                                                                                                                               | 4 KB/8 KB/16 KB                                                                                                                                                                                                                                                                                                                                                                     |
|                     | Data flash                                    | 1 KB × 4 blocks                                                                                                                                                                                                                     | 1 KB × 2 blocks                                                                                                                                                                                                                                                                                                                                                                     |
|                     | BGO function                                  | Included                                                                                                                                                                                                                            | Not included                                                                                                                                                                                                                                                                                                                                                                        |
|                     | Rewrite control program executable area       | When rewriting data flash area in EW0 mode: Executable on program ROM area                                                                                                                                                          | When rewriting data flash area in EW0 mode: RAM (The rewrite control program must be transferred before being executed.)                                                                                                                                                                                                                                                            |
|                     | Programming method                            | Byte units or word units                                                                                                                                                                                                            | Byte units                                                                                                                                                                                                                                                                                                                                                                          |
| Flash Memory        | Suspend function                              | Erase suspend included     Program suspend not included                                                                                                                                                                             | Erase suspend included     Program suspend included                                                                                                                                                                                                                                                                                                                                 |
|                     | Programming and erasure endurance             | Program ROM: 1,000 times     Data flash: 10,000 times                                                                                                                                                                               | Program ROM: 10,000 times     Data flash: 10,000 times                                                                                                                                                                                                                                                                                                                              |
|                     | Block erase time                              | 0.3 s                                                                                                                                                                                                                               | 0.12 s                                                                                                                                                                                                                                                                                                                                                                              |
|                     | Time delay from suspend request until suspend | 5 ms + CPU clock × 3 cycles                                                                                                                                                                                                         | 0.25 ms + CPU clock × 3 cycles                                                                                                                                                                                                                                                                                                                                                      |
|                     | Programming and erasure voltage               | 2.7 to 5.5 V                                                                                                                                                                                                                        | 1.8 to 5.5 V                                                                                                                                                                                                                                                                                                                                                                        |
| Current Consumption |                                               | • Typ. 7 mA (VCC = 5.0 V, f(XIN) = 20 MHz) • Typ. 3.6 mA (VCC = 3.0 V, f(XIN) = 10 MHz) • Typ. 3.5 μA (VCC = 3.0 V, wait mode (f(XCIN) = 32 kHz)) • Typ. 2 μA (VCC = 3.0 V, stop mode) • Typ. 0.02 μA (VCC = 3.0 V, power-off mode) | • Typ. 4.7 mA (VCC = $5.0$ V, $f(XIN)$ = $20$ MHz) • Typ. $2.3$ mA (VCC = $3.0$ V, $f(XIN)$ = $10$ MHz) • Typ. $1.7$ $\mu$ A (VCC = $3.0$ V, wait mode ( $f(XCIN)$ = $32$ kHz)) • Typ. $0.5$ $\mu$ A (VCC = $3.0$ V, stop mode) • Typ. $1.5$ $\mu$ A (VCC = $3.0$ V, power-off 2 mode, timer RH enabled) • Typ. $0.01$ $\mu$ A (VCC = $3.0$ V, power-off 0 mode, timer RH disabled) |

## 4.2 Pin Function Differences

Table 4.5 to Table 4.8 list differences in the I/O ports assigned to the peripheral function pins. For more details, refer to the documents listed in 6. Reference Documents.

Table 4.5 Pin Function Differences of R8C/L38A and R8C/LA8A Groups (1)

| Pin Name | R8C/L38C Group   | R8C/LA8A Group   |
|----------|------------------|------------------|
| WKUP1    | _                | P7_0             |
| XIN      | P12_0            | P9_0             |
| XOUT     | P12_1            | P9_1             |
| ĪNT0     | P11_0, P3_0      | P3_0, P0_3       |
| ĪNT1     | P11_1, P3_1      | P3_1, P8_0       |
| ĪNT2     | P11_2, P3_2      | P3_2, P8_7       |
| ĪNT3     | P11_3, P3_3      | P3_3, P8_1       |
| ĪNT4     | P11_4, P3_4      | P3_4, P1_4       |
| ĪNT5     | P11_5, P3_5      | P3_5, P1_5       |
| ĪNT6     | P11_6, P3_6      | P3_6, P1_6       |
| INT7     | P11_7, P3_7      | P3_7, P0_1       |
| KI0      | P2_0             | P0_2             |
| KI1      | P2_1             | P0_3             |
| KI2      | P2_2             | P0_4             |
| KI3      | P2_3             | P0_5             |
| KI4      | P2_4             | P0_6             |
| KI5      | P2_5             | P0_7             |
| KI6      | P2_6             | P1_2             |
| KI7      | P2_7             | P1_3             |
| TRAIO    | P11_4            | _                |
| TRAO     | P11_5            | _                |
| TRBO     | P11_6            | _                |
| TRB00    | _                | P8_7, P7_6, P6_6 |
| TRB10    | _                | P7_5, P6_5       |
| TRCCLK   | P4_3             | P0_1             |
| TRCIOA   | P4_4             | P0_0             |
| TRCIOB   | P4_7, P4_6, P4_5 | P6_7, P6_6, P6_5 |
| TRCIOC   | P4_6             | P6_6             |
| TRCIOD   | P4_7             | P6_5             |

The symbol "—" indicates there is no pin for the peripheral function.

Table 4.6 Pin Function Differences of R8C/L38A and R8C/LA8A Groups (2)

| Pin Name | R8C/L38C Group   | R8C/LA8A Group   |
|----------|------------------|------------------|
| TRCTRG   | P4_4, P4_3, P3_7 | P0_2, P0_1, P0_0 |
| TRDCLK   | P6_0             | _                |
| TRDIOA0  | P6_0             | _                |
| TRDIOB0  | P6_1             | _                |
| TRDIOC0  | P6_2             | _                |
| TRDIOD0  | P6_3             | _                |
| TRDIOA1  | P6_4             | _                |
| TRDIOB1  | P6_5             | _                |
| TRDIOC1  | P6_6             | _                |
| TRDIOD1  | P6_7             | _                |
| TREO     | P11_7            | _                |
| TRHO     | _                | P0_7             |
| TRJ0IO   | _                | P8_3, P6_2       |
| TRJ00    | _                | P7_2             |
| TRJ1IO   | _                | P8_2, P6_1       |
| TRJ10    | _                | P7_1             |
| TRJ2IO   | _                | P6_0             |
| TRJ20    | _                | P7_0             |
| CLK0     | P13_3            | P8_4             |
| TXD0     | P13_1            | P8_5             |
| RXD0     | P13_2, P11_4     | P8_6             |
| CLK1     | P4_2             | _                |
| TXD1     | P4_0             | _                |
| RXD1     | P4_1             | _                |
| CLK2     | P11_0            | P8_4, P7_0       |
| TXD2     | P11_2, P11_1     | P8_5, P7_2, P7_1 |
| RXD2     | P11_2, P11_1     | P8_6, P7_2, P7_1 |
| SCL2     | P11_2, P11_1     | P8_6, P7_2, P7_1 |
| SDA2     | P11_2, P11_1     | P8_5, P7_2, P7_1 |
| CTS2     | P11_3            | P8_7, P7_3       |
| RTS2     | P11_3            | P8_7, P7_3       |

The symbol "—" indicates there is no pin for the peripheral function.

Table 4.7 Pin Function Differences of R8C/L38A and R8C/LA8A Groups (3)

| Pin Name | R8C/L38C Group | R8C/LA8A Group |
|----------|----------------|----------------|
| SSI      | P11_1          | P8_1, P6_2     |
| SCS      | P11_3          | P8_0, P6_1     |
| SSCK     | P11_0          | P8_2, P6_3     |
| SSO      | P11_2          | P8_3, P6_4     |
| SCL      | P11_0          | P8_2, P6_3     |
| SDA      | P11_2          | P8_3, P6_4     |
| AN0      | P13_0          | P7_4           |
| AN1      | P13_1          | P7_5           |
| AN2      | P13_2          | P7_6           |
| AN3      | P13_3          | P6_0           |
| AN4      | P0_0           | P6_1           |
| AN5      | P0_1           | P6_2           |
| AN6      | P0_2           | P6_3           |
| AN7      | P0_3           | P6_4           |
| AN8      | P0_4           | P6_5           |
| AN9      | P0_5           | P6_6           |
| AN10     | P0_6           | P6_7           |
| AN11     | P0_7           | P0_0           |
| AN12     | P1_0           | _              |
| AN13     | P1_1           | _              |
| AN14     | P1_2           | _              |
| AN15     | P1_3           | _              |
| ADTRG    | P11_7, P3_7    | P0_1           |
| DA0      | P13_0          | _              |
| DA1      | P13_1          | _              |
| IVCMP1   | P11_1          | P8_0           |
| IVREF1   | P11_0          | P6_5           |
| IVCMP3   | P11_3          | P8_1           |
| IVREF3   | P11_2          | P6_6           |
| COMEXP   | _              | P4_7           |

The symbol "—" indicates there is no pin for the peripheral function.

Table 4.8 Pin Function Differences of R8C/L38A and R8C/LA8A Groups (4)

| Pin Name | R8C/L38C Group | R8C/LA8A Group |
|----------|----------------|----------------|
| SEG12    | _              | P1_4           |
| SEG13    | _              | P1_5           |
| SEG14    | _              | P1_6           |
| SEG15    | _              | P1_7           |
| SEG44    | P6_0           | _              |
| SEG45    | P6_1           | _              |
| SEG46    | P6_2           | _              |
| SEG47    | P6_3           | _              |
| SEG48    | P6_4           | _              |
| SEG49    | P6_5           | _              |
| SEG50    | P6_6           | _              |
| SEG51    | P6_7           | _              |
| SEG52    | P7_0           | _              |
| SEG53    | P7_1           | _              |
| SEG54    | P7_2           | _              |
| SEG55    | P7_3           | _              |
| COM0     | P7_7           | P5_3           |
| COM1     | P7_6           | P5_2           |
| COM2     | P7_5           | P5_1           |
| COM3     | P7_4           | P5_0           |
| COM4     | P7_3           | _              |
| COM5     | P7_2           | _              |
| COM6     | P7_1           | _              |
| COM7     | P7_0           | _              |
| VL1      | (Note 1)       | P5_4           |
| VL2      | (Note 1)       | P5_5           |
| VL3      | (Note 1)       | P5_6           |
| VL4      | (Note 1)       | _              |
| CL1      | P12_2          | _              |
| CL2      | P12_3          | _              |

### Note:

1. These pins are dedicated pins.

## 4.3 SFR Differences

Table 4.9 to Table 4.14 list differences in the SFRs. Changes from the R8C/L38C Group are shown in the remarks. For more details, refer to the documents listed in 6. Reference Documents.

Table 4.9 SFR Differences (1)

| R8C/L38C Group | R8C/LA8A Group | Remarks                                                                                                            |
|----------------|----------------|--------------------------------------------------------------------------------------------------------------------|
| PD1            | PD1            | Bits 4 to 7 added                                                                                                  |
| P1             | P1             | Bits 4 to 7 added                                                                                                  |
| PD7            | PD7            | Bit 7 deleted                                                                                                      |
| P7             | P7             | Bit 7 deleted                                                                                                      |
| _              | PD5            |                                                                                                                    |
| _              | P5             |                                                                                                                    |
| _              | PD8            |                                                                                                                    |
| _              | P8             |                                                                                                                    |
| _              | PD9            |                                                                                                                    |
| _              | P9             |                                                                                                                    |
| PD11           | _              |                                                                                                                    |
| P11            | _              |                                                                                                                    |
| PD12           | _              |                                                                                                                    |
| P12            | _              |                                                                                                                    |
| PD13           | _              |                                                                                                                    |
| P13            | _              |                                                                                                                    |
| TRASR          | TRJSR          | <ul> <li>Register name changed</li> <li>Function(s) changed in bits 0 and 1</li> <li>Bits 4 and 5 added</li> </ul> |
| TRBRCSR        | _              |                                                                                                                    |
| _              | TRBSR          |                                                                                                                    |
| TRCPSR0        | TRCPSR0        | Function(s) changed in bit 0     Bits 2 and 3 added                                                                |
| TRCPSR1        | TRCPSR1        | Bit 2 added     Bit 4 deleted                                                                                      |
| TRDPSR0        | _              |                                                                                                                    |
| TRDPSR1        | _              |                                                                                                                    |
| TRGPSR         | _              |                                                                                                                    |
| U0SR           | U0SR           | Bits 1 and 5 added Function(s) changed in bits 2 and 3                                                             |
| U1SR           | _              |                                                                                                                    |
| U2SR0          | U2SR0          | Function(s) changed in bits 0, 1, 4 and 5                                                                          |
| U2SR1          | U2SR1          | Function(s) added to bits 1 and 5                                                                                  |
| SSUIICSR       | SSUIICSR       | Bits 4 to 7 added                                                                                                  |
| KISR           | _              |                                                                                                                    |

Table 4.10 SFR Differences (2)

| R8C/L38C Group   | R8C/LA8A Group | Remarks                                                    |
|------------------|----------------|------------------------------------------------------------|
| '                | P8PUR          |                                                            |
| _                | P9PUR          |                                                            |
| P11PUR           | _              |                                                            |
| P12PUR           | _              |                                                            |
| P13PUR           | _              |                                                            |
| _                | P7DRR          |                                                            |
| _                | P8DRR          |                                                            |
| P11DRR           | _              |                                                            |
| VLT2             | VLT2           | Function(s) changed in bits 0 to 3     Bits 4 to 7 deleted |
| CM0              | CM0            | Bit 0 added                                                |
| CM1              | CM1            | Function(s) added to bit 0                                 |
| CM3              | CM3            | Function(s) added to bits 6 and 7                          |
| FRA1             | FRC0           | Register name changed                                      |
| FRA2             | FRA2           | Function(s) changed in bits 0 to 2                         |
| FRA3             | FRC1           | Register name changed                                      |
| FRA4             | _              |                                                            |
| _                | FR18S0         |                                                            |
| FRA5             | _              |                                                            |
| _                | FR18S1         |                                                            |
| FRA6             | _              |                                                            |
| FRA7             | _              |                                                            |
| POMCR0           | POMCR0         | Reset value is different     Bit 1 added                   |
| TRD0IC           | _              |                                                            |
| TRD1IC           | _              |                                                            |
| TREIC            | TRHIC          | Register name changed Function(s) changed in bit 3         |
| S1TIC            | _              |                                                            |
| S1RIC            | _              |                                                            |
| TRAIC            | TRJ0IC         | Register name changed                                      |
| TRBIC            | TRB0IC         | Register name changed                                      |
| _                | TRB1IC         |                                                            |
| _                | TRJ1IC         |                                                            |
| _                | TRJ2IC         |                                                            |
| _                | LCDIC          |                                                            |
| TRGIC            | _              |                                                            |
| DTCTL            | _              |                                                            |
| DTCEN0 to DTCEN6 | _              |                                                            |
| DTCD0 to DTCD23  | _              |                                                            |

Table 4.11 SFR Differences (3)

| R8C/L38C Group | R8C/LA8A Group | Remarks                                                                                                                                |
|----------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------|
| TRACR          | TRJ0CR         | Allocation address is different                                                                                                        |
| TRAIOC         | TRJ0IOC        | Allocation address is different     Bit 3 deleted                                                                                      |
| TRAMR          | TRJ0MR         | <ul> <li>Allocation address is different</li> <li>Bit 3 added</li> <li>Function(s) added to bits 4 to 6</li> </ul>                     |
| _              | TRJ0ISR        |                                                                                                                                        |
| TRAPRE         | _              |                                                                                                                                        |
| TRA            | _              |                                                                                                                                        |
| _              | TRJ0           |                                                                                                                                        |
| _              | TRJ1CR         |                                                                                                                                        |
| _              | TRJ1IOC        |                                                                                                                                        |
| _              | TRJ1MR         |                                                                                                                                        |
| _              | TRJ1ISR        |                                                                                                                                        |
| _              | TRJ1           |                                                                                                                                        |
| _              | TRJ2CR         |                                                                                                                                        |
| _              | TRJ2IOC        |                                                                                                                                        |
| _              | TRJ2MR         |                                                                                                                                        |
| _              | TRJ2ISR        |                                                                                                                                        |
| _              | TRJ2           |                                                                                                                                        |
| _              | MSTCR1         |                                                                                                                                        |
| TRBCR          | TRB0CR         | Register name changed                                                                                                                  |
| TRBOCR         | TRB00CR        | Register name changed                                                                                                                  |
| TRBIOC         | TRB0IOC        | Register name changed                                                                                                                  |
| TRBMR          | TRB0MR         | Register name changed                                                                                                                  |
| TRBPRE         | TRB0PRE        | Register name changed                                                                                                                  |
| TRBSC          | TRB0SC         | Register name changed                                                                                                                  |
| TRBPR          | TRB0PR         | Register name changed                                                                                                                  |
| _              | TRB1CR         |                                                                                                                                        |
| _              | TRB10CR        |                                                                                                                                        |
| _              | TRB1IOC        |                                                                                                                                        |
| _              | TRB1MR         |                                                                                                                                        |
| _              | TRB1PRE        |                                                                                                                                        |
| _              | TRB1SC         |                                                                                                                                        |
| _              | TRB1PR         |                                                                                                                                        |
| MSTCR          | MSTCR0         | <ul> <li>Register name changed</li> <li>Bits 1, 2, and 7 added</li> <li>Function(s) changed in bit 4</li> <li>Bit 6 deleted</li> </ul> |
| TRCCR1         | TRCCR1         | Function(s) changed in bits 4 to 6                                                                                                     |
| TRCOER         | TRCOER         | Function(s) changed in bit 7                                                                                                           |

Table 4.12 SFR Differences (4)

| R8C/L38C Group | R8C/LA8A Group | Remarks                                                                                                              |
|----------------|----------------|----------------------------------------------------------------------------------------------------------------------|
| TRDECR         | _              |                                                                                                                      |
| TRDADCR        | _              |                                                                                                                      |
| TRDSTR         | _              |                                                                                                                      |
| TRDMR          | _              |                                                                                                                      |
| TRDPMR         | _              |                                                                                                                      |
| TRDFCR         | _              |                                                                                                                      |
| TRDOER1        | _              |                                                                                                                      |
| TRDOER2        | _              |                                                                                                                      |
| TRDOCR         | _              |                                                                                                                      |
| TRDDF0         | _              |                                                                                                                      |
| TRDDF1         | _              |                                                                                                                      |
| TRDCR0         | _              |                                                                                                                      |
| TRDIORA0       | _              |                                                                                                                      |
| TRDIORC0       | _              |                                                                                                                      |
| TRDSR0         | _              |                                                                                                                      |
| TRDIER0        | _              |                                                                                                                      |
| TRDPOCR0       | _              |                                                                                                                      |
| TRD0           | _              |                                                                                                                      |
| TRDGRA0        | _              |                                                                                                                      |
| TRDGRB0        | _              |                                                                                                                      |
| TRDGRC0        | _              |                                                                                                                      |
| TRDGRD0        | _              |                                                                                                                      |
| TRDCR1         | _              |                                                                                                                      |
| TRDIORA1       | _              |                                                                                                                      |
| TRDIORC1       | <del>_</del>   |                                                                                                                      |
| TRDSR1         | _              |                                                                                                                      |
| TRDIER1        | _              |                                                                                                                      |
| TRDPOCR1       | <del>_</del>   |                                                                                                                      |
| TRD1           | _              |                                                                                                                      |
| TRDGRA1        |                |                                                                                                                      |
| TRDGRB1        | <del>_</del>   |                                                                                                                      |
| TRDGRC1        |                |                                                                                                                      |
| TRDGRD1        | _              |                                                                                                                      |
| TRESEC         | TRHSEC         | <ul><li>Register name changed</li><li>Allocation address is different</li><li>Function(s) added to bit 7</li></ul>   |
| TREMIN         | TRHMIN         | <ul><li>Register name changed</li><li>Allocation address is different</li><li>Function(s) changed in bit 7</li></ul> |

Table 4.13 SFR Differences (5)

| R8C/L38C Group | R8C/LA8A Group | Remarks                                                                                                                                                                                                                                 |
|----------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TREHR          | TRHHR          | <ul> <li>Register name changed</li> <li>Reset value is different</li> <li>Allocation address is different</li> <li>Bit 7 deleted</li> </ul>                                                                                             |
| TREWK          | TRHWK          | <ul> <li>Register name changed</li> <li>Reset value is different</li> <li>Allocation address is different</li> <li>Bit 7 deleted</li> </ul>                                                                                             |
| _              | TRHDY          |                                                                                                                                                                                                                                         |
| _              | TRHMON         |                                                                                                                                                                                                                                         |
| _              | TRHYR          |                                                                                                                                                                                                                                         |
| TRECR1         | TRHCR          | <ul> <li>Register name changed</li> <li>Reset value is different</li> <li>Allocation address is different</li> <li>Bit 0 added</li> <li>Function(s) changed in bits 1 to 3</li> <li>Symbol names changed in bits 4, 6, and 7</li> </ul> |
| TRECR2         | TRHIER         | <ul> <li>Register name changed</li> <li>Bit names and functions changed in bits 0 and 1 in output compare mode</li> <li>Allocation address is different</li> <li>Function(s) changed in bits 6 and 7</li> </ul>                         |
| TRECSR         | TRHCSR         | <ul> <li>Register name changed</li> <li>Reset value is different</li> <li>Allocation address is different</li> <li>Function(s) changed in bits 0 to 3</li> <li>Function(s) added to bits 4 to 6</li> <li>Bit 7 added</li> </ul>         |
| _              | TRHADJ         |                                                                                                                                                                                                                                         |
| _              | TRHIFR         |                                                                                                                                                                                                                                         |
| _              | TRHAMN         |                                                                                                                                                                                                                                         |
| _              | TRHAHR         |                                                                                                                                                                                                                                         |
| _              | TRHAWK         |                                                                                                                                                                                                                                         |
| _              | TRHPRC         |                                                                                                                                                                                                                                         |
| _              | TRHICR         |                                                                                                                                                                                                                                         |
| TRGMR          |                |                                                                                                                                                                                                                                         |
| TRGCNTC        | _              |                                                                                                                                                                                                                                         |
| TRGCR          | _              |                                                                                                                                                                                                                                         |
| TRGIER         | _              |                                                                                                                                                                                                                                         |
| TRGSR          |                |                                                                                                                                                                                                                                         |
| TRGIOR         | <u> </u>       |                                                                                                                                                                                                                                         |
| TRG            | _              |                                                                                                                                                                                                                                         |
| TRGGRA         | _              |                                                                                                                                                                                                                                         |
| TRGGRB         | _              |                                                                                                                                                                                                                                         |
| TRGGRC         | _              |                                                                                                                                                                                                                                         |
| TRGGRD         | _              |                                                                                                                                                                                                                                         |

Table 4.14 SFR Differences (6)

| R8C/L38C Group   | R8C/LA8A Group | Remarks                                                                                        |
|------------------|----------------|------------------------------------------------------------------------------------------------|
| U1MR             | _              |                                                                                                |
| U1BRG            | _              |                                                                                                |
| U1TB             | _              |                                                                                                |
| U1C0             | _              |                                                                                                |
| U1C1             | <del>-</del>   |                                                                                                |
| U1RB             | _              |                                                                                                |
| LINCR2           | _              |                                                                                                |
| LINCR            | _              |                                                                                                |
| LINST            | _              |                                                                                                |
| ADMOD            | ADMOD          | Function(s) changed in bits 6 and 7                                                            |
| ADINSEL          | ADINSEL        | Function(s) changed in bits 6 and 7                                                            |
| ADCON1           | ADCON1         | Function(s) changed in bit 0                                                                   |
| _                | ADCON2         |                                                                                                |
| DA0              | _              |                                                                                                |
| DA1              | _              |                                                                                                |
| DACON            | _              |                                                                                                |
| LCR0             | LCR0           | <ul><li>Function(s) changed in bits 0 and 1</li><li>Bits 2, 3, and 5 deleted</li></ul>         |
|                  |                | Function(s) changed in bit 4                                                                   |
| LCR1             | _              |                                                                                                |
| LCR2             | LCR2           | Register function(s) changed                                                                   |
| LCR3             | LCR3           | <ul><li>Function(s) added to bits 0 to 2</li><li>Function(s) changed in bits 6 and 7</li></ul> |
| _                | LCR4           |                                                                                                |
| LSE4             | LSE4           | Function(s) changed in bit 7                                                                   |
| LSE5             | LSE5           | <ul><li>Function(s) changed in bits 0 to 6</li><li>Bit 7 deleted</li></ul>                     |
| LSE6             | _              |                                                                                                |
| LSE7             | _              |                                                                                                |
| LRA40L to LRA95L | _              |                                                                                                |
| LRA0H to LRA95H  | _              |                                                                                                |
| FST              | FST            | Bit 3 added                                                                                    |
| FMR0             | FMR0           | Bit 0 deleted                                                                                  |
| FMR1 FMR1        |                | Reset value is different     Bits 6 and 7 deleted                                              |
| FMR2             | FMR2           | Function(s) changed in bits 0 and 1                                                            |

# 4.4 Interrupt Vector Differences

Table 4.15 lists differences in the relocatable vector table. For more details, refer to the documents listed in 6. Reference Documents.

Table 4.15 Relocatable Vector Table Differences

| Software Interrupt Number | Interrupt Source of R8C/L38C Group | Interrupt Source of R8C/LA8A Group |
|---------------------------|------------------------------------|------------------------------------|
| 8                         | Timer RD0                          | _                                  |
| 9                         | Timer RD1                          | _                                  |
| 10                        | Timer RE                           | Timer RH                           |
| 19                        | UART1 transmission                 | _                                  |
| 20                        | UART1 reception                    | _                                  |
| 22                        | Timer RA                           | Timer RJ0                          |
| 23                        | —                                  | Timer RB1                          |
| 24                        | Timer RB                           | Timer RB0                          |
| 27                        | _                                  | Timer RJ1                          |
| 28                        | _                                  | Timer RJ2                          |
| 42                        | <u> </u>                           | LCD                                |
| 43                        | Timer RG                           | _                                  |

## 5. Notes

Each product has different oscillation circuit constants of XIN-XOUT, XCIN-XCOUT. Therefore, contact an oscillator manufacturer when selecting an oscillator and oscillation circuit constants so that a stable operation clock can be obtained on the user system and conditions for mass-production. Be careful especially when the voltage and temperature range is wide. The wiring pattern of the feedback resistor, damping resistor, and the load capacity should be considered in advance when designing a circuit.

In addition, although compatibility in characteristics is fully considered when designing each device, actual values such as operating margin, A/D conversion accuracy, noise immunity, noise radiation may be different within the range of electrical characteristics due to different manufacturing processes. Therefore, perform sufficient system evaluations for each individual product before starting mass production.

## 6. Reference Documents

R8C/L38C Group User's Manual: Hardware Rev.1.00 R8C/LA8A Group User's Manual: Hardware Rev.1.01

The latest versions can be downloaded from the Renesas Electronics website.

Technical Update/Technical News

The latest information can be downloaded from the Renesas Electronics website.

## 7. Website and Support

Renesas Electronics website http://www.renesas.com/

Inquiries

http://www.renesas.com/inquiry



| Revision History | R8C/L38C and LA8A Groups                         |
|------------------|--------------------------------------------------|
|                  | Differences between R8C/L38C and R8C/LA8A Groups |

| Rev. Date | Date         | Description |                      |  |
|-----------|--------------|-------------|----------------------|--|
|           | Date         | Page        | Summary              |  |
| 1.00      | Feb 18, 2011 | _           | First edition issued |  |
|           |              |             |                      |  |

All trademarks and registered trademarks are the property of their respective owners.

## General Precautions in the Handling of MPU/MCU Products

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this manual, refer to the relevant sections of the manual. If the descriptions under General Precautions in the Handling of MPU/MCU Products and in the body of the manual differ from each other, the description in the body of the manual takes precedence.

#### 1. Handling of Unused Pins

Handle unused pins in accord with the directions given under Handling of Unused Pins in the manual.

The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.

#### 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

— The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.
In a finished product where the reset signal is applied to the external reset pin, the states of register settings and pins are undefined at the moment when power is supplied.

In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed.

In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.

### 3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

 The reserved addresses are provided for the possible future expansion of functions. Do not access these addresses; the correct operation of LSI is not guaranteed if they are accessed.

### 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

— When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.

### 5. Differences between Products

Before changing from one product to another, i.e. to one with a different part number, confirm that the change will not lead to problems.

— The characteristics of MPU/MCU in the same group but having different part numbers may differ because of the differences in internal memory capacity and layout pattern. When changing to products of different part numbers, implement a system-evaluation test for each of the products.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- 2. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc
  - Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical "Specific": implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics



#### SALES OFFICES

### Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information

enesas Electronics America Inc. 80 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A. dl: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tel: +1-905-898-5441, Fax: +1-905-898-3220

Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Boume End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
7th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China
Tel: +86-10-2825-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 204, 205, AZIA Center, No. 1233 Lujiazui Ring Rd., Pudong District, Shanghai 200120, China
Tel: +86-21-5877-1818, Fax: +86-21-5887-7589

Renesas Electronics Hong Kong Limited
Unit 1601-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong
Tel: +852-2868-9318, Fax: +852-2886-9022/9044

Renesas Electronics Taiwan Co., Ltd. 7F, No. 363 Fu Shing North Road Taipei, Taiwa Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd. 1 harbourFront Avenue, #06-10, keppel Bay Tower, Singapore 098632 Tel: +65-6213-0200, Fax: +65-6278-8001

Renesas Electronics Malaysia Sdn.Bhd.
Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia
Tel: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics Korea Co., Ltd. 11F., Samik Lavied' or Bidg., 720-2 Yeoksam-Dong, Kangnam-Ku, Seoul 135-080, Korea Tel: 482-2-558-3737, Fax: 482-2-558-5141

© 2011 Renesas Electronics Corporation. All rights reserved.