

### R8C/38C Group

Timer RC (PWM Mode)

R01AN0082EJ0100 Rev.1.00 Aug. 31, 2010

### 1. Abstract

This document describes a setting method and an application example for timer RC in PWM mode in the R8C/38C Group.

# 2. Introduction

The application example described in this document applies to the following microcomputer (MCU) and parameter:

- MCU: R8C/38C Group
- XIN clock frequency: 20 MHz

This application note can be used with other R8C Family MCUs which have the same special function registers (SFRs) as the above group. Check the manual for any modifications to functions. Careful evaluation is recommended before using the program described in this application note.



### 3. Application Example

### 3.1 Program Outline

Three PWM waveforms with 100 µs periods are output. The PWM period is generated at a compare match of the timer RC counter (TRC) and general register A (TRCGRA). PWM change points for each are generated at the compare match of the TRC register and general registers TRCGRB, TRCGRC, and TRCGRD. An interrupt is generated at the compare match of registers TRC and TRCGRA. Output signals are as follows:

TRCIOB pin: Inactive low level 25  $\mu$ s = 1/20 MHz × (TRCGRB + 1) = 50 ns × 500 Active high level 75  $\mu$ s = 1/20 MHz × ((TRCGRA + 1) – (TRCGRB + 1)) = 50 ns × (2000 – 500) = 50 ns × 1500 TRCIOC pin: Inactive low level 50  $\mu$ s = 1/20 MHz × (TRCGRC + 1) = 50 ns × 1000 Active high level 50  $\mu$ s = 1/20 MHz × ((TRCGRA + 1) – (TRCGRC + 1)) = 50 ns × (2000 – 1000) = 50 ns × 1000 TRCIOD pin: Inactive low level 75  $\mu$ s = 1/20 MHz × (TRCGRD + 1) = 50 ns × 1500 Active high level 25  $\mu$ s = 1/20 MHz × (TRCGRA + 1) – (TRCGRD + 1)) = 50 ns × (2000 – 1500) = 50 ns × 500 The 100  $\mu$ s PWM period is set to the TRCGRA register. 100  $\mu$ s = 1/20 MHz × (TRCGRA + 1)

 $= 50 \text{ ns} \times 2000$ 

Settings

- Use f1 (XIN clock: 20 MHz) as the count source.
- Clear the TRC register at the compare match of the TRCGRA register.
- Select the TRCIOB pin output level as active high and the initial output level as inactive low.
- Select the TRCIOC pin output level as active high and the initial output level as inactive low.
- Select the TRCIOD pin output level as active high and the initial output level as inactive low.
- Output an active high level from the TRCIOB output pin at the compare match of registers TRC and TRCGRB.
- Output an active high level from the TRCIOC output pin at the compare match of registers TRC and TRCGRC.
- Output an active high level from the TRCIOD output pin at the compare match of registers TRC and TRCGRD.
- Output an inactive low level from output pins TRCIOB, TRCIOC, and TRCIOD at the compare match of registers TRC and TRCGRA.
- Do not use the pulse output forced cutoff input function.
- Do not use A/D triggers.
- Use the timer RC interrupt.

Figure 3.1 shows a Block Diagram and Figure 3.2 shows a Timing Diagram. Table 3.1 lists the pins used and their functions.



Figure 3.1 Block Diagram





#### Figure 3.2 Timing Diagram

#### Table 3.1Pins and Their Functions

| Pin Name    | I/O    | Function   |
|-------------|--------|------------|
| P5_2/TRCIOB | Output | PWM output |
| P5_3/TRCIOC | Output | PWM output |
| P5_4/TRCIOD | Output | PWM output |

#### 3.2 Memory

#### Table 3.2 Memory

| Memory                  | Size      | Remarks                       |  |  |  |  |
|-------------------------|-----------|-------------------------------|--|--|--|--|
| ROM                     | 204 bytes | In the r01an0082_src.c module |  |  |  |  |
| RAM                     | 0 bytes   | In the r01an0082_src.c module |  |  |  |  |
| Maximum user stack      | 10 bytes  |                               |  |  |  |  |
| Maximum interrupt stack | 18 bytes  |                               |  |  |  |  |

Memory size varies depending on the C compiler version and compile options.

The above applies to the following conditions:

C compiler: M16C Series, R8C Family C Compiler V.5.45 Release 01

Compile option: -c -finfo -dir "\$(CONFIGDIR)" -R8C



### 4. Software

This section shows the initial setting procedures and values to set the example described in section **3. Application Example**. Refer to the latest **R8C/38C Group** hardware user's manual for details on individual registers.

The  $\times$  in the register's Setting Value represents bits not used in this application, blank spaces represent bits that do not change, and the dash represents reserved bits or bits that have nothing assigned.

### 4.1 Function Tables

| Declaration       | void mcu_init(void | void mcu_init(void)  |          |  |  |  |  |  |
|-------------------|--------------------|----------------------|----------|--|--|--|--|--|
| Outline           | System clock sett  | System clock setting |          |  |  |  |  |  |
| Argument          | Argument name      |                      | Meaning  |  |  |  |  |  |
|                   | None               |                      | —        |  |  |  |  |  |
| Variable (global) | Variable name      |                      | Contents |  |  |  |  |  |
| valiable (global) | None               |                      | —        |  |  |  |  |  |
| Returned value    | Туре               | Value                | Meaning  |  |  |  |  |  |
|                   | None               |                      | —        |  |  |  |  |  |
| Function          | Set the system clo | ock (XIN clock).     |          |  |  |  |  |  |

| Declaration       | void timer_rc_init(void) |                                                                 |          |  |  |  |  |  |
|-------------------|--------------------------|-----------------------------------------------------------------|----------|--|--|--|--|--|
| Outline           | Initial setting of time  | nitial setting of timer RC associated SFRs                      |          |  |  |  |  |  |
| Argument          | Argument name            |                                                                 | Meaning  |  |  |  |  |  |
|                   | None                     |                                                                 |          |  |  |  |  |  |
| Variable (global) | Variable name            |                                                                 | Contents |  |  |  |  |  |
| valiable (global) | None                     |                                                                 | —        |  |  |  |  |  |
| Returned value    | Туре                     | Value                                                           | Meaning  |  |  |  |  |  |
| Iteluineu value   | None                     | —                                                               | —        |  |  |  |  |  |
| Function          | Initialize timer RC a    | nitialize timer RC associated SFRs to use timer RC in PWM mode. |          |  |  |  |  |  |

| Declaration       | void _timer_rc(void | void _timer_rc(void)                 |          |  |  |  |  |  |
|-------------------|---------------------|--------------------------------------|----------|--|--|--|--|--|
| Outline           | Timer RC interrupt  | ïmer RC interrupt handling           |          |  |  |  |  |  |
| Argument          | Argument name       |                                      | Meaning  |  |  |  |  |  |
| Argument          | None                |                                      | —        |  |  |  |  |  |
| Variable (global) | Variable name       |                                      | Contents |  |  |  |  |  |
| valiable (global) | None                |                                      | —        |  |  |  |  |  |
| Returned value    | Туре                | Value                                | Meaning  |  |  |  |  |  |
|                   | None                | —                                    | —        |  |  |  |  |  |
| Function          | Perform timer RC ir | Perform timer RC interrupt handling. |          |  |  |  |  |  |



### 4.2 Main Function

• Flowchart





### 4.3 System Clock Setting

• Flowchart





#### R8C/38C Group

• Register settings

(1) Enable writing to registers CM0, CM1, CM3, OCD, FRA0, FRA1, FRA2, and FRA3.

| Prot      | ect Regi | ster (P  | RCR)                                                |           |         |     |       |                                      |           |     |         |
|-----------|----------|----------|-----------------------------------------------------|-----------|---------|-----|-------|--------------------------------------|-----------|-----|---------|
|           | Bit      | b7       | b6                                                  | b5        | b4      |     | b3    | b2                                   | b1        | b0  |         |
| Setting   | Value    | —        |                                                     |           |         |     | х     | Х                                    | х         | 1   |         |
| Bit       | Symbol   |          |                                                     | Bit Name  |         |     |       |                                      | Functio   |     | <br>R/W |
| b0        | PRC0     | Prote    | ct bit 0                                            |           |         |     | OCD,  | es writing<br>FRA0, FR<br>te enabled | A1, FRA2, |     | R/W     |
|           |          | •        | d on-chip o<br>rol Regist                           |           | )       |     |       |                                      |           |     |         |
|           | Bit      | b7       | b6                                                  | b5        | b4      |     | b3    | b2                                   | b1        | b0  |         |
| Setting   | Value    |          |                                                     | _         | 0       |     |       | х                                    | х         | х   |         |
| Bit       | Symbol   | 1        |                                                     | Bit Name  |         |     |       |                                      | Functi    | on  | R/W     |
| bit<br>b4 | CM14     |          | speed on-c                                          |           | or stop | bit | 0: Lo | w-speed o                            |           |     | R/W     |
|           |          |          | control reg<br>rol Regist<br>b6                     |           | )<br>b4 |     | b3    | b2                                   | b1        | b0  |         |
| Setting   | Value    |          |                                                     | —         |         |     | 1     | х                                    | х         | Х   |         |
| Bit       | Symbol   |          |                                                     | Bit Name  |         |     |       |                                      | Functi    | on  | R/W     |
| b3        | CM13     | Port/XII | N-XOUT sv                                           | vitch bit |         |     | 1: X  | N-XOUT p                             | oin       |     | R/W     |
|           | •        |          | control reg<br>rol Regist                           |           | ))      |     |       |                                      |           |     |         |
|           | Bit      | b7       | b6                                                  | b5        | b4      |     | b3    | b2                                   | b1        | b0  |         |
| Setting   | Value    |          |                                                     | 0         | Х       |     | Х     | х                                    | —         | —   |         |
| Bit       | Symbol   |          | Bit N                                               | ame       |         |     |       |                                      | Function  |     | R/W     |
| b5        | -        | XIN clo  | V clock (XIN-XOUT) stop bit 0: XIN clock oscillates |           |         |     |       |                                      |           | R/W |         |

(5) Wait until oscillation stabilizes.



#### R8C/38C Group

| (6) S                                                                                                                                                                                                                                                                                                                 | elect the    | XIN clo | ock.                            |                              |          |                                                                                                   |            |             |          |        |            |      |            |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|---------|---------------------------------|------------------------------|----------|---------------------------------------------------------------------------------------------------|------------|-------------|----------|--------|------------|------|------------|
| Syst                                                                                                                                                                                                                                                                                                                  | em Clo       | ck Cont | rol Regist                      | ter 0 (CM0                   | ))       |                                                                                                   |            |             |          |        |            |      |            |
|                                                                                                                                                                                                                                                                                                                       | Bit          | b7      | b6                              | b5                           | b4       |                                                                                                   | b3         | b2          | b1       | ł      | o0         | _    |            |
| Setting                                                                                                                                                                                                                                                                                                               | Value        | 0       |                                 |                              | х        |                                                                                                   | Х          | Х           | —        | -      |            |      |            |
| Bit                                                                                                                                                                                                                                                                                                                   | Symbol       |         |                                 | lame                         |          |                                                                                                   |            |             | Function |        |            |      | R/W        |
| b7                                                                                                                                                                                                                                                                                                                    | CM07         | XIN, XO | CIN clock s                     | elect bit                    |          | 0: XIN                                                                                            | clock      |             |          |        |            |      | R/W        |
| (7) S                                                                                                                                                                                                                                                                                                                 | elect the    | XIN clo | ock as the                      | system cloo                  | ck.      |                                                                                                   |            |             |          |        |            |      |            |
| Osci                                                                                                                                                                                                                                                                                                                  |              |         |                                 | egister (O                   | CD)      |                                                                                                   |            |             |          |        |            |      |            |
| Setting '                                                                                                                                                                                                                                                                                                             | Bit          | b7      | b6                              | b5                           | b4       |                                                                                                   | b3         | b2<br>0     | b1       | 1      | b0         | -    |            |
| Setting                                                                                                                                                                                                                                                                                                               | value        | _       |                                 |                              |          |                                                                                                   | X          | 0           | Х        |        | Х          |      |            |
| Bit                                                                                                                                                                                                                                                                                                                   | Symbo        |         |                                 | Bit Name                     |          |                                                                                                   | 0.14       |             | Funct    | ion    |            |      | R/W        |
| b2                                                                                                                                                                                                                                                                                                                    | OCD2         | Syste   | em clock se                     | elect bit                    |          |                                                                                                   | 0: X       | IN clock se | elected  |        |            |      | R/W        |
|                                                                                                                                                                                                                                                                                                                       | -            |         | -                               | ter 1 (CM1                   |          |                                                                                                   | <b>h</b> 2 | <b>b</b> 2  | b1       |        | <b>h</b> 0 |      |            |
| Setting                                                                                                                                                                                                                                                                                                               |              | 0       | b6<br>0                         | b5                           | b4       |                                                                                                   | b3         | b2<br>x     | b1<br>x  |        | b0<br>x    |      |            |
|                                                                                                                                                                                                                                                                                                                       |              |         | 0                               |                              |          |                                                                                                   | -          | ^           |          |        | ~          |      |            |
| Bit                                                                                                                                                                                                                                                                                                                   | Symbo        |         |                                 | Bit Name                     |          |                                                                                                   |            |             | Functi   | on     |            |      | R/W        |
| b6<br>b7                                                                                                                                                                                                                                                                                                              | CM16<br>CM17 | CPU     | clock divis                     | ion select b                 | oit 1    | 0 0: No division mode                                                                             |            |             |          |        |            |      | R/W<br>R/W |
|                                                                                                                                                                                                                                                                                                                       | -            |         | control reg<br>rol Regist<br>b6 | ister 0.<br>ter 0 (CM0<br>b5 | ))<br>b4 |                                                                                                   | b3         | b2          | b1       |        | 50         |      |            |
| Setting                                                                                                                                                                                                                                                                                                               |              | DI      | 0                               | 00                           | 04<br>X  |                                                                                                   | <u>х</u>   | DZ<br>X     |          | -<br>- |            | 7    |            |
| -                                                                                                                                                                                                                                                                                                                     |              | i       |                                 |                              |          |                                                                                                   |            |             | I        |        |            |      | <u> </u>   |
| Bit<br>b6                                                                                                                                                                                                                                                                                                             | Symbol       |         |                                 | lame<br>n select bit         | 0        | 0. Bits                                                                                           | CM16       |             | Function | anista | rens       | bled | R/W<br>R/W |
| b6       CM06       CPU clock division select bit 0       0: Bits CM16 and CM17 in CM1 register enabled         (10) Disable writing to registers CM0, CM1, CM3, OCD, FRA0, FRA1, FRA2, and FRA3.         Protect Register (PRCR)         Bit       b7       b6       b5       b4       b3       b2       b1       b0 |              |         |                                 |                              |          |                                                                                                   |            |             |          |        |            |      |            |
| Setting                                                                                                                                                                                                                                                                                                               | Value        |         |                                 | —                            |          |                                                                                                   | Х          | Х           | Х        |        | 0          | ]    |            |
| Bit                                                                                                                                                                                                                                                                                                                   | Symbo        | l l     | Bit Na                          | me                           |          |                                                                                                   |            | Fu          | nction   |        |            |      | R/W        |
| b0                                                                                                                                                                                                                                                                                                                    | PRC0         | Prote   | ct bit 0                        |                              | FRA1     | nables writing to registers CM0, CM1, CM3, OCD, FRA0,<br>RA1, FRA2, and FRA3.<br>: Write disabled |            |             |          |        |            | R/W  |            |
|                                                                                                                                                                                                                                                                                                                       |              |         |                                 |                              |          |                                                                                                   |            |             |          |        |            |      |            |



### 4.4 Initial Settng of Timer RC Associated SFRs

• Flowchart









- Register settings
  - (1) Initialize port P5.
- Port P5 Register (P5)

|         | Bit   | b7             | 7      | b6       | b5 | b4        | b3           | b2 | b1 | b0 |  |     |  |
|---------|-------|----------------|--------|----------|----|-----------|--------------|----|----|----|--|-----|--|
| Setting | Value | Х              |        | х        | х  | 0         | 0            | 0  | Х  | Х  |  |     |  |
| Bit     | Symb  | /mbol Bit Name |        |          |    |           | Function     |    |    |    |  |     |  |
| b2      | P5_   | 2              | Port I | P5_2 bit |    |           |              |    |    |    |  |     |  |
| b3      | P5_   | 3              | Port I | P5_3 bit |    | 0: "L" le | 0: "L" level |    |    |    |  |     |  |
| b4      | P5_4  | 4              | Port I | P5_4 bit |    |           |              |    |    |    |  | R/W |  |

(2) Set ports P5\_2, P5\_3, and P5\_4 to output mode.

#### Port P5 Direction Register (PD5)

| Bit           | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|---------------|----|----|----|----|----|----|----|----|
| Setting Value | х  | х  | х  | 1  | 1  | 1  | Х  | х  |

| Bit | Symbol | Bit Name                | Function                                     | R/W |
|-----|--------|-------------------------|----------------------------------------------|-----|
| b2  | PD5_2  | Port P5_2 direction bit |                                              | R/W |
| b3  | PD5_3  | Port P5_3 direction bit | 1: Output mode (functions as an output port) | R/W |
| b4  | PD5_4  | Port P5_4 direction bit |                                              | R/W |

#### (3) Set timer RC to active.

| Module | Standby | / Control | Register  | (MSTCR) | ) |
|--------|---------|-----------|-----------|---------|---|
| modulo | olunus  | , 001101  | riogioloi |         | , |

|         | Bit   | b7                         | b6 | b5 | b4       | b3       | b2 | b1 | b0 |  |     |
|---------|-------|----------------------------|----|----|----------|----------|----|----|----|--|-----|
| Setting | Value |                            | Х  | 0  | х        | х        |    | —  | —  |  |     |
|         |       |                            |    |    |          |          |    |    |    |  |     |
| Bit     | Symbo | Symbol Bit Name            |    |    |          | Function |    |    |    |  |     |
| b5      | MSTTR | STTRC Timer RC standby bit |    |    | 0: Activ | /e       |    |    |    |  | R/W |

(4) Set the timer RB/RC pin select register.

|                 | Bit | b7      | b6    | b5           | b4    | b3 | b2                         | b1 | b0 |  |     |
|-----------------|-----|---------|-------|--------------|-------|----|----------------------------|----|----|--|-----|
| Setting Value — |     | 0       | 0     | 0            |       | —  | _                          | х  |    |  |     |
|                 | _   |         |       |              |       |    |                            |    |    |  |     |
| Bit             | S   | Symbol  |       | Bit N        | Name  |    | Function                   |    |    |  | R/W |
| b4              | TRC | CLKSEL0 |       |              |       |    |                            |    |    |  | R/W |
| b5              | TRC | CLKSEL1 | TRCCL | K pin select | t bit |    | 0 0 0: TRCCLK pin not used |    |    |  | R/W |
| b6              | TRC | CLKSEL2 |       |              |       |    |                            | •  |    |  | R/W |



(5) Set timer RC pin select register 0.

#### Timer RC Pin Select Register 0 (TRCPSR0)

|         | Bit   | b7                               | b6     | b5      | b4         | b3  | b2        | b1                                          | b0    |  |     |  |
|---------|-------|----------------------------------|--------|---------|------------|-----|-----------|---------------------------------------------|-------|--|-----|--|
| Setting | Value | —                                | 1      | 1       | 1          | —   | 0         | 0                                           | 0     |  |     |  |
| Bit     |       | Symbol                           |        | Bit I   | Name       |     |           | Eup                                         | ction |  | R/W |  |
| Dit     | 2     | Symbol                           |        | DILI    | vanie      |     |           |                                             |       |  |     |  |
| b0      | TRC   | CIOASEL0                         |        |         |            |     |           |                                             | R/W   |  |     |  |
| b1      | TRC   | CIOASEL1                         | TRCIOA | VTRCTRG | pin select | bit | 0 0 0: TR | t used                                      | R/W   |  |     |  |
| b2      | TRC   | CIOASEL2                         |        |         |            |     |           |                                             | R/W   |  |     |  |
| b4      | TRC   | CIOBSEL0                         |        |         |            |     |           |                                             | R/W   |  |     |  |
| b5      | TRC   | TRCIOBSEL1 TRCIOB pin select bit |        |         |            |     |           | <sup>b6 b5 b4</sup><br>1 1 1: P5_2 assigned |       |  |     |  |
| b6      | TRC   | CIOBSEL2                         |        |         |            |     |           | - 0                                         |       |  | R/W |  |

(6) Set timer RC pin select register 1.

#### Timer RC Pin Select Register 1 (TRCPSR1)

| Bit           | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|---------------|----|----|----|----|----|----|----|----|
| Setting Value | _  | 1  | 1  | 0  | _  | 1  | 1  | 0  |

| Bit | Symbol     | Bit Name              | Function                                    | R/W |
|-----|------------|-----------------------|---------------------------------------------|-----|
| b0  | TRCIOCSEL0 |                       |                                             | R/W |
| b1  | TRCIOCSEL1 | TRCIOC pin select bit | <sup>b2 b1 b0</sup><br>1 1 0: P5_3 assigned | R/W |
| b2  | TRCIOCSEL2 |                       |                                             | R/W |
| b4  | TRCIODSEL0 |                       |                                             | R/W |
| b5  | TRCIODSEL1 | TRCIOD pin select bit | <sup>b6 b5 b4</sup><br>1 1 0: P5_4 assigned | R/W |
| b6  | TRCIODSEL2 |                       |                                             | R/W |

(7) Disable the timer RC interrupt.

Interrupt Control Register (TRCIC)

| Bit           | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |  |
|---------------|----|----|----|----|----|----|----|----|--|
| Setting Value | _  | —  | _  | _  |    | 0  | 0  | 0  |  |

| Bit | Symbol | Bit Name                        | Function                                            | R/W |
|-----|--------|---------------------------------|-----------------------------------------------------|-----|
| b0  | ILVL0  | Interrupt priority loyed coloct |                                                     | R/W |
| b1  | ILVL1  | Interrupt priority level select | 0 0 0: Level 0 (interrupt disabled)                 | R/W |
| b2  | ILVL2  |                                 |                                                     | R/W |
| b3  | IR     | Interrupt request bit           | 0: No interrupt requested<br>1: Interrupt requested | R   |



(8) Set to A/D trigger disabled.

#### Timer RC Trigger Control Register (TRCADCR)

|         | Bit   | b7   |       | b6        | b5         | b4 | b3 | 5                       | b2         | b1       | b0 |  |     |
|---------|-------|------|-------|-----------|------------|----|----|-------------------------|------------|----------|----|--|-----|
| Setting | Value | _    |       | _         | _          | _  | 0  |                         | 0          | 0        | 0  |  |     |
|         |       |      |       |           |            |    |    |                         |            |          |    |  |     |
| Bit     | Sym   | npol |       |           | Bit Name   | e  |    |                         |            | Functi   | on |  | R/W |
| b0      | ADTR  | GAE  | A/D t | trigger A | enable bit |    |    | 0: A/D trigger disabled |            |          |    |  | R/W |
| b1      | ADTR  | GBE  | A/D t | trigger B | enable bit |    |    | 0: A/D trigger disabled |            |          |    |  | R/W |
| b2      | ADTR  | GCE  | A/D t | trigger C | enable bit |    |    | 0: A/D trigger disabled |            |          |    |  | R/W |
| b3      | ADTR  | GDE  | A/D t | trigger D | enable bit |    |    | 0: A/                   | /D trigger | disabled |    |  | R/W |

(9) Stop the timer RC count and set PWM mode.

| Time      | Timer RC Mode Register (TRCMR) |        |             |           |    |        |            |           |    |  |     |
|-----------|--------------------------------|--------|-------------|-----------|----|--------|------------|-----------|----|--|-----|
|           | Bit                            | b7     | b6          | b5        | b4 | b3     | b2         | b1        | b0 |  |     |
| Setting V | Value                          | 0      | —           |           |    | 1      |            |           |    |  |     |
|           |                                |        |             |           |    |        |            |           |    |  |     |
| Bit       | Symb                           | ol     |             | Bit Name  |    |        |            | R/W       |    |  |     |
| b3        | PWM                            | 2 PWM  | 2 mode se   | elect bit |    | 1: Tim | ner mode o | or PWM mo | de |  | R/W |
| b7        | TSTAF                          | RT TRC | count start | bit       |    | 0: Co  | unt stops  |           |    |  | R/W |

(10) Set the timer RC mode register.

| Time    | Timer RC Mode Register (TRCMR) |       |                               |             |            |  |                     |             |     |    |  |     |  |
|---------|--------------------------------|-------|-------------------------------|-------------|------------|--|---------------------|-------------|-----|----|--|-----|--|
|         | Bit                            | b7    | b6                            | b5          | b4         |  | b3                  | b2          | b1  | b0 |  |     |  |
| Setting | Value                          |       | —                             | 0           | 0          |  |                     | 1           | 1   | 1  |  |     |  |
|         |                                |       |                               |             |            |  |                     |             |     |    |  | R/W |  |
| Bit     | Symbo                          | ol –  | Bit Name                      |             |            |  |                     | Function    |     |    |  |     |  |
| b0      | PWME                           | B PWM | PWM mode of TRCIOB select bit |             |            |  |                     | 'M mode     |     |    |  | R/W |  |
| b1      | PWMC                           | PWM   | mode of T                     | RCIOC se    | lect bit   |  | 1: PW               | 'M mode     |     |    |  | R/W |  |
| b2      | PWMD                           | PWM   | mode of T                     | RCIOD se    | lect bit   |  | 1: PWM mode         |             |     |    |  | R/W |  |
| b4      | BFC                            | TRCC  | GRC registe                   | er function | select bit |  | 0: General register |             |     |    |  | R/W |  |
| b5      | BFD                            | TRCC  | GRD registe                   | er function | select bit |  | 0: Ger              | neral regis | ter |    |  | R/W |  |



| (11) | Set | timer | RC | control | register | 1  |
|------|-----|-------|----|---------|----------|----|
| (11) | Set | unner | кc | control | register | 1. |

| Timer RC Control Register 1 (TRCCR1) |       |               |                                |                         |               |         |   |       |                        |            |           |             |     |
|--------------------------------------|-------|---------------|--------------------------------|-------------------------|---------------|---------|---|-------|------------------------|------------|-----------|-------------|-----|
|                                      | Bit   | b7            | 7                              | b6                      | b5            | b4      | b | 3     | b2                     | b1         | b0        |             |     |
| Setting                              | Value | 1             |                                | 0                       | 0             | 0       | ( | )     | 0                      | 0          | х         |             |     |
| Bit                                  | Sym   | bol           |                                |                         | Bit Name      | )       |   |       |                        | Functi     | on        |             | R/W |
| b1                                   | TO    | В             | TRC                            | CIOB outpu              | it level sele | ect bit |   |       |                        |            |           |             |     |
| b2                                   | TO    | С             | TRCIOC output level select bit |                         |               |         |   | 0: In | itial output           | selected a | as non-ao | ctive level | R/W |
| b3                                   | TO    | D             | TRC                            | CIOD outpu              | it level sele | ect bit |   | 1     |                        |            |           |             | R/W |
| b4                                   | TCł   | <b>&lt;</b> 0 |                                |                         |               |         |   |       |                        |            |           |             |     |
| b5                                   | TCł   | <b>&lt;</b> 1 | Cou                            | Count source select bit |               |         |   |       | b6 b5 b4<br>0 0 0; f1  |            |           |             |     |
| b6                                   | TCł   | <b>〈</b> 2    |                                |                         |               |         |   |       |                        |            |           |             | R/W |
| b7                                   | CCI   | _R            | TRC                            | counter c               | lear select   | bit     |   |       | lear by con<br>egister | npare mate | ch in the | TRCGRA      | R/W |

### (12) Set timer RC control register 2.

### Timer RC Control Register 2 (TRCCR2)

| Bit           | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|---------------|----|----|----|----|----|----|----|----|
| Setting Value | х  | х  | 0  | —  |    | 1  | 1  | 1  |

| Bit | Symbol | Bit Name                            | Function                                                        | R/W |
|-----|--------|-------------------------------------|-----------------------------------------------------------------|-----|
| b0  | POLB   | PWM mode output level control bit B | 1: TRCIOB output level selected as "H" active                   | R/W |
| b1  | POLC   | PWM mode output level control bit C | 1: TRCIOC output level selected as "H" active                   | R/W |
| b2  | POLD   |                                     | 1: TRCIOD output level selected as "H" active                   | R/W |
| b5  | CSEL   | TRC count operation select bit      | 0: Count continues at compare match with the<br>TRCGRA register | R/W |

(13) Initialize the timer RC counter to 0000h.

| Timer      | RC(                                                                                                                                            | Counter ( | TRC) |     |        |     |     |    |           |      |     |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------|-----|--------|-----|-----|----|-----------|------|-----|
|            | Bit                                                                                                                                            | b7        | b6   | b5  | b4     | b3  | b2  | b1 | b0        |      |     |
| Setting Va | alue                                                                                                                                           | 0         | 0    | 0   | 0      | 0   | 0   | 0  | 0         |      |     |
|            | Bit                                                                                                                                            | b15       | b14  | b13 | b12    | b11 | b10 | b9 | b8        |      |     |
| Setting Va | alue                                                                                                                                           | 0         | 0    | 0   | 0      | 0   | 0   | 0  | 0         |      |     |
|            |                                                                                                                                                |           |      |     |        |     |     |    |           |      |     |
| Bit        |                                                                                                                                                |           |      | Fur | nction |     |     |    | Setting R | ange | R/W |
|            | <sup>10</sup> Count a count source. Count operation is incremented.<br>When an overflow occurs, the OVF bit in the TRCSR register is set to 1. |           |      |     |        |     |     |    |           |      | R/W |

b0

1

b1

1

(14) Set compare value 2000 - 1 (7CFh) with the timer RC counter to timer RC general register A.

| Timer RC General Register A (TRCGRA) |                                           |     |     |     |     |         |     |    |    |  |     |  |
|--------------------------------------|-------------------------------------------|-----|-----|-----|-----|---------|-----|----|----|--|-----|--|
|                                      | Bit                                       | b7  | b6  | b5  | b4  | b3      | b2  | b1 | b0 |  |     |  |
| Setting Va                           | alue                                      | 1   | 1   | 0   | 0   | 1       | 1   | 1  | 1  |  |     |  |
|                                      | Bit                                       | b15 | b14 | b13 | b12 | b11     | b10 | b9 | b8 |  |     |  |
| Setting Va                           | alue                                      | 0   | 0   | 0   | 0   | 0       | 1   | 1  | 1  |  |     |  |
|                                      |                                           |     |     |     |     |         |     |    |    |  |     |  |
| Bit                                  |                                           |     |     |     | F   | unction |     |    |    |  | R/W |  |
| b15-b0                               | -b0 General register. Set the PWM period. |     |     |     |     |         |     |    |    |  | R/W |  |

(15) Set compare value 500 - 1 (1F3h) with the timer RC counter to timer RC general register B.

#### Timer RC General Register B (TRCGRB) Bit b7 b6 b5 b4 b3 b2 b1 b0 Setting Value 0 0 1 1 1 1 1 1 Bit b15 b14 b13 b12 b11 b10 b9 b8 Setting Value 0 0 0 0 0 0 0 1 Bit Function R/W b15-b0 General register. Set the PWM output change point. R/W

(16) Set compare value 1000 - 1 (3E7h) with the timer RC counter to timer RC general register C.

| Timer RC      | General I | Register C | C (TRCGR | (C) |    |    |
|---------------|-----------|------------|----------|-----|----|----|
| Bit           | b7        | b6         | b5       | b4  | b3 | b2 |
| Setting Value | 1         | 1          | 1        | 0   | 0  | 1  |

b15-b0 General register. Set the PWM output change point.

Timer RC General Register D (TRCGRD)

| Bit           | b15 | b14 | b13 | b12 | b11     | b10 | b9 | b8 |   |     |
|---------------|-----|-----|-----|-----|---------|-----|----|----|---|-----|
| Setting Value | 0   | 0   | 0   | 0   | 0       | 0   | 1  | 1  |   |     |
|               |     |     |     | _   |         |     |    |    | - |     |
| Bit           |     |     |     | F   | unction |     |    |    |   | R/W |

(17) Set compare value 1500 - 1 (5DBh) with the timer RC counter to timer RC general register D.

|                                                           |     | - 3 | `   | ,   |         |     |    |    |     |
|-----------------------------------------------------------|-----|-----|-----|-----|---------|-----|----|----|-----|
| Bit                                                       | b7  | b6  | b5  | b4  | b3      | b2  | b1 | b0 |     |
| Setting Value                                             | 1   | 1   | 0   | 1   | 1       | 0   | 1  | 1  |     |
| Bit                                                       | b15 | b14 | b13 | b12 | b11     | b10 | b9 | b8 |     |
| Setting Value                                             | 0   | 0   | 0   | 0   | 0       | 1   | 0  | 1  |     |
| -                                                         |     |     |     |     |         |     |    |    |     |
| Bit                                                       |     |     |     | F   | unction |     |    |    | R/W |
| b15-b0 General register. Set the PWM output change point. |     |     |     |     |         |     |    |    |     |



R/W

(18) Set the timer RC output master enable register.

#### Timer RC Output Master Enable Register (TRCOER)

|         | Bit I  | b7      | b6                                                          | b5          | b4  | b | 3                                                                      | b2         | b1           | b0            |        |     |  |  |
|---------|--------|---------|-------------------------------------------------------------|-------------|-----|---|------------------------------------------------------------------------|------------|--------------|---------------|--------|-----|--|--|
| Setting | Value  | 0 — — — |                                                             |             | C   | ) | 0                                                                      | 0          | 1            | ]             |        |     |  |  |
| Bit     | Symbol |         |                                                             | Bit Name    | )   |   |                                                                        |            | Functi       | on            |        | R/W |  |  |
| b0      | EA     | TRC     | CIOA outpu                                                  | t disable b | vit |   | 1: Disable output (The TRCIOA pin is used as a programmable I/O port.) |            |              |               |        |     |  |  |
| b1      | EB     | TRC     | IOB outpu                                                   | t disable b | oit |   | 0: Enable output                                                       |            |              |               |        |     |  |  |
| b2      | EC     | TRC     | CIOC output                                                 | t disable b | oit |   | 0: Enable output                                                       |            |              |               |        |     |  |  |
| b3      | ED     | TRC     | CIOD output                                                 | t disable b | oit |   | 0: Er                                                                  | able outp  | ut           |               |        | R/W |  |  |
| b7      | ΡΤΟ    |         | INT0 of pulse output forced cutoff signal input enabled bit |             |     |   |                                                                        | ulse outpu | t forced cut | toff input di | sabled | R/W |  |  |

(19) Initialize input capture/compare match flag A.

#### Timer RC Status Register (TRCSR)

|         | Bit   | b   | 7     | b6        | b5        | b4                                                                    | b3 | b2 | b1      | bC | ) |     |
|---------|-------|-----|-------|-----------|-----------|-----------------------------------------------------------------------|----|----|---------|----|---|-----|
| Setting | Value | Х   | (     |           | —         | —                                                                     | х  | х  | х       | 0  |   |     |
| Bit     | Sym   | bol |       |           | Bit Name  |                                                                       |    |    | Functio | n  |   | R/W |
| b0      | IMF   | A   | Input | capture/c | ompare ma | atch flag A [Source for setting this bit to 0]<br>Write 0 after read. |    |    |         |    |   | R/W |

(20) Set the IMFA bit to enable the IMIA interrupt.

#### Timer RC Interrupt Enable Register (TRCIER)

|         | Bit   | p.  | 7               | b6 | b5        | b4            | b3     | b2           | b1          | b0         |     |     |
|---------|-------|-----|-----------------|----|-----------|---------------|--------|--------------|-------------|------------|-----|-----|
| Setting | Value | Х   | (               | —  | _         | —             | Х      | х            | х           | 1          |     |     |
| Bit     | Sym   | bol |                 |    | Bit Name  |               |        |              | Functio     | n          |     | R/W |
| b0      | IMIE  | -A  | Input of enable | •  | ompare ma | atch interrup | 1: Ena | able interru | ot (IMIA) b | y the IMFA | bit | R/W |

(21) Start the timer RC count.

Timer RC Mode Register (TRCMR) Bit b7 b6 b5 b4 b3 b2 b1 b0 Setting Value 1 Bit Symbol Bit Name Function R/W b7 TSTART TRC count start bit 1: Count starts R/W (22) Enable the timer RC interrupt (level 1).

| Inter   | rupt C                      | Contro | l Re  | gister (TF                         | RCIC)    |                                                     |   |                  |                 |        |     |   |   |     |
|---------|-----------------------------|--------|-------|------------------------------------|----------|-----------------------------------------------------|---|------------------|-----------------|--------|-----|---|---|-----|
|         | Bit                         | b7     |       | b6                                 | b5       | b4                                                  | b | 3                | b2              | b1     | b(  | ) |   |     |
| Setting | Value                       |        |       | —                                  | _        | -                                                   |   |                  | 0               | 0      | 1   |   |   |     |
|         | -                           |        |       |                                    |          |                                                     |   |                  |                 |        | -   |   |   |     |
| Bit     | Sym                         | nbol   |       |                                    | Bit Name |                                                     |   |                  |                 | Functi | ion |   |   | R/W |
| b0      | ILV                         | Ľ0     |       | Dir Hamo                           |          |                                                     |   |                  |                 |        |     |   |   | R/W |
| b1      | ILV                         | 'L1    | Inter | nterrupt priority level select bit |          |                                                     |   | b2 b1 l<br>0 0 1 | b0<br>I:Level 1 |        |     |   |   | R/W |
| b2      | ILV                         | 'L2    |       |                                    |          |                                                     |   |                  |                 |        |     |   |   | R/W |
| b3      | 03 IR Interrupt request bit |        |       |                                    |          | 0: No interrupt requested<br>1: Interrupt requested |   |                  |                 |        |     |   | R |     |

# 4.5 Timer RC Interrupt Handling

• Flowchart



Clear input capture/compare match flag A.

• Register setting

(1) Initialize input capture/compare match flag A.

| Timer RC Status Register ( | (TRCSR) |
|----------------------------|---------|
|----------------------------|---------|

| Bit           |     | Bit                                | b   | 7 | b6 | b5       | b4                                                        | b3 | b2 | b1      | b0  |   |     |   |
|---------------|-----|------------------------------------|-----|---|----|----------|-----------------------------------------------------------|----|----|---------|-----|---|-----|---|
| Setting Value |     | Value                              | )   | x | _  | —        | —                                                         | х  | х  | х       | 0   | ] |     |   |
| ſ             | Bit | Sym                                | bol |   |    | Bit Name |                                                           |    |    | Functio | on  |   | R/W | ] |
| b0 IMFA       |     | Input capture/compare match tiad A |     |   |    |          | [Source for setting this bit to 0]<br>Write 0 after read. |    |    |         | R/W |   |     |   |



### 5. Sample Program

A sample program can be downloaded from the Renesas Electronics website. To download, click "Application Notes" in the left-hand side menu of the R8C Family page.

# 6. Reference Documents

R8C/38C Group User's Manual: Hardware Rev.1.00 The latest version can be downloaded from the Renesas Electronics website.

Technical Update/Technical News The latest information can be downloaded from the Renesas Electronics website.

# Website and Support

Renesas Electronics website http://www.renesas.com/

Inquiries http://www.renesas.com/inquiry



| Revision History | R8C/38C Group<br>Timer RC (PWM Mode) |
|------------------|--------------------------------------|
|                  |                                      |

| Rev.  | Date          | Description |                      |  |  |  |
|-------|---------------|-------------|----------------------|--|--|--|
| ILEV. | Dale          | Page        | Summary              |  |  |  |
| 1.00  | Aug. 31, 2010 | —           | First edition issued |  |  |  |
|       |               |             |                      |  |  |  |

All trademarks and registered trademarks are the property of their respective owners.

### General Precautions in the Handling of MPU/MCU Products

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this manual, refer to the relevant sections of the manual. If the descriptions under General Precautions in the Handling of MPU/MCU Products and in the body of the manual differ from each other, the description in the body of the manual takes precedence.

1. Handling of Unused Pins

Handle unused pins in accord with the directions given under Handling of Unused Pins in the manual.

- The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.
- 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

- The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.
  - In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed.

In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.

3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

- The reserved addresses are provided for the possible future expansion of functions. Do
  not access these addresses; the correct operation of LSI is not guaranteed if they are
  accessed.
- 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

- When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.
- 5. Differences between Products

Before changing from one product to another, i.e. to one with a different part number, confirm that the change will not lead to problems.

— The characteristics of MPU/MCU in the same group but having different part numbers may differ because of the differences in internal memory capacity and layout pattern. When changing to products of different part numbers, implement a system-evaluation test for each of the products.

#### Notice

- All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renease Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renease Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product for which the soften where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product of soften an application categorized as "Specific" for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product of uses of any expression product of the prior written consent of Renesas Electronics.
- "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools
- personal electronic equipment; and industrial robots.
  "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically
  designed for life support.
- "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

Refer to "http://www.renesas.com/" for the latest and detailed information



#### SALES OFFICES

#### **Renesas Electronics Corporation**

http://www.renesas.com

Renease Electronics America Inc. 2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130 Renease Electronics Canada Limited 1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tel: +1-905-898-5441, Fax: +1-905-898-3220 Renease Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1528-585-100, Fax: +44-1528-585-900 Renease Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +44-1528-585-900 Renease Electronics Chinal Co., Ltd. 7th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China Tel: +861-0825-1155, Fax: +862-10-825-7679 Renease Electronics (Shanghai) Co., Ltd. 7th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China Tel: +861-7858 - 7858 Renease Electronics (Shanghai) Co., Ltd. 7th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Shanghai 200120, China Tel: +861-78517, 1516, Fax: +462-1-868-77858 Renease Electronics Hong Kong Limited Unit 1601-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +862-2869-9318, Fax: +4652-2886-9022/9044 Renease Electronics Taiwan Co., Ltd. 7F, No. 363 Fu Shing North Road Taipei, Taiwan Tel: +862-24175-9600, Fax: +868 2-8175-9670 Renease Electronics Taiwan Co., Ltd. 7F, No. 363 Fu Shing North Road Taipei, Taiwan Tel: +862-24175-9600, Fax: +868 2-8175-9670 Renease Electronics Kongayore Pte. Ltd. 1 harbourFront Avenue, #06-10, keppel Bay Tower, Singapore 098632 Tel: +656-27155-9300, Fax: +868 2-8175-9670 Renease Electronics Kongayon Amoorp Trade Centre, No. 18, Jin Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +603-7355-9300, Fax: +460-2795-9310