## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



## H8/38124 Group

# Low-Voltage Detection with a Low-Voltage Detection Circuit (Internal Reference Voltage Used)

#### Introduction

The H8/38124 uses a low-voltage detection circuit to detect a power supply voltage drop. The circuit uses an internal reference voltage as the reference voltage and a voltage generated by an internal resistance ladder as the power-supply voltage detection level. When the power-supply voltage drops to the power-supply drop detection voltage (Vint(D)), the H8/38124 switches from the active (high-speed) mode to the standby mode. When the power-supply voltage rises again to the power supply rise detection voltage (Vint(U)) without dropping to the reset detection voltage (Vreset1), the H8/38124 cancels the standby mode, returns to the active (high-speed) mode, releases the low-voltage detection circuit, and then terminates processing.

#### **Target Device**

H8/38124

#### Contents

| 1. | Specifications                | 2  |
|----|-------------------------------|----|
|    |                               |    |
| 2. | Description of Functions Used | 3  |
| 3. | Principles of Operation       | 9  |
| 4. | Description of Software       | 10 |
| 5. | Flowcharts                    | 22 |

#### 1. Specifications

- The H8/38124 uses the low-voltage detection interrupt circuit (LVDI) to detect a power supply voltage drop.
- The H8/38124 uses the voltage generated by the internal resistance ladder as the power supply drop detection voltage (Vint(D)) and the power supply rise detection voltage (Vint(U)) and internal reference voltage as the reference voltage of the low-voltage detection circuit.
- When the power-supply voltage drops to the power supply drop detection voltage (Vint(D)) in the active (high-speed) mode, the H8/38124 switches from the active (high-speed) mode to the standby mode. Thereafter, when the power-supply voltage rises again to the power supply rise detection voltage (Vint(U)) without dropping to the reset detection voltage (Vreset1), the H8/38124 transitions from the standby mode to the active (high-speed) mode, stops the low-voltage detection circuit, and then terminates processing.
- An LED is turned on by connecting the LED to the P90 pin and outputting a low-level signal from the pin. In the standby mode, the LED goes off because the port output enters the high-impedance state.
- Low-voltage detection with the low-voltage detection circuit (using the internal reference voltage) is shown in figure 1.



(Internal Reference Voltage Used)

### 2. Description of Functions Used

#### 2.1 Functions Used

This section describes the H8/38124 functions used in this sample task.

(1) Low-voltage detection circuits

The low-voltage detection circuits consists of a low-voltage detection interrupt (LVDI: Interrupt by Low Voltage Detect) circuit and a low-voltage detection reset (LVDR: Reset by Low Voltage Detect) circuit. These circuits are used to prevent abnormal LSI operation (runaway) resulting from a power-supply voltage drop and to restore the state present before the power-supply voltage drop when the power-supply voltage rises again.

Even if the power-supply voltage drops, the low-voltage detection circuit operates and the H8/38124 enters the standby mode during normal operation before the voltage exceeds the guaranteed operating voltage. This prevents an unstable state from occurring when the power-supply voltage falls below the guaranteed operating voltage. Thus, system safety can be improved. If the power supply voltage drops further, the H8/38124 automatically enters the reset state. If the power-supply voltage rises again, the reset state is maintained for a given length of time and then the system automatically switches to the active mode.

The following are features of the low-voltage detection circuits:

- Low-voltage detection reset circuit. This circuit monitors the power-supply voltage. When the power-supply voltage drops below a specified value, an internal reset signal is generated.
- Low-voltage detection interrupt circuit. This circuit monitors the power-supply voltage. When the power-supply voltage drops below or rises above respective specified values, an interrupt is generated.

There are two selections of reset generation voltage detection levels; one for stand-alone use of the low-voltage detection reset circuit and the other for combined use of the low-voltage detection interrupt circuit and low-voltage detection reset circuit. The detection levels can also be set as desired because the power supply rise detection voltage, power supply drop detection voltage, and reference voltage can be input from an external LSI.

The low-voltage detection circuit registers are described below.

• Low-Voltage Detection Control Register (LVDCR)

LVDCR is an 8-bit readable/writable register. This register controls whether to use the low-voltage detection circuit (the LVDE bit), setting of the external input of detection levels when the power-supply voltage drops or rises (the VINTDSEL and VINTUSEL bits), setting of detection levels for the low-voltage detection reset circuit (LVDR) (the LVDSEL bit), whether to enable or disable a reset triggered by the low-voltage detection reset circuit (LVDR) (the LVDRE bit), and whether to enable or disable interrupts when power-supply voltage drops and rises (the LVDDE and LVDUE bits).

- Low-Voltage Detection Status Register (LVDSR) LVDSR is an 8-bit readable/writable register. This register is used to select an external input of the reference voltage (the VREFSEL bit), indicate that the reference voltage is stable (the OVF bit) and whether the powersupply voltage goes below or above a specified range (the LVDDF and LVDUF bits).
- Low-voltage detection counter (LVDCNT)
   LVDCNT is an 8-bit read-only up-counter. LVDCNT starts counting when 1 is written to the LVDE bit of the LVDCR register. LVDCNT increments using \$\phi/4\$ as the clock source. When LVDCNT overflows from H'FF to H'00, the OVF bit of LVDSR is set to 1, indicating that the internal reference voltage generation circuit has stabilized. To use the LVD function, it is necessary to wait until this counter overflows. The initial value of the counter is H'00.

A block diagram of the low-voltage detection circuit is shown in figure 2.



Figure 2 Block Diagram of Low-Voltage Detection Circuit

Use the following procedure to set the circuit for normal operation and release of the low-voltage detection circuit. The timing for setting operation and release of the low-voltage detection circuit are shown in figure 3, the flow is shown in figure 4.

- 1. To start operation of the low-voltage detection circuit, first set the LVDE bit of the LVDCR register to 1.
- 2. Wait until the reference voltage and the low-voltage detection power supply stabilize ( $t_{LVDON} = 150 \ \mu s$ ) (that is, until LVDCNT overflows), clear the LVDDF and LVDUF bits of the LVDSR register to 0, and set the LVDRE, LVDDE, and LVDUE bits of the LVDCR register to 1 as required.
- 3. To release the low-voltage detection circuit, clear the LVDRE, LVDDE, and LVDUE bits to 0 then clear the LVDE bit to 0. Do not clear the LVED bit simultaneously with the LVDRE, LVDDE, and LVDUE bits, since doing so will result in a malfunction.





Figure 3 Timing for Setting Low-Voltage Detection Circuit Operation and Release



Figure 4 Flow of Procedures for Setting Low-Voltage Detection Circuit Operation and Release

#### (2) Watchdog timer

The H8/38124 has an internal watchdog timer. When a reset is cleared, the watchdog timer is turned on, and Timer Counter W (TCW) is incremented. When TCW overflows, the H8/38124 is internally reset. In this sample task, the watchdog timer function is stopped because it is not used. The watchdog timer registers are described below.

- Timer Control/Status Register W (TCSRW) TCSRW is an 8-bit readable/writable register. This register controls TCSRW and writing to TCW (the B6WI, TCWE, B4WI, TCSRWE, B2WI, B0WI bits), controls watchdog timer operation (the WDON bit), and indicates the operating state of the watchdog timer (the WRST bit).
- Timer Counter W (TCW)

TCW is an 8-bit readable/writable up-counter. This counter is incremented based on the internal clock that is input. The clock that is input is selected according to the settings of Timer Mode Register W (TMW) when the WDCKS bit (Watchdog Timer Source Clock Select) of PMR2 (Port Mode Register 2) is 0. When the WDCKS bit is 1,  $\phi$ w/32 is selected. TCW values can always be read from and written to by the CPU. When TCW overflows (H'FF $\rightarrow$ H'00), an internal reset signal is generated and the WRST bit of the TCSRW register is set to 1. TCW is initialized to H'00 when a reset occurs.

• Timer Mode Register W (TMW) TMW selects a TCW input clock according to combinations of CKS3 to CKS0 (Clock Select). This selection is valid only when the WDCKS bit of PMR2 is 0.

#### (3) Power-down mode (standby mode)

If a SLEEP instruction is executed in the active mode when the SSBY bit of the System Control Register 1 (SYSCR1) is 1, the LSON bit of the same register is 0, and the TMA3 bit of the TMA register is 0, the H8/38124 enters the standby mode. In the standby mode, the CPU and internal peripheral modules stop because clock supply from the clock generation circuit is stopped. As long as the stipulated voltage is supplied, data in all CPU registers, some of the internal registers of the internal peripheral modules, and data in the internal RAM are retained. Also, as long as the voltage stipulated as the RAM data retention voltage is supplied, internal RAM data is retained. In the standby mode, the I/O port goes to the high-impedance state.

The standby mode is canceled by an interrupt (IRQ1, IRQ0, WKP7 to WKP0) or an input of the RES signal. For release of the standby mode by an interrupt, when an interrupt request is issued, system clock oscillation is started, stable system clock pulses are supplied to the entire LSI after the time set by the STS2 to STS0 bits of the SYSCR1 register has elapsed, and the standby mode is canceled. At this point, interrupt exception handling is initiated. When the MSON bit of the System Control Register 2 (SYSCR2) is 0, the H8/38124 switches to the active (high-speed) mode. When this bit is 1, the H8/38124 switches to the active (medium-speed) mode. However, the standby mode is not canceled if the I bit of the Condition Code Register (CCR) is 1 or acceptance of the relevant interrupt is disabled by the setting of the Interrupt Enable Register.

For release of the standby mode by the  $\overline{\text{RES}}$  signal, when the  $\overline{\text{RES}}$  signal is driven low, system clock oscillation is started. When the  $\overline{\text{RES}}$  signal goes high after the time for oscillation stabilization has elapsed, the CPU starts reset exception handling. When system clock oscillation is started, system clocks are supplied to the entire LSI at the same time. Make sure that the  $\overline{\text{RES}}$  signal is held low until system clock oscillation has become stable. The power-down mode registers are described below. A block diagram of the transition from the active (high-speed) mode to the standby mode is shown in figure 5.

- System Control Register 1 (SYSCR1) SYSCR1 controls the power-down mode jointly with the SYSCR2 register.
- System Control Register 2 (SYSCR2) SYSCR2 controls the power-down mode jointly with the SYSCR1 register.



Figure 5 Transition from the Active (High-Speed) Mode to the Standby Mode

(4) Power-down mode (module standby mode)

The module standby mode can be set separately for each peripheral module. All the internal peripheral modules can be set to the module standby mode. When a peripheral module is set to the module standby mode, system clock supply to the module is halted. The peripheral module stops and then enters the same state as the standby mode. The module standby mode is set by clearing the corresponding bit of Clock Stop Register 1 (CKSTPR1) and Clock Stop Register 2 (CKSTPR2) to 0.

This sample task sets all peripheral modules other than LVD (low-voltage detection circuit) to the module standby mode.

Module standby mode registers are described below.

• Clock Stop Register 1 (CKSTPR1)

CKSTPR1 controls setting of the following: the timer A module standby mode (the TACKSTP bit), the timer C module standby mode (the TCCKSTP bit), the timer F module standby mode (the TFCKSTP bit), the timer G module standby mode (the TGCKSTP bit), the A/D converter module standby mode (the ADCKSTP bit), and the SCI3 module standby mode (the S32CKSTP bit). Clearing each bit to 0 sets the corresponding module in the module standby mode. Setting each bit to 1 takes the corresponding module out of the module standby mode. After a reset is cleared, the CKSTPR1 register is initialized to H'FF.

• Clock Stop Register 2 (CKSTPR2)

CKSTPR2 controls setting of the following: the LCD module standby mode (the LDCKSTP bit), the PWM1 module standby mode (the PW1CKSTP bit), the watchdog timer module standby mode (the WDCKSTP bit), the asynchronous event counter module standby mode (the AECKSTP bit), the PWM2 module standby mode (the PW2CKSTP bit), and the LVD module standby mode (the LVDCKSTP bit). Clearing each bit to 0 sets the corresponding module in the module standby mode. Setting each bit to 1 takes the corresponding module out of the module standby mode. After a reset is cleared, the CKSTPR2 register is initialized to H'FF.

(5) Exception handling (IRQ0 interrupt)

The voltage drop- and rise-time interrupt requests used in this sample task are issued as IRQ0 interrupt requests.

(6) I/O port (port 9)

In this sample task, an LED is connected to the P90 pin. This LED lights when a low level signal is output from this pin. When the active (high-speed) mode switches to the standby mode, the P90 pin enters the high-impedance state. The port 9 register is described below.

• Port Data Register 9 (PDR9)

PDR9 is an 8-bit register in which data for the P95 to P90 pins of port 9 is stored. When a reset occurs, the PDR9 register is initialized to H'FF.

#### 2.2 Function Assignment

Function assignments in this sample task are listed in table 1.

#### Table 1 Assignment of Functions

| Element | Description                                                                                                                                                                                                                                                                                                                   |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LVDCR   | Sets whether to use the low-voltage detection circuit, sets the power-supply voltage drop<br>and rise detection levels to the voltage generated by the internal resistance ladder, sets<br>the reset detection voltage to 2.3 V (typ.), enables reset by LVDR, and enables power-<br>supply voltage drop and rise interrupts. |
| LVDSR   | Determines reference voltage stabilization and power-supply voltage drop and rise, and sets the reference voltage to be generated by the internal circuit.                                                                                                                                                                    |
| LVDCNT  | Determines stabilization of the internal reference voltage generation circuit by waiting for an counter overflow.                                                                                                                                                                                                             |
| TCSRW   | Sets watchdog timer operation to be disabled.                                                                                                                                                                                                                                                                                 |
| SYSCR1  | Controls the transition between the active (high-speed) mode and the standby mode jointly with the SYSCR2 register.                                                                                                                                                                                                           |
| SYSCR2  | Controls the transition between the active (high-speed) mode and the standby mode jointly with the SYSCR1 register.                                                                                                                                                                                                           |
| CKSTPR1 | Sets timers A, C, F, and G, the A/D converter, and the SCI3 to the module standby mode.                                                                                                                                                                                                                                       |
| CKSTPR2 | Sets LCD, PWM1, the watchdog timer, the asynchronous event counter, and the PWM2 to the module standby mode and takes the LVD out of the module standby mode.                                                                                                                                                                 |
| PDR9    | Sets the data to be output from the P90 output pin.                                                                                                                                                                                                                                                                           |

#### 3. Principles of Operation

The principles of operation of low-voltage detection (with an internal reference voltage used) using the low-voltage detection circuit are illustrated in figure 6.



#### Figure 6 Principles of Operation

#### 4. Description of Software

#### 4.1 Description of Modules

The modules of this sample task are described in table 2.

#### Table 2 Modules

| Function Name | Description                                                                                                                                                                                                                                                                     |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| main          | Stops the watchdog timer, sets the module standby mode, initializes the low-<br>voltage detection circuit, sets LED output, enables interrupts, switches the active<br>(high-speed) mode to the standby mode or vice versa, and releases the low-<br>voltage detection circuit. |
| int_irq0      | Determines the IRQ0 and LVD interrupt routines, voltage drop time, and voltage rise time.                                                                                                                                                                                       |

#### 4.2 Description of Internal Registers Used

RENESAS

This section describes the internal registers used in this sample task.

| • Lo | ow Voltage Dete | ction Contr<br>Initial | ol Registe | er (LVDCR) Address: H'FF86                                                                                                                           | Setting |
|------|-----------------|------------------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| Bit  | Bit Name        | Value                  | R/W        | Function                                                                                                                                             | Value   |
| 7    | LVDE            | 0*                     | R/W        | LVD Enable<br>Controls operation and stopping of the low-voltage<br>detection circuit.                                                               | 1       |
|      |                 |                        |            | <ol> <li>Does not use the low-voltage detection circuit<br/>(standby state).</li> <li>Uses the low-voltage detection circuit.</li> </ol>             |         |
| 5    | VINTDSEL        | 0                      | R/W        | LVDD Detection Level External Input Select<br>Selects a power-supply voltage drop detection<br>level.                                                | 0       |
|      |                 |                        |            | <ol> <li>Generates an LVDD detection level with the<br/>internal resistance ladder.</li> <li>Inputs an LVDD detection level from the extD</li> </ol> |         |
|      |                 |                        |            | pin.                                                                                                                                                 |         |
| 4    | VINTUSEL        | 0                      | R/W        | LVDU Detection Level External Input Select<br>Selects a power-supply voltage rise detection level.                                                   | 0       |
|      |                 |                        |            | <ol> <li>Generates an LVDU detection level with the<br/>internal resistance ladder.</li> </ol>                                                       |         |
|      |                 |                        |            | <ol> <li>Inputs an LVDU detection level from the extU<br/>pin.</li> </ol>                                                                            |         |
| 3    | LVDSEL          | 0*                     | R/W        | LVDR Detection Level Select<br>Selects an LVDR detection level.                                                                                      | 0       |
|      |                 |                        |            | 0: Reset detection voltage of 2.3 V (typ.)                                                                                                           |         |
| 2    | LVDRE           | 0*                     | R/W        | 1: Reset detection voltage of 3.3 V (typ.)<br>LVDR Enable                                                                                            | 1       |
|      | LVDILL          | U                      | 1000       | Enables or disables reset by LVDR.                                                                                                                   | I       |
|      |                 |                        |            | 0: Disables reset by LVDR.                                                                                                                           |         |
|      |                 |                        |            | 1: Enables reset by LVDR.                                                                                                                            |         |
| 1    | LVDDE           | 0                      | R/W        | Voltage Drop-Time Interrupt Request Enable<br>Enables or disables voltage drop-time interrupt<br>requests.                                           | 1       |
|      |                 |                        |            | <ol> <li>Disables voltage drop-time interrupt requests.</li> <li>Enables voltage drop-time interrupt requests.</li> </ol>                            |         |
| 0    | LVDUE           | 0                      | R/W        | Voltage Rise-Time Interrupt Request Enable<br>Enables or disables voltage rise-time interrupt<br>requests.                                           | 1       |
|      |                 |                        |            | <ul> <li>0: Disables voltage rise-time interrupt requests.</li> <li>1: Enables voltage rise-time interrupt requests.</li> </ul>                      |         |

Note: \* This bit is not initialized even if a reset by LVDR is performed. This bit is initialized by a power-on reset or a watchdog timer reset.

| • Lo | ow-Voltage Dete | ection Statu     | (LVDSR) Address: H'FF87 |                                                                                                                                                                                                                                                                                                                                                                                            |                  |
|------|-----------------|------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| Bit  | Bit Name        | Initial<br>Value | R/W                     | Function                                                                                                                                                                                                                                                                                                                                                                                   | Setting<br>Value |
| 7    | OVF             | 0*               | R/W                     | LVD Reference Voltage Stabilization Flag<br>Indicates that the low-voltage detection counter<br>(LVDCNT) overflowed.<br>[Clearing condition]<br>When 0 is written to this bit after 1 has been<br>read.<br>[Setting condition]<br>When the low-voltage detection counter                                                                                                                   | 0                |
| 3    | VREFSEL         | 0                | R/W                     | <ul> <li>(LVDCNT) overflows.</li> <li>Reference Voltage External Input Select<br/>Selects the reference voltage.</li> <li>0: Uses the voltage of the internal circuit as the<br/>reference voltage.</li> <li>1: Inputs the reference voltage from the Vref<br/>external pin.</li> </ul>                                                                                                    | 0                |
| 1    | LVDDF           | 0*               | R/W                     | LVD Power Supply Voltage Down Flag<br>Indicates that a power supply voltage drop was<br>detected.<br>[Clearing condition]<br>When 0 is written to this bit after 1 has been<br>read.<br>[Setting condition]<br>If the power-supply voltage drops to Vint(D) or<br>lower.                                                                                                                   | 0                |
| 0    | LVDUF           | 0*               | R/W                     | LVD Power Supply Voltage Up Flag<br>Indicates that a power supply voltage rise was<br>detected.<br>[Clearing condition]<br>When 0 is written to this bit after 1 has been<br>read.<br>[Setting condition]<br>If the power-supply voltage drops to Vint(D) or<br>lower while the LVDUE bit of LVDCR set to 1<br>and then rises to Vint(U) or higher before it<br>drops to Vreset1 or lower. | 0                |

Note: \* This bit is initialized when a reset by LVDR is performed.

RENESAS Low-Voltage Detection with a Low-Voltage Detection Circuit

| • I | Low-Voltage Dete | ection Coun | ter (LVD0 | CNT) Address: H'FFC3                                                    |         |
|-----|------------------|-------------|-----------|-------------------------------------------------------------------------|---------|
|     |                  | Initial     |           |                                                                         | Setting |
| Bit | Bit Name         | Value       | R/W       | Function                                                                | Value   |
| 7   | CNT7             | 0           | R         | LVDCNT is an 8-bit read-only up-counter. When a 1                       | _       |
| 6   | CNT6             | 0           | R         | is written to LVDE, LVDCNT starts counting. LVDCNT                      | _       |
| 5   | CNT5             | 0           | R         | increments using $\phi/4$ as the clock source. When                     | _       |
| 4   | CNT4             | 0           | R         | LVDCNT overflows from H'FF to H'00, the OVF bit of                      | _       |
| 3   | CNT3             | 0           | R         | LVDSR is set to 1, indicating that the internal                         |         |
| 2   | CNT2             | 0           | R         | reference voltage generation circuit became stable.                     | _       |
| 1   | CNT1             | 0           | R         | To use the LVD function, you must wait until this<br>counter overflows. | _       |
| 0   | CNT0             | 0           | R         | counter overnows.                                                       | _       |

| • T | imer Control/Sta | -                | W (TCSR |                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                  |
|-----|------------------|------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| Bit | Bit Name         | Initial<br>Value | R/W     | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Setting<br>Value |
| 7   | B6WI             | 1                | R       | Bit 6 Write Disable<br>Enables/disables writing of data to bit 6 of<br>TCSRW.<br>0: Enables writing to TCWE.<br>1: Disables writing to TCWE.                                                                                                                                                                                                                                                                                                                | 1                |
| 6   | TCWE             | 0                | R/(W)*  | Timer Counter W Write Enable<br>Enables/disables writing of data to TCW.<br>0: Disables writing to TCW.<br>1: Enables writing to TCW.                                                                                                                                                                                                                                                                                                                       | 0                |
| 5   | B4WI             | 1                | R       | Bit 4 Write Disable<br>Enables/disables writing of data to bit 4 of<br>TCSRW.<br>0: Enables writing to TCSRWE.<br>1: Disables writing to TCSRWE.                                                                                                                                                                                                                                                                                                            | 0                |
| 4   | TCSRWE           | 0                | R/(W)*  | Timer Control/Status Register W Write Enable<br>Enables/disables writing of data to bit 2 of<br>TCSRW.<br>0: Disables writing to WDON and WRST.<br>1: Enables writing to WDON and WRST.                                                                                                                                                                                                                                                                     | 1                |
| 3   | B2WI             | 1                | R       | Bit 2 Write Disable<br>Enables/disables writing of data to bit 2 of<br>TCSRW.<br>0: Enables writing to WDON.<br>1: Disables writing to WDON.                                                                                                                                                                                                                                                                                                                | 0                |
| 2   | WDON             | 1                | R/(W)*  | <ul> <li>Watchdog Timer On<br/>Enables/disables watchdog timer operation.</li> <li>0: Disables watchdog timer operation.</li> <li>[Clearing condition]</li> <li>If a reset is performed, or 0 is written to WDON<br/>when 0 is written to B2WI while TCSRWE is<br/>set to 1.</li> <li>1: Enables watchdog timer operation.</li> <li>[Setting condition]</li> <li>If 1 is written to WDON when 0 is written to<br/>B2WI while TCSRWE is set to 1.</li> </ul> | 0                |
| 1   | BOWI             | 1                | R       | Bit 0 Write Disable<br>Enables/disables writing to bit 0 of TCSRW.<br>0: Enables writing to WRST.<br>1: Disables writing to WRST.                                                                                                                                                                                                                                                                                                                           | 1                |

| R    | ENE                    | ES/ |      | H8/3812<br>ow-Voltage Detection with a Low-Voltage Detection                                                                                                                             | 24 Group |
|------|------------------------|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| 0    | WRST                   | 0   | R/W* | Watchdog Timer Reset<br>Indicates that TCW overflowed and that an internal<br>reset signal occurred.<br>[Clearing conditions]                                                            | 0        |
|      |                        |     |      | <ul> <li>(1) If a reset by the RES signal is performed.</li> <li>(2) If 0 is written to WRST when 0 is written to B0WI while TCSRWE is set to 1.</li> <li>[Setting condition]</li> </ul> |          |
| Note | ± \\ <b>A</b> / '\\' ' |     |      | If TCW overflows and an internal reset signal is generated.                                                                                                                              |          |

Note: \* Writing is enabled only when the write conditions are satisfied.

| • S | ystem Control Ro |                  | YSCR1) | Address: H'FFF0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                  |
|-----|------------------|------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| Bit | Bit Name         | Initial<br>Value | R/W    | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Setting<br>Value |
| 7   | SSBY             | 0                | R/W    | Software Standby<br>Specifies a transition to the standby mode or the<br>watch mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1                |
|     |                  |                  |        | 0: Specifies a transition to the sleep mode after<br>the SLEEP instruction has been executed in<br>the active mode. Alternatively, specifies a<br>transition to the sub-sleep mode after the<br>SLEEP instruction has been executed in the<br>sub-active mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                  |
|     |                  |                  |        | <ol> <li>Specifies a transition to the standby mode or<br/>the watch mode after the SLEEP instruction<br/>has been executed in the active mode.<br/>Alternatively, specifies a transition to the watch<br/>mode after the SLEEP instruction has been<br/>executed in the sub-active mode.</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                  |
| 6   | STS2             | 0                | R/W    | Standby Timer Select 2 to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0                |
| 5   | STS1             | 0                | R/W    | Specifies the time during which the CPU and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1                |
| 4   | STS0             | 0                | R/W    | <ul> <li>peripheral functions must wait until the H8/38124</li> <li>cancels the standby mode or the watch mode and then switches to the active mode with a specified interrupt. Specify this standby time so that it is equal to or greater than the oscillation stabilization time that is determined by the operating frequency.</li> <li>000: Standby time = 8,192 states</li> <li>001: Standby time = 16,384 states</li> <li>010: Standby time = 65,536 states</li> <li>100: Standby time = 131,072 states</li> <li>101: Standby time = 2 states</li> <li>111: Standby time = 8 states</li> <li>112: Standby time = 16 states</li> <li>113: Standby time = 16 states</li> <li>114: Standby time = 16 states</li> <li>115: Standby time = 16 states</li> <li>116: Standby time = 16 states</li> <li>117: Standby time = 16 states</li> <li>118: Standby time = 16 states</li> <li>119: Standby time = 16 states</li> <li>111: Standby time = 16</li></ul> | 1                |
| 3   | LSON             | 0                | R/W    | <ul> <li>Low Speed On Flag</li> <li>Selects whether to use the system clock (φ) or the sub-clock (φsub) as the CPU operating clock when the watch mode is canceled. The CPU operating clock is determined by combinations of other control bits and interrupt inputs.</li> <li>0: Uses the system clock (φ) as the CPU operating clock.</li> <li>1: Uses the sub-clock (φsub) as the CPU operating clock.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0                |



| Bit | Bit Name | Initial<br>Value | R/W | Function                                                                                                                                                                                                                                                           | Setting<br>Value |
|-----|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| 1   | MA1      | 1                | R/W | Active (Medium-Speed) Mode Clock Select                                                                                                                                                                                                                            | 1                |
| 0   | MAO      | 1                | R/W | Selects an active or sleep (medium-speed) mode<br>operating clock. Writing a value to MA1 and MA0<br>is valid only in the active (high-speed) mode or the<br>sub-active mode.<br>00: $\phi$ osc/16<br>01: $\phi$ osc/32<br>10: $\phi$ osc/64<br>11: $\phi$ osc/128 | 1                |

| • S | ystem Control R | •                | YSCR2) | Address: H'FFF1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                  |
|-----|-----------------|------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| Bit | Bit Name        | Initial<br>Value | R/W    | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Setting<br>Value |
| 4   | NESEL           | 1                | R/W    | <ul> <li>Noise Elimination Sampling Frequency Select<br/>Selects the watch clock (φw) generated by a sub-<br/>clock oscillator or the OSC clock (φosc) generated<br/>by a system clock oscillator to sample<br/>frequencies. If φosc is 2 to 20 MHz, 0 is set.</li> <li>0: Uses the φosc divide-by-16 to sample<br/>frequencies.</li> <li>1: Uses the φosc divide-by-4 to sample<br/>frequencies.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0                |
| 3   | DTON            | 0                | R/W    | <ul> <li>Direct Transfer On Flag</li> <li>Specifies whether to permit direct transition between the active (high-speed) mode, the active (medium-speed) mode, and the sub-active mode when the SLEEP instruction is executed. The operating mode switched to after the SLEEP instruction is executed is determined from combinations of the control bits other than this bit.</li> <li>0: (1) Switches to the standby mode, watch mode, or sleep mode when the SLEEP instruction is executed in the active mode.</li> <li>(2) Switches to the watch mode or the sleep mode when the SLEEP instruction is executed in the active mode.</li> <li>1: (1) Directly switches to the active (medium-speed) mode (when SSBY = 0, MSON = 1, and LSON = 0) or the sub-active mode (when SSBY = 1, TMA3 = 1, and LSON = 1) when the SLEEP instruction is executed in the active (high-speed) mode.</li> <li>(2) Directly switches to the active (high-speed) mode (when SSBY = 0, MSON = 1, and LSON = 0) or the sub-active mode (when SSBY = 1, TMA3 = 1, and LSON = 1) when the SLEEP instruction is executed in the active (high-speed) mode.</li> <li>(3) Directly switches to the active (high-speed) mode (when SSBY = 1, TMA3 = 1, TMA3 = 1, LSON = 0, and MSON = 0) or the active (medium-speed) mode.</li> <li>(3) Directly switches to the active (high-speed) mode (when SSBY = 1, TMA3 = 1, LSON = 0, and MSON = 1) when the SLEEP instruction is executed in the active (medium-speed) mode (SBP = 1, TMA3 = 1, LSON = 0, and MSON = 1) when the SLEEP instruction is executed in the sub-active mode.</li> </ul> | 0                |

| Bit | Bit Name | Initial<br>Value | R/W | Function                                                                                                                                                                                                     | Setting<br>Value |
|-----|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| 2   | MSON     | 0                | R/W | Middle Speed On Flag<br>Selects whether to operate the system in the<br>active (high-speed) mode or in the active<br>(medium-speed) mode after the standby mode,<br>watch mode, and sleep mode are canceled. | 0                |
|     |          |                  |     | <ol> <li>Operates the system in the active (high-speed) mode.</li> <li>Operates the system in the active (medium-speed) mode.</li> </ol>                                                                     |                  |
| 1   | SA1      | 0                | R/W | Sub-Active Mode Clock Select                                                                                                                                                                                 | 0                |
| 0   | SA0      | 0                | R/W | Selects a CPU operating clock for the sub-active<br>mode. The SA1 and SA0 values are not updated<br>even if data is written in the sub-active mode.<br>00: $\phi$ w/8<br>01: $\phi$ w/4<br>1x: $\phi$ w/2    | 0                |
|     |          |                  |     | Note: x: Don't care                                                                                                                                                                                          |                  |

| • Clock Stop Register 1 (CKSTPR1) |          |         |     | Address: H'FFFA                                                                |         |
|-----------------------------------|----------|---------|-----|--------------------------------------------------------------------------------|---------|
|                                   |          | Initial |     |                                                                                | Setting |
| Bit                               | Bit Name | Value   | R/W | Function                                                                       | Value   |
| 5                                 | S32CKSTP | 1       | R/W | SCI3 Module Standby Mode Control                                               | 0       |
|                                   |          |         |     | <ol><li>Sets SCI3 to the module standby mode.</li></ol>                        |         |
|                                   |          |         |     | 1: Cancels the module standby mode for SCI3.                                   |         |
| 4                                 | ADCKSTP  | 1       | R/W | A/D Converter Module Standby Mode Control                                      | 0       |
|                                   |          |         |     | <ol> <li>Sets the A/D converter to the module standby<br/>mode.</li> </ol>     |         |
|                                   |          |         |     | <ol> <li>Cancels the module standby mode for the A/D<br/>converter.</li> </ol> |         |
| 3                                 | TGCKSTP  | 1       | R/W | Timer G Module Standby Mode Control                                            | 0       |
|                                   |          |         |     | 0: Sets timer G to the module standby mode.                                    |         |
|                                   |          |         |     | 1: Cancels the module standby mode for timer G.                                |         |
| 2                                 | TFCKSTP  | 1       | R/W | Timer F Module Standby Mode Control                                            | 0       |
|                                   |          |         |     | 0: Sets timer F to the module standby mode.                                    |         |
|                                   |          |         |     | 1: Cancels the module standby mode for timer F.                                |         |
| 1                                 | TCCKSTP  | 1       | R/W | Timer C Module Standby Mode Control                                            | 0       |
|                                   |          |         |     | 0: Sets timer C to the module standby mode.                                    |         |
|                                   |          |         |     | 1: Cancels the module standby mode for timer C.                                |         |
| 0                                 | TACKSTP  | 1       | R/W | Timer A Module Standby Mode Control                                            | 0       |
|                                   |          |         |     | 0: Sets timer A to the module standby mode.                                    |         |
|                                   |          |         |     | 1: Cancels the module standby mode for timer A.                                |         |
|                                   |          |         |     |                                                                                |         |

| • Clock Stop Register 2 (CKSTPR2) |          |                  |     | Address: H'FFFB                              |                  |
|-----------------------------------|----------|------------------|-----|----------------------------------------------|------------------|
| Bit                               | Bit Name | Initial<br>Value | R/W | Function                                     | Setting<br>Value |
| 7                                 | LVDCKSTP | 1                | R/W | LVD Module Standby Mode Control              | 1                |
|                                   |          |                  |     | 0: Sets LVD to the module standby mode.      |                  |
|                                   |          |                  |     | 1: Cancels the module standby mode for LVD.  |                  |
| 4                                 | PW2CKSTP | 1                | R/W | PWM2 Module Standby Mode Control             | 0                |
|                                   |          |                  |     | 0: Sets PWM2 to the module standby mode.     |                  |
|                                   |          |                  |     | 1: Cancels the module standby mode for PWM2. |                  |
| 3                                 | AECKSTP  | 1                | R/W | AEC Module Standby Mode Control              | 0                |
|                                   |          |                  |     | 0: Sets AEC to the module standby mode.      |                  |
|                                   |          |                  |     | 1: Cancels the module standby mode for AEC.  |                  |
| 2                                 | WDCKSTP  | 1                | R/W | WDT Module Standby Mode Control              | 0                |
|                                   |          |                  |     | 0: Sets WDT to the module standby mode.      |                  |
|                                   |          |                  |     | 1: Cancels the module standby mode for WDT.  |                  |
| 1                                 | PW1CKSTP | 1                | R/W | PWM1 Module Standby Mode Control             | 0                |
|                                   |          |                  |     | 0: Sets PWM1 to the module standby mode.     |                  |
|                                   |          |                  |     | 1: Cancels the module standby mode for PWM1. |                  |
| 0                                 | LDCKSTP  | 1                | R/W | LCD Module Standby Mode Control              | 0                |
|                                   |          |                  |     | 0: Sets LCD to the module standby mode.      |                  |
|                                   |          |                  |     | 1: Cancels the module standby mode for LCD.  |                  |

| • P | ort Data Registe | r 9 (PDR9)       |     |                                                                         | Address: H'FFDC |                  |
|-----|------------------|------------------|-----|-------------------------------------------------------------------------|-----------------|------------------|
| Bit | Bit Name         | Initial<br>Value | R/W | Function                                                                |                 | Setting<br>Value |
| 0   | P90              | 1                | R/W | P90 Data Register<br>0: P90 pin output is 0.<br>1: P90 pin output is 1. |                 | 0                |

#### 4.3 RAM Usage

The RAM usage in this sample task is described in table 3.

#### Table 3 RAM Used

| Variable Name | Description  | Amount of Memory | Function Name  |
|---------------|--------------|------------------|----------------|
| flags         | Flag storage | 1 byte           | main, int_irq0 |

| • Flags Addre |          |               | Address: H'FB80                                                        |
|---------------|----------|---------------|------------------------------------------------------------------------|
| Bit           | Bit Name | Initial Value | Description                                                            |
| 7             | lvddonf  | 0             | Flag indicating that a power-supply voltage drop interrupt<br>occurred |
| 6             |          | 0             | Unused                                                                 |
| 5             | —        | 0             |                                                                        |
| 4             | —        | 0             |                                                                        |
| 3             |          | 0             |                                                                        |
| 2             | _        | 0             |                                                                        |
| 1             | _        | 0             |                                                                        |
| 0             |          | 0             |                                                                        |

#### 5. Flowcharts

#### 5.1 main





### 5.2 int\_irq0



#### 5.3 Link Address Specifications

| Section Name | Address |
|--------------|---------|
| CVECT        | H'0000  |
| Р            | H'0100  |
| В            | H'FB80  |
|              |         |



### **Revision Record**

|      | Date      | Descript | tion                 |  |
|------|-----------|----------|----------------------|--|
| Rev. |           | Page     | Summary              |  |
| 1.00 | Sep.13.05 |          | First edition issued |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |

Keep safety first in your circuit designs!

1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.

Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any thirdparty's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).

- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.