## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



## **H8SX Family**

## PPG Non-Overlapping (Unit 1) – DTC Transfer –

#### Introduction

This application note describes using the non-overlapping operation mode of the programmable pulse generator (PPG) function to produce pulse output. In addition, the data transfer controller (DTC) is used to transfer the next unit of data as pulse output.

Coordinated operation with the DTC reduces the load on the CPU, enabling transfer of the next unit of data as the pulse output.

### **Target Devices**

H8SX/1648 Group, H8SX/1648A Group, H8SX/1648L Group, H8SX/1648G Group, H8SX/1648H Group

#### **Preface**

This program can be used with other H8SX Family MCUs that have the same internal I/O registers as the devices on which operation has been confirmed.

Check the latest version of the manual for any additions and modifications to functions. Careful evaluation is recommended before using this application note.

#### **Contents**

| 1. | Specifications        | 2  |
|----|-----------------------|----|
|    |                       |    |
|    | Applicable Conditions |    |
| 3. | Functions Used        | 4  |
| 4. | Operation             | 7  |
| 5. | Software Description  | 8  |
| 6. | Notes                 | 18 |
| 7. | Reference Documents   | 18 |



### 1. Specifications

The specifications of this application note cover using the PPG function and DTC transfer to generate pulse output for 16 bytes of data. Then the DTC performs a repeat transfer and pulse output is generated for 16 bytes of data a second time

Figure 1 shows an overview of the operations described in this application note. The detailed specifications for the perations described in this application note are listed below.

- The PPG pulse output group used is group 4 (pins PO16 to PO19).
- Non-overlapping operation in direct output mode is used for PPG pulse output.
- The 16-bit timer pulse unit (TPU) channel 6 compare match is used as the PPG activation source.
- The TPU compare match A period is set to 20 μs.
- The TPU compare match B period is set to 40 μs.
- The TPU output compare match A is used as the DTC activation source.
- The repeat transfer mode of the DTC is used to transfer 16 bytes of data to the next data register (NDR) of the PPG.
- The data transferred by the DTC consists of 16 bytes as follows: H'00, H'11, H'22, ..., H'DD, H'EE, H'FF.



Figure 1 Operation Overview



## 2. Applicable Conditions

Table 1 Applicable Conditions

| Item                      | Description                    |                                   |  |  |  |
|---------------------------|--------------------------------|-----------------------------------|--|--|--|
| Operating frequency       | Input clock:                   | 12.5 MHz                          |  |  |  |
|                           | System clock(Iφ):              | 50 MHz (12.5 MHz multiplied by 4) |  |  |  |
|                           | Peripheral module clock (Pφ):  | 25 MHz (12.5 MHz multiplied by 2) |  |  |  |
|                           | External bus clock (Bφ):       | 50 MHz (12.5 MHz multiplied by 4) |  |  |  |
| Operating voltage         | 3.3V                           |                                   |  |  |  |
| Operating mode            | Mode 7 (MD2 = 1, MD1 = 1, M    | D0 = 1)                           |  |  |  |
| Integrated development    | High-performance Embedded      | Workshop (HEW) Ver.4.04.01        |  |  |  |
| environment               |                                |                                   |  |  |  |
| C/C++ compiler            | Renesas Technology             |                                   |  |  |  |
|                           | H8S/300, H8/300 C/C++ Comp     | oiler (V6.02.00)                  |  |  |  |
| Compile options           | -cpu = H8SXA:24MD, -optimize   | e = 1                             |  |  |  |
| Optimizing linkage editor | Renesas Technology             |                                   |  |  |  |
|                           | Optimizing Linkage Editor (V9. | 03.00)                            |  |  |  |
| Linker options            | start = start = PResetPRG,PIn  | tPRG/0400,                        |  |  |  |
|                           | P,C\$DSEC,C\$BSEC,D            | (0800,                            |  |  |  |
|                           | CDTCV/02690                    |                                   |  |  |  |
|                           | B,R/0FF2000,                   |                                   |  |  |  |
|                           | S/0FFBE00                      |                                   |  |  |  |



#### 3. Functions Used

#### 3.1 Programmable Pulse Generator

The programmable pulse generator (PPG) generates pulse output by using the 16-bit timer pulse unit (TPU) as a time base. The PPG comprises 4-bit units (groups 7 to 0) that can operate either simultaneously or independently.

Figure 2 shows a schematic diagram of the PPG. PPG pulse output is enabled when the corresponding bits in the next data enable register (NDER) are set to 1. An initial output value is determined by its corresponding the output data register (PODR) initial setting. When the compare match event specified by the PPG output control register PCR occurs, the corresponding the next data register (NDR) bit contents are transferred to PODR to update the output values. Sequential output of data of up to 16 bits is possible by writing new output data to NDR before the next compare match.



Figure 2 Schematic Diagram of PPG



#### 3.2 Non-Overlapping Pulse Output

During non-overlapping operation, transfer from NDR to PODR is performed as follows:

- At compare match A, the NDR bits are always transferred to PODR.
- At compare match B, the NDR bits are transferred only if their value is 0. The NDR bits are not transferred if their value is 1.

Figure 3 illustrates the non-overlapping pulse output operation.



Figure 3 Non-Overlapping Pulse Output

Therefore, 0 data can be transferred ahead of 1 data by making compare match B occur before compare match A.

The NDR contents should not be altered during the interval from compare match B to compare match A (the non-overlapping margin).

This can be accomplished by having the TGIA interrupt handling routine write the next data in NDR, or by having the TGIA interrupt activate the DTC or DMAC. Note, however, that the next data must be written before the next compare match B occurs.

Figure 4 shows the timing of this operation.



Figure 4 Non-Overlapping Operation and NDR Write Timing



## 3.3 PODR Output Values During Non-Overlapping Periods

Table 2 lists the PODR output values during the non-overlapping periods.

Table 2 PODR Output Truth Table During Non-Overlapping Periods (Direct Output Mode)

| Conditions                                            | Result                                      |                                               |
|-------------------------------------------------------|---------------------------------------------|-----------------------------------------------|
| Bit transferred to NDR at preceding TPU compare match | Bit transferred to NDR at TPU compare match | PODR bit output during non-overlapping period |
| 0                                                     | 0                                           | 0                                             |
| 0                                                     | 1                                           | 0                                             |
| 1                                                     | 0                                           | 0                                             |
| 1                                                     | 1                                           | 1                                             |



#### 4. Operation



Figure 5 Operation



## 5. Software Description

## 5.1 Symbolic Constants

#### Table 3 List of Symbolic Constants

| Constant Name    | Setting Value | Description             | Used by Functions |
|------------------|---------------|-------------------------|-------------------|
| MAX_PPG_DATA_CNT | 16            | Max. PPG<br>output data | _                 |
|                  |               |                         |                   |
|                  |               | count                   |                   |

#### 5.2 ROM Variables

#### Table 4 List of ROM Variables

| Type     | Variable Name      | Setting Value           | Description | Used by Functions |
|----------|--------------------|-------------------------|-------------|-------------------|
| const    | c_ppg_data         | 0x00, 0x11, 0x22, 0x33, | PPG output  | init              |
| unsigned | [MAX_PPG_DATA_CNT] | 0x44, 0x55, 0x66, 0x77, | data        |                   |
| char     |                    | 0x88, 0x99, 0xAA, 0xBB, |             |                   |
|          |                    | 0xCC, 0xDD, 0xEE, 0xFF  |             |                   |

#### 5.3 List of Functions

#### Table 5 List of Functions

| <b>Function Name</b> | Description                                                                                                                                                                     |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PowerON_Reset        | <ul> <li>Initial settings function         Initializes status pointer (SP), sets interrupt mask bits, sets uninitialized/initialized data, calls main function.     </li> </ul> |
| main                 | Main function     Calls init function and starts TPU operation.                                                                                                                 |
| init                 | I/O register initialization function     Initializes registers.                                                                                                                 |



#### 5.4 Functions

#### 5.4.1 PowerON\_Reset Function

(1) Functional Overview

The PowerON\_Reset function initializes the status pointer (SP) and uses embedded functions and standard library functions to set interrupt mask bits and set uninitialized/initialized data. Then it calls the main function.

- (2) Arguments
  - None
- (3) Returned values

None

(4) Flowchart



Figure 6 Flowchart (PowerON\_Reset)



#### 5.4.2 main Function

(1) Functional Overview

The main function calls the init function to initialize registers and starts the TPU.

(2) Arguments

None

(3) Returned values

None

(4) Description of internal registers used

The internal I/O registers used by this function are shown below. Note that the setting values shown are those used in this sample task and differ from the initial values.

• Timer Start Register (TSTRB) - Number of bits: 8, Address: H'FFFB00

|     |          | Set   |     |                                                  |
|-----|----------|-------|-----|--------------------------------------------------|
| Bit | Bit Name | Value | R/W | Descriptions                                     |
| 0   | CST0     | 1     | R/W | Counter Start 0                                  |
|     |          |       |     | This bit selects operation or stoppage for TCNT. |
|     |          |       |     | 1: TCNT6 performs count operation                |

#### (5) Flowchart



Figure 7 Flowchart (main)



#### 5.4.3 init Function

(1) Functional Overview

The init function initializes various registers.

(2) Arguments

None

(3) Returned values

None

(4) Description of internal registers used

The internal I/O registers used by this function are shown below. Note that the setting values shown are those used in this sample task and differ from the initial values.

• System Clock Control Register (SCKCR) - Number of bits: 16, Address: H'FFFDC4

|     |          | Set   |     |                                                                     |
|-----|----------|-------|-----|---------------------------------------------------------------------|
| Bit | Bit Name | Value | R/W | Descriptions                                                        |
| 10  | ICK2     | 0     | R/W | System Clock (I  ) Select                                           |
| 9   | ICK1     | 0     | R/W | These bits select the frequency of the system clock provided to the |
| 8   | ICK0     | 0     | R/W | CPU, DMAC, and DTC.                                                 |
|     |          |       |     | 000: Input clock × 4                                                |
| 6   | PCK2     | 0     | R/W | Peripheral Module Clock (Pφ) Select                                 |
| 5   | PCK1     | 0     | R/W | These bits select the frequency of the peripheral module clock.     |
| 4   | PCK0     | 1     | R/W | 001: Input clock × 2                                                |
| 2   | BCK2     | 0     | R/W | External Bus Clock (Βφ) Select                                      |
| 1   | BCK1     | 0     | R/W | These bits select the frequency of the external bus clock.          |
| 0   | BCK0     | 0     | R/W | 000: Input clock × 4                                                |

- MSTPCRA controls the module stop mode. Setting a bit to 1 makes the corresponding module enter the module stop state, and clearing the bit to 0 clears the module stop state.
- Module Stop Control Register A (MSTPCRA) Number of bits: 16, Address: H'FFFDC8

| Bit | Bit Name | Set<br>Value | R/W | Descriptions                                                                                                                                                                                                                                                                                                                                                  |
|-----|----------|--------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15  | ACSE     | 0            | R/W | All-Module-Clock-Stop Mode Enable Enables/disables all-module-clock-stop state for reducing current consumption by stopping the bus controller and I/O ports operations when the CPU executes the SLEEP instruction after module stop state has been set for all the on-chip peripheral modules controlled by MSTPCR.  0: All-module-clock-stop mode disabled |
| 1   | MSTPA1   | 0            | R/W | 16-bit timer pulse unit (TPU channels 11 to 6)                                                                                                                                                                                                                                                                                                                |

• MSTPCRC controls the module stop mode. Setting a bit to 1 makes the corresponding module enter the module stop state, and clearing the bit to 0 clears the module stop state.

• Module Stop Control Register C (MSTPCRC) - Number of bits: 16, Address: H'FFFDCC

|     |          | Set   |     |                                                    |
|-----|----------|-------|-----|----------------------------------------------------|
| Bit | Bit Name | Value | R/W | Descriptions                                       |
| 8   | MSTPC8   | 0     | R/W | Programmable pulse generator (PPG_1: PO31 to PO16) |

• Port Function Control Register D (PFCRD) - Number of bits: 8, Address: H'FFFBCD

|     |          | Set   |     |                                                             |
|-----|----------|-------|-----|-------------------------------------------------------------|
| Bit | Bit Name | Value | R/W | Descriptions                                                |
| 7   | PCJKE    | 1     | R/W | Ports J and K Enable                                        |
|     |          |       |     | Enables or disables the port J and K pin functions.         |
|     |          |       |     | 1: Port s J and K are enabled (ports D and E are disabled). |

• Timer Start Register (TSTRB) - Number of bits: 8, Address: H'FFFB00

|     | Set      |       | Set |                                                  |
|-----|----------|-------|-----|--------------------------------------------------|
| Bit | Bit Name | Value | R/W | Descriptions                                     |
| 0   | CST0     | 0     | R/W | Counter Start 0                                  |
|     |          |       |     | This bit selects operation or stoppage for TCNT. |
|     |          |       |     | 0: TCNT6 count operation is stopped.             |

• Timer Status Register (TSR) - Number of bits: 8, Address: H'FFFB15

|     |          | Set   |       |                                                                                   |
|-----|----------|-------|-------|-----------------------------------------------------------------------------------|
| Bit | Bit Name | Value | R/W   | Descriptions                                                                      |
| 0   | TGFA     | 0     | R/(W) | Input Capture/Output Compare Match Flag A                                         |
|     |          |       |       | Status flag that indicates the occurrence of TGRA input capture or compare match. |
|     |          |       |       | [Clearing condition]                                                              |
|     |          |       |       | When 0 is written to TGFA after reading TGFA as 1                                 |

• Timer Control Register (TCR) - Number of bits: 8, Address: H'FFFB10

|     |          | Set   |     |                                                            |
|-----|----------|-------|-----|------------------------------------------------------------|
| Bit | Bit Name | Value | R/W | Descriptions                                               |
| 7   | CCLR2    | 0     | R/W | Counter Clear 2 to 0                                       |
| 6   | CCLR1    | 1     | R/W | These bits select the TCNT counter clearing source.        |
| 5   | CCLR0    | 0     | R/W | 010: TCNT is cleared at TGRB compare match /input capture. |
| 4   | CKEG1    | 0     | R/W | Clock Edge 1 and 0                                         |
| 3   | CKEG0    | 0     | R/W | These bits select the input clock edge.                    |
|     |          |       |     | 00: Internal clock counts at falling edge.                 |
| 2   | TPSC2    | 0     | R/W | Timer Prescaler 2 to 0                                     |
| 1   | TPSC1    | 0     | R/W | These bits select the TCNT counter clock.                  |
| 0   | TPSC0    | 0     | R/W | 000: Internal clock counts on Pφ/1.                        |



• Timer Mode Register (TMDR) - Number of bits: 8, Address: H'FFFB11

|     |          | Set   |     |                                                            |
|-----|----------|-------|-----|------------------------------------------------------------|
| Bit | Bit Name | Value | R/W | Descriptions                                               |
| 5   | BFB      | 0     | R/W | Buffer Operation B                                         |
|     |          |       |     | Specifies whether TGRB is to normally operate, or TGRB and |
|     |          |       |     | TGRD are to be used together for buffer operation.         |
|     |          |       |     | 0: TGRB operates normally                                  |
| 4   | BFA      | 0     | R/W | Buffer Operation A                                         |
|     |          |       |     | Specifies whether TGRA is to normally operate, or TGRA and |
|     |          |       |     | TGRC are to be used together for buffer operation.         |
|     |          |       |     | 0: TGRA operates normally                                  |
| 3   | MD3      | 0     | R/W | Modes 3 to 0                                               |
| 2   | MD2      | 0     | R/W | Set the timer operating mode.                              |
| 1   | MD1      | 0     | R/W | 0000: Operates normally                                    |
| 0   | MD0      | 0     | R/W |                                                            |

• Timer I/O Control Register H (TIORH) - Number of bits: 8, Address: H'FFFB12

|     |          | Set   |     |                                                                     |
|-----|----------|-------|-----|---------------------------------------------------------------------|
| Bit | Bit Name | Value | R/W | Descriptions                                                        |
| 7   | IOB3     | 0     | R/W | I/O Control B3 to B0                                                |
| 6   | IOB2     | 1     | R/W | These bits specify the function of TGRB.                            |
| 5   | IOB1     | 1     | R/W | 0111: TIOCB pin initial output value is 1, toggle output at compare |
| 4   | IOB0     | 1     | R/W | match.                                                              |
| 3   | IOA3     | 0     | R/W | I/O Control A3 to A0                                                |
| 2   | IOA2     | 1     | R/W | These bits specify the function of TGRA.                            |
| 1   | IOA1     | 1     | R/W | 0111: TIOCA pin initial output value is 1, toggle output at compare |
| 0   | IOA0     | 1     | R/W | match.                                                              |

• Timer I/O Control Register L (TIORL) - Number of bits: 8, Address: H'FFFB13

|     |          | Set   |     |                                                                     |
|-----|----------|-------|-----|---------------------------------------------------------------------|
| Bit | Bit Name | Value | R/W | Descriptions                                                        |
| 7   | IOD3     | 0     | R/W | I/O Control B3 to B0                                                |
| 6   | IOD2     | 1     | R/W | These bits specify the function of TGRD.                            |
| 5   | IOD1     | 1     | R/W | 0111: TIOCD pin initial output value is 1, toggle output at compare |
| 4   | IOD0     | 1     | R/W | match.                                                              |
| 3   | IOC3     | 0     | R/W | I/O Control A3 to A0                                                |
| 2   | IOC2     | 1     | R/W | These bits specify the function of TGRC.                            |
| 1   | IOC1     | 1     | R/W | 0111: TIOCC pin initial output value is 1, toggle output at compare |
| 0   | IOC0     | 1     | R/W | match.                                                              |

• Timer Interrupt Enable Register (TIER) - Number of bits: 8, Address: H'FFFB14

|     |          | Set   |     |                                                                 |
|-----|----------|-------|-----|-----------------------------------------------------------------|
| Bit | Bit Name | Value | R/W | Descriptions                                                    |
| 0   | TGIEA    | 1     | R/W | TGR Interrupt Enable A                                          |
|     |          |       |     | Enables/disables interrupt requests (TGIA) by the TGFA bit when |
|     |          |       |     | the TGFA bit in TSR is set to 1.                                |
|     |          |       |     | 1: Interrupt requests (TGIA) by TGFA bit enabled                |

• Timer Counter (TCNT) - Number of bits: 16, Address: H'FFFB16

Function: TCNT is a 16-bit readable/writable counter.

Setting value: H'0000

• Timer General Register A (TGRA) - Number of bits: 8, Address: H'FFFB18

Function: TGRA is a 16-bit readable/writable register that functions as both an output compare and an input capture

register.

Setting value: H'01F3 (period: 20 µs)

• Timer General Register B (TGRB) - Number of bits: 8, Address: H'FFFB1A

Function: TGRB is a 16-bit readable/writable register that functions as both an output compare and an input capture

register.

Setting value: H'03E7 (period: 40 µs)

• Timer Synchronization Register (TSYRB) - Number of bits: 8, Address: H'FFFB01

|     |          | Set   |     |                                                         |
|-----|----------|-------|-----|---------------------------------------------------------|
| Bit | Bit Name | Value | R/W | Descriptions                                            |
| 0   | SYNC0    | 0     | R/W | Timer Synchronization 6                                 |
|     |          |       |     | This bit selects whether operation is independent of or |
|     |          |       |     | synchronized with other channels.                       |
|     |          |       |     | 0: TCNT6 operates independently.                        |

• Output Data Register L (PODRL) - Number of bits: 8, Address: H'FFF63B

Function: PODRL stores pulse output values.

Setting value: H'00

Next Data Enable Register H (NDERH) - Number of bits: 8, Address: H'FFF638

Function: NDERH selects the PPG pulse output pin on a bit-by-bit basis. When a bit is set to 1, the value in the corresponding NDRH bit is transferred to PODRH by the selected output trigger. Values are not

transferred from NDRH to PODRH for bits cleared to 0.

Setting value: H'00

• Next Data Enable Register L (NDERL) - Number of bits: 8, Address: H'FFF639

Function: NDERL selects the PPG pulse output pin on a bit-by-bit basis. When a bit is set to 1, the value in the corresponding NDRL bit is transferred to PODRL by the selected output trigger. Values are not

transferred from NDRL to PODRL for bits cleared to 0.

Setting value: H'0F

PPG Output Control Register (PCR) - Number of bits: 8, Address: H'FFF636

|     |          | Set   |     |                                                               |
|-----|----------|-------|-----|---------------------------------------------------------------|
| Bit | Bit Name | Value | R/W | Descriptions                                                  |
| 1   | G0CMS1   | 0     | R/W | Group 4 Compare Match Select 1 and 0                          |
| 0   | G0CMS0   | 0     | R/W | These bits select the output trigger of pulse output group 0. |
|     |          |       |     | 00: Compare match in TPU channel 6                            |

• PPG Output Mode Register (PMR) - Number of bits: 8, Address: H'FFF637

|     |          | Set   |     |                                                                    |
|-----|----------|-------|-----|--------------------------------------------------------------------|
| Bit | Bit Name | Value | R/W | Descriptions                                                       |
| 4   | G0INV    | 1     | R/W | Group 4 Inversion                                                  |
|     |          |       |     | This bit selects direct output or inverted output for pulse output |
|     |          |       |     | group 4.                                                           |
|     |          |       |     | 1: Direct output                                                   |
| 0   | G0NOV    | 1     | R/W | Group 4 Non-Overlap                                                |
|     |          |       |     | Selects normal or non-overlapping operation for pulse output group |
|     |          |       |     | 4.                                                                 |
|     |          |       |     | 1: Non-overlapping operation                                       |
|     |          |       |     | (output values updated by compare match A or B on the              |
|     |          |       |     | selected TPU channel)                                              |

• Next Data Register L (NDRL) - Number of bits: 8, Address: H'FFF63D

Function: NDRL stores the next data for pulse output. The NDR addresses differ depending on whether the pulse output groups have the same output trigger or different output triggers.

Setting value: H'0F

• DTC Vector Base Register (DTCVBR) - Number of bits: 32, Address: H'FFFD80 Function: DTCVBR is a 32-bit register that specifies the base address for vector table address calculation. Setting value: H'2000

• DTC Enable Register E (DTCERE) - Number of bits: 16, Address: H'FFFF28 Function: DTCER is a register that specifies the DTC activation interrupt source.

Setting value: H'0800 (interrupt source: TGI6A)

• DTC Source Address Register (SAR) - Number of bits: 32, Address: H'FFB000 (internal RAM area) Function: SAR is a 32-bit register that designates the source address of data to be transferred by the DTC. Setting value: c\_ppg\_data[0] address

• DTC Destination Address Register (DAR) - Number of bits: 32, Address: H'FFB004 (internal RAM area) Function: DAR is a 32-bit register that designates the destination address of data to be transferred by the DTC. Setting value: H'00FFF63D (NDRL register address)

• DTC Mode Register A (MRA) - Number of bits: 8, Address: H'FFB000 (internal RAM area)

|     |          | Set   |     |                                                 |
|-----|----------|-------|-----|-------------------------------------------------|
| Bit | Bit Name | Value | R/W | Descriptions                                    |
| 7   | MD1      | 0     | R/W | DTC Mode 1 and 0                                |
| 6   | MD0      | 1     | R/W | Specify DTC transfer mode.                      |
|     |          |       |     | 01: Repeat mode                                 |
| 5   | Sz1      | 0     | R/W | DTC Data Transfer Size 1 and 0                  |
| 4   | Sz0      | 0     | R/W | Specify the size of data to be transferred.     |
|     |          |       |     | 00: Byte-size transfer                          |
| 3   | SM1      | 1     | R/W | Source Address Mode 1 and 0                     |
| 2   | SM0      | 0     |     | Specify an SAR operation after a data transfer. |
|     |          |       |     | 10: SAR is incremented after a transfer         |

• DTC Mode Register B (MRB) - Number of bits: 8, Address: H'FFB004 (internal RAM area)

|     |          | Set   |     |                                                                    |
|-----|----------|-------|-----|--------------------------------------------------------------------|
| Bit | Bit Name | Value | R/W | Descriptions                                                       |
| 7   | CHNE     | 0     | R/W | DTC Chain Transfer Enable                                          |
|     |          |       |     | This bit enables or disables chain transfer.                       |
|     |          |       |     | 0: Chain transfer disabled                                         |
| 5   | DISEL    | 0     | R/W | DTC Interrupt Select                                               |
|     |          |       |     | When this bit is cleared to 0, an interrupt request is sent to the |
|     |          |       |     | CPU only when the specified data transfer ends.                    |
| 4   | DTS      | 1     | R/W | DTC Transfer Mode Select                                           |
|     |          |       |     | This bit specifies either the source or destination as the repeat  |
|     |          |       |     | area in repeat transfer mode.                                      |
|     |          |       |     | 1: Source specified as repeat area                                 |
| 3   | DM1      | 0     | R/W | Destination Address Mode 1 and 0                                   |
| 2   | DM0      | 0     | R/W | These bits specify the DAR operation after a data transfer.        |
|     |          |       |     | 0X: DAR is fixed.                                                  |

• DTC Transfer Counter Register A (CRA) - Number of bits: 16, Address: H'FFB008 (internal RAM area)
Function: CRA specifies the number of data transfers to be performed by the DTC. In repeat transfer mode, CRA is divided into two parts: the upper eight bits (CRAH) and the lower eight bits (CRAL).

Setting value: H'00FFF63D (NDRL register address)



(5) Flowchart



Figure 8 Flowchart (init)



#### 6. Notes

- (1) When using PPG1, always set TIOR in the TPU, which acts as the activation source, to toggle output at compare match and set PPG1 to output. For details, see the relevant hardware manual.
- (2) The address of the next data register (NDR) differs depending on whether the pulse output groups have the same output trigger or different output triggers. For details, see the relevant hardware manual.
- (3) When a conflict occurs between an overwrite (setting to 1 or 0) of the DTC enable register (DTCER) and the generation of a DTC activation source interrupt, activation of the DTC and interrupt exception processing by the CPU may both occur at the same time. In some cases, two interrupts may be generated at once. If there is a possibility of conflict between an overwrite of DTCER and generation of a DTC activation source interrupt, mask the interrupt when writing to DTCER. For details, see the relevant hardware manual or technical news/technical update.

#### 7. Reference Documents

- Hardware Manual H8SX/1648, H8SX/1648A, H8SX/1648L, H8SX/1648G, H8SX/1648H Group Hardware Manual (The latest version can be downloaded from the Renesas Technology Web site.)
- Development Environment Manual H8S/300, H8/300 Series C/C++ Compiler Package User's Manual (The latest version can be downloaded from the Renesas Technology Web site.)
- Technical News/Technical Updates
   (The latest information can be downloaded from the Renesas Technology Web site.)



### **Website and Support**

Renesas Technology Website <a href="http://www.renesas.com/">http://www.renesas.com/</a>

Inquiries

 $\frac{http://www.renesas.com/inquiry}{csc@renesas.com}$ 

#### **Revision Record**

#### Description

| Rev. | Date      | Page         | Summary              |
|------|-----------|--------------|----------------------|
| 1.00 | Jan.22.09 | <del>_</del> | First edition issued |

All trademarks and registered trademarks are the property of their respective owners.



Notes regarding these materials

- This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
- 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com)
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below:
  - (1) artificial life support devices or systems
  - (2) surgical implantations
  - (3) healthcare intervention (e.g., excision, administration of medication, etc.)
  - (4) any other purposes that pose a direct threat to human life
  - Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.
- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

© 2009. Renesas Technology Corp., All rights reserved.