# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# H8S/2200 Series

# Using 16-Bit Timer Pulse Unit to Produce PWM Output

# Introduction

PWM waveforms are output using the 16-bit timer pulse unit in PWM mode 2. The period and duty cycle can be set to desired values.

# Target Device

H8S/2215

# Contents

| 1. | Specifications           | . 2 |
|----|--------------------------|-----|
| 2. | Description of Functions | . 2 |
| 3. | Principles of Operation  | . 4 |
| 4. | Description of Software  | . 5 |
| 5. | Flowchart                | . 8 |



# 1. Specifications

- 1. As shown in figure 1, PWM waveforms of various duty cycles are output by changing the high-level width of the pulses.
- 2. In 16-MHz operation, the period of the PWM waveform can be set within the range from 250 ns to 16 µs.

The period f and duty cycle are set according to the following formulae.

```
f = (TGRA\_0 \text{ setting value } + 1) \times (1/(\phi/1))
When TGRA\_0 = 0x00FF,
f = (255 + 1) \times 62.5 \text{ ns}= 16 \text{ } \mu\text{s}
```

Duty cycle = (high-level pulse width ×  $(1/(\phi/1))/f$ ) × 100 % When TGRB\_0 = 0x0055, Duty cycle = (((85 + 1) × 62.5 µs)/16 µs) × 100 % = (5.38 µs/16 µs) × 100 % = 33.6 %



Figure 1.1 Example of PWM Pulse Output

#### 2. Description of Functions

- 1. Figure 2 shows a block diagram of the 16-bit timer pulse unit (TPU), and the following is the description for the block diagram:
  - The timer control register (TCR) controls settings for TCNT on each channel, such as counter clearing conditions based on TGR registers, etc.
  - The timer mode register (TMDR) sets operating mode, for example, normal operating mode and buffer operating mode, for each channel.
  - The timer I/O control register (TIOR: TIORH and TIORL) controls output signals by setting the initial output value and output value in compare-match/input-capture operation for each TGR.
  - The timer interrupt enable register (TIER) enables/disables interrupts for each channel.
  - The timer status register (TSR) indicates the status for each channel.
  - The timer counter (TCNT) is a 16-bit counter that can be read or written to. This counter is always accessed in 16-bit units.
  - The timer general registers (four registers from TGRA to TGRD) are 16-bit readable/writable registers that are
    used for output compare or input capture. These registers are always accessed in 16-bit units.
  - The timer start register (TSTR) selects to start or stop TCNT operation for channels 0 to 2.
  - The timer synchro register (TSYR) selects independent or synchronous operation of TCNTs on channels 0 to 2.

Note that the description above has focused on the channel 0 registers.





Figure 2.1 Block Diagram of TPU

2. Table 1 shows the assignment of functions used in this sample task.

#### Table 1 Assignment of Functions

| Elements | Description                                                                              |
|----------|------------------------------------------------------------------------------------------|
| TCR      | Controls TCNT for each channel (counter clearing condition, clock edge selection, etc.). |
| TMDR     | Sets the operating mode for each channel: normal operation, PWM operation, etc.          |
| TIOR     | Sets output level on compare-match, etc.                                                 |
| TIER     | Enables/disables interrupt requests.                                                     |
| TSR      | Consists of flags indicating overflow, input capture/output compare, etc.                |
| TCNT     | 16-bit counter that can be read or written to.                                           |
| TGR      | Registers used for input capture or output compare.                                      |
| TSTR     | Starts or stops counting by TCNT.                                                        |
| TSYR     | Selects independent operation or synchronous operation of TCNTs on channels 0 to 2.      |



# 3. Principles of Operation

Figure 3 illustrates the operation of this sample task. PWM waveforms of different duty cycles, which is obtained by varying the high-level widths, are output through the hardware and software processing shown in the figure.

- 1. The operating mode of the timer is set to PWM mode 2 with the pulse period set in TGRA\_0 and duty cycles in other TGRs. The initial output values and output levels are set in TIOR.
- 2. Synchronous operation of the timer counters and start of counting are set to initiate the PWM output operation.



Figure 3 PWM Pulse Output Operation



# 4. Description of Software

#### 4.1 Module

Table 2 describes the module used in this sample task.

#### Table 2 Description of Modules

| Module       | Label | Function                                                                               |
|--------------|-------|----------------------------------------------------------------------------------------|
| Main routine | main  | Synchronously clears TCNTs on channels 0 to 2, and outputs PWM waveforms as specified. |

# 4.2 Arguments

This sample program does not use arguments.

# 4.3 Internal Registers

The internal registers used in this sample task are described in table 3.

#### Table 3 Description of Internal Registers

| Register |              | Function                                                                                         |             | Setting |
|----------|--------------|--------------------------------------------------------------------------------------------------|-------------|---------|
| TCR_0    | CCLR2        | Timer Control Register_0 (Counter Clear 2 to 0)                                                  | H'FFFF10    | 0, 0, 1 |
|          | CCLR1        | When CCLR2, CCLR1 and CCLR0 = 001, TCNT is cleared on                                            | Bits 7 to 5 |         |
|          | CCLR0        | TGRA compare-match or input capture.                                                             |             |         |
|          | CKEG1        | Timer Control Register_0 (Clock Edge 1, 0)                                                       | H'FFFF10    | 0, 0    |
|          | CKEG0        | When CKEG1 and CKEG0 = 00, TCNT is incremented at the                                            | Bit 4       |         |
|          |              | rising edge.                                                                                     | Bit 3       |         |
|          |              | When CKEG1 and CKEG0 = 01, TCNT is incremented at the                                            |             |         |
|          |              | falling edge.                                                                                    |             |         |
|          |              | When CKEG1 and CKEG0 = 1X, TCNT is incremented at both                                           |             |         |
|          | <b>TDOOO</b> | edges (X: Don't care).                                                                           |             |         |
|          | TPSC2        | Timer Control Register_0 (Timer Prescaler 2 to 0)                                                | H'FFFF10    | 0, 0, 0 |
|          | TPSC1        | When TPSC2 to TPSC0 = 000, TCNT is incremented by the internal clock $t/1$                       | Bits 2 to 0 |         |
|          | TPSC0        | internal clock $\phi/1$ .                                                                        |             | 4 4     |
| TCR_1    | CCLR1        | Timer Control Register_1 (Counter Clear 1, 0)                                                    | H'FFFF20    | 1, 1    |
|          | CCLR0        | When CCLR1 and CCLR0 = 11, the TCNT of this channel is                                           | Bit 6       |         |
|          |              | cleared when TCNT on another channel which has been set up for synchronous operation is cleared. | BIT 5       |         |
|          | CKEG1        | • •                                                                                              | H'FFFF20    | 0, 0    |
|          | CKEG0        | When CKEG1 and CKEG0 = 00, TCNT is incremented at the                                            | Bit 4       |         |
|          |              | rising edge.                                                                                     | Bit 3       |         |
|          |              | When CKEG1 and CKEG0 = 01, TCNT is incremented at the                                            |             |         |
|          |              | falling edge.                                                                                    |             |         |
|          |              | When CKEG1 and CKEG0 = 1X, TCNT is incremented at both                                           |             |         |
|          |              | edges (X: Don't care).                                                                           |             |         |
|          | TPSC2        | Timer Control Register_1 (Timer Prescaler 2 to 0)                                                | H'FFFF20    | 0, 0, 0 |
|          | TPSC1        | When TPSC2 to TPSC0 = 000, TCNT is incremented by the                                            | Bits 2 to 0 |         |
|          | TPSC0        | internal clock ø/1.                                                                              |             |         |



| Register |              | Function                                                                         | Address                 | Setting       |
|----------|--------------|----------------------------------------------------------------------------------|-------------------------|---------------|
| TCR_2    |              | Timer Control Register_2 (Counter Clear 1, 0)                                    | H'FFFF30                | 1, 1          |
|          | CCLRC        | ) Same as TCR_1 above                                                            | Bit 6                   |               |
|          |              |                                                                                  | Bit 5                   |               |
|          |              | 1 Timer Control Register_2 (Clock Edge 1, 0)                                     | H'FFFF30                | 0, 0          |
|          | CKEG         | )Same as TCR_1 above                                                             | Bit 4                   |               |
|          | TDOOO        | Timer Central Degister, 2 (Timer Presseler 2 to 0)                               | Bit 3                   | 0.0.0         |
|          |              | Timer Control Register_2 (Timer Prescaler 2 to 0)<br>Same as TCR 1 above         | H'FFFF30<br>Bits 2 to 0 | 0, 0, 0       |
|          | TPSC         |                                                                                  | DIIS 2 10 0             |               |
| TMDR_0   | BF8          | Timer Mode Register 0 (Buffer Operation B)                                       | H'FFFF11                | 0             |
| IMBI(_0  | ыо           | When $BFB = 0$ , $TGRB$ performs normal operation.                               | Bit 5                   | 0             |
|          |              | When $BFB = 1$ , TGRB and TGRD perform buffer operation.                         | Dito                    |               |
|          | BFA          | Timer Mode Register 0 (Buffer Operation A)                                       | H'FFFF11                | 0             |
|          |              | When $BFA = 0$ , $TGRA$ performs normal operation.                               | Bit 4                   | •             |
|          |              | When BFA = 1, TGRA and TGRC perform buffer operation.                            |                         |               |
|          | MD3          | Timer Mode Register 0 (Mode 3 to 0)                                              | H'FFFF11                | 0, 0, 1, 1    |
|          | MD2          | When MD3 to MD0 = 0011, the timer operates in PWM mode 2.                        | Bits 3 to 0             |               |
|          | MD1          | Note: MD3 is a reserved bit. Only 0 should be written to this bit.               |                         |               |
|          | MD0          |                                                                                  |                         |               |
| TMDR_1   | MD3          | Timer Mode Register_1 (Mode 3 to 0)                                              | H'FFFF21                | 0, 0, 1, 1    |
|          | MD2          | Same as TMDR_0 above                                                             | Bits 3 to 0             |               |
|          | MD1          |                                                                                  |                         |               |
|          | MD0          |                                                                                  |                         |               |
| TMDR_2   | MD3          | Timer Mode Register_2 (Mode 3 to 0)                                              | H'FFFF31                | 0, 0, 1, 1    |
|          | MD2          | Same as TMDR_0 above                                                             | Bits 3 to 0             |               |
|          | MD1          |                                                                                  |                         |               |
|          | MD0          |                                                                                  |                         |               |
| TIORH_0  |              | Timer I/O Control Register H_0 (I/O Control B3 to B0)                            | H'FFFF12                | 0, 0, 1, 0    |
|          | IOB2         | Sets TGRB functions as follows:                                                  | Bits 7 to 4             |               |
|          | IOB1         | When IOB3 to IOB0 = 0010, the initial output is 0 and 1 is                       |                         |               |
|          |              | output on compare-match.                                                         |                         | 0.0.0.0       |
|          | IOA3         | Timer I/O Control Register H_0 (I/O Control A3 to A0)                            | H'FFFF12<br>Dite 2 to 0 | 0, 0, 0, 0    |
|          | IOA2<br>IOA1 | Sets TGRA functions as follows:<br>When IOA3 to IOA0 = 0000, output is disabled. | Bits 3 to 0             |               |
|          | IOA1         | When IOAS to IOA0 – 0000, output is disabled.                                    |                         |               |
| TIORL 0  | IOD3         | Timer I/O Control Register H 0 (I/O Control D3 to D0)                            | H'FFFF13                | 0, 0, 0, 0    |
| HORL_0   | IOD3         | Sets TGRD functions as follows:                                                  | Bits 7 to 4             | 0, 0, 0, 0    |
|          | IOD1         | When IOD3 to IOD0 = $0000$ , output is disabled.                                 |                         |               |
|          | IOD0         |                                                                                  |                         |               |
|          | IOC3         | Timer I/O Control Register H_0 (I/O Control C3 to C0)                            | H'FFFF13                | 0, 0, 0, 0    |
|          | IOC2         | Sets TGRC functions as follows:                                                  | Bits 3 to 0             | -, -, -, -, - |
|          | IOC1         | When IOC3 to IOC0 = $0000$ , output is disabled.                                 |                         |               |
|          | IOC0         | •                                                                                |                         |               |

# RENESAS

| Register |       | Function                                                                   | Address     | Setting    |
|----------|-------|----------------------------------------------------------------------------|-------------|------------|
| TIOR_1   | IOB3  | Timer I/O Control Register_1 (I/O Control B3 to B0)                        | H'FFFF22    | 0, 0, 1, 0 |
|          | IOB2  | Sets TGRB functions as follows:                                            | Bits 7 to 4 |            |
|          | IOB1  | When IOB3 to IOB0 = 0010, the initial output is 0 and 1 is                 |             |            |
|          | IOB0  | output on compare-match.                                                   |             |            |
|          | IOA3  | Timer I/O Control Register_1 (I/O Control A3 to A0)                        | H'FFFF22    | 0, 0, 1, 0 |
|          | IOA2  | Sets TGRA functions as follows:                                            | Bits 3 to 0 |            |
|          | IOA1  | When IOA3 to IOA0 = 0010, the initial output is 0 and 1 is                 |             |            |
|          | IOA0  | output on compare-match.                                                   |             |            |
| FIOR_2   | IOB3  | Timer I/O Control Register_2 (I/O Control B3 to B0)                        | H'FFFF32    | 0, 0, 1, 0 |
|          | IOB2  | Same as TIOR_1 above.                                                      | Bits 7 to 4 |            |
|          | IOB1  |                                                                            |             |            |
|          | IOB0  |                                                                            |             |            |
|          | IOA3  | Timer I/O Control Register_2 (I/O Control A3 to A0)                        | H'FFFF32    | 0, 0, 1, 0 |
|          | IOA2  | Same as TIOR_1 above.                                                      | Bits 3 to 0 |            |
|          | IOA1  |                                                                            |             |            |
|          | IOA0  | Times Original                                                             |             | 1 110000   |
| FCNT_0   |       | Timer Counter                                                              | H'FFFF16    | H'0000     |
|          |       | 16-bit counter that can be read or written to                              |             | 1 110000   |
| FCNT_1   |       | Timer Counter                                                              | H'FFFF20    | H'0000     |
|          |       | 16-bit counter that can be read or written to                              |             |            |
| CNT_2    |       | Timer Counter                                                              | H'FFFF36    | H'0000     |
|          |       | 16-bit counter that can be read or written to                              |             |            |
| FGRA_0   |       | Timer General Register A_0                                                 | H'FFFF18    | H'00FF     |
|          |       | 16-bit readable/writable register that is used for output compare          |             |            |
|          |       | or input capture                                                           |             |            |
| FGRB_0   |       | Timer General Register B_0                                                 | H'FFFF1A    | H'0055     |
|          |       | Same as above                                                              |             |            |
| FGRA_1   |       | Timer General Register A_1<br>Same as above                                | H'FFFF28    | H'00AA     |
|          |       |                                                                            |             | 110000     |
| FGRB_1   |       | Timer General Register B_1                                                 | H'FFFF2A    | H'00CC     |
|          |       | Same as above                                                              |             |            |
| FGRA_2   |       | Timer General Register A_2                                                 | H'FFFF38    | H'00DD     |
|          |       | Same as above                                                              |             |            |
| FGRB_2   |       | Timer General Register B_2                                                 | H'FFFF3A    | H'00EE     |
|          | 0070  | Same as above                                                              |             |            |
| TSTR     | CST2  | <b>o</b> (                                                                 | H'FFFEB0    | 1, 1, 1    |
|          | CST1  | When CSTn = 0, count operation of the corresponding TCNT is                | Bits 2 to 0 |            |
|          | CST0  | stopped. When $CST_{T} = 1$ , count exercises of the corresponding TCNT is |             |            |
|          |       | When CSTn = 1, count operation of the corresponding TCNT is performed.     |             |            |
|          |       | Note: Bits 7 to 3 are reserved. Only 0 should be written to these          |             |            |
|          |       | bits.                                                                      |             |            |
| TSYR     | SYNC  | 2 Timer Synchro Register (Timer Synchronization 2 to 0)                    | H'FFFEB1    | 1, 1, 1    |
|          |       | 1 When SYNCh = 0, the corresponding TCNTh operates                         | Bits 2 to 0 | 1, 1, 1    |
|          |       | ) independently.                                                           |             |            |
|          | 01100 | When SYNCn = 1, the corresponding TCNTn operates                           |             |            |
|          |       | synchronously.                                                             |             |            |



# 5. Flowchart

#### 1. Main routine





# **Revision Record**

| Rev. |              | Descript | lion                 |  |
|------|--------------|----------|----------------------|--|
|      | Date         | Page     | Summary              |  |
| 1.00 | Mar.16, 2004 |          | First edition issued |  |
|      |              |          |                      |  |
|      |              |          |                      |  |
|      |              |          |                      |  |
|      |              |          |                      |  |



#### Keep safety first in your circuit designs!

**〈ENESAS** 

1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.

Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any thirdparty's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).

- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.