# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# **H8S Family**

# 8-Bit Timer in Cascade Connection

### Introduction

This application note discusses the output compare operation when two channels of the 8-bit timer (TMR) are cascaded to function as a 16-bit timer.

# **Target Device**

H8S/2339

### **Contents**

| 1. | Specifications           | 2 |
|----|--------------------------|---|
| 2. | Applicable Conditions    | 3 |
| 3. | Description of Functions | 4 |
| 4. | Description of Operation | 6 |
| 5. | Description of Software  | 7 |
| 6. | Flowchart                | 9 |



### 1. Specifications

- The two channels of the 8-bit timer module are cascaded to function as a 16-bit timer, using channel 0 for the upper 8 bits and channel 1 for the lower 8 bits.
- Output pulse period is set in TCORA, and the count value for low-level output is set in TCORB.
- By the setting of TCR0, TCR1, TCSR0, and TCSR1, TCNT0 and TCNT1 are made to function as a 16-bit counter. A pulse signal with the duty cycle that is determined by TCORA and TCORB settings is output from TMO0 (pin 77).
- Period f and duty cycle are set according to the following formulae:

```
f = (TOCRA0 or TOCRA1 setting value + 1) × (1/(\phi/8)) Note: \phi = 19.6608 MHz In this sample task: f = (43690 + 1) × (1/(\phi/8)) \approx 17.777 ms Note: H'AAAA = 43690 Duty cycle = (High-level pulse width × (1/(\phi/8)))/f In this sample task: Duty cycle = ((((43690 + 1) - (13107 + 1)) × (1/(\phi/8)))/17.777 ms × 100% Note: H'3333 = 13107 = (12.444 ms/17.777 ms) × 100% \approx 70.5%
```



Figure 1 Example of TMR Pulse Output with Controllable Duty Cycle



# 2. Applicable Conditions

Table 1 Applicable Conditions

| Item                                                                  | Contents                          |                               |
|-----------------------------------------------------------------------|-----------------------------------|-------------------------------|
| Operating frequency                                                   | Input clock:                      | 19.6608 MHz                   |
|                                                                       | System clock:                     | 19.6608 MHz                   |
|                                                                       | Peripheral module clock:          | 19.6608 MHz                   |
|                                                                       | Bus master clock:                 | 19.6608 MHz                   |
| Operating mode                                                        | Mode 6 (MD2 = 1,MD1 = 1, MD0 = 0) |                               |
| Development tool                                                      | HEW Version 3.01 (release1)       |                               |
| C/C++ compiler H8S, H8/300 SERIES C/C++ Compiler Version 6.0.0.00.005 |                                   | Compiler Version 6.0.0.00.005 |
|                                                                       | Corp.)                            |                               |
| Compile options -cpu=2000a:24, -code = machinecode, -optimize=1       |                                   |                               |



# 3. Description of Functions

Figure 2 shows a block diagram of the 8-bit timer, and the following is the description of the registers of the 8-bit timer.

### 3.1 8-Bit Timer Registers

#### • Timer Counter (TCNT)

The timer counter (TCNT) is an 8-bit up counter that can be read or written to. TCNT0 and TCNT1 can be used together and can be word-accessed as a 16-bit register. The operating clock is selected by the CKS2 to CKS0 bits in TCR. TCNT can be cleared by an external reset input signal or a compare-match signal, either of which is selected by the CCLR1 and CCLR0 bits in TCR. When TCNT overflows (H'FF  $\rightarrow$  H'00), OVF in TCSR is set to 1. The initial value of TCNT is H'00.

#### • Time Constant Register A/B (TCORA/TCORB)

The time constant register A/B (TCORA/TCORB) is an 8-bit register that can be read or written to. TCORx0 and TCORx1 can also be used together as a 16-bit register and can be word-accessed. The TCORx value is always compared with TCNT and if they match, CMFA or CMFB in TCSR is set to 1. However, this comparison is disabled in T2 state of a write cycle to TCORx. These match signals (compare-match x) can be used in combination with the settings of OS3 to OS0 bits in TCSR to control the timer output from the TMO0 pin. The initial value of TCORx is H'FF.

#### • Timer Control Register (TCR)

The timer control register (TCR) selects TCNT input clock, specifies TCNT clearing condition, and controls interrupt requests.

#### • Timer Control/Status Register (TCSR)

The timer control/status register (TCSR) contains status flags and controls output on compare-match.

#### • Operation in Cascade Connection

When the CKS2 to CKS0 bits in TCR0 are set to B'100, the timer functions as a single 16-bit timer with channel 0 assigned to the upper 8 bits and channel 1 assigned to the lower 8 bits.

- Setting of Compare-Match Flags
- The CMF flag in TCSR0 is set to 1 when a 16-bit compare-match occurs.
- The CMF flag in TCSR1 is set to 1 when a lower 8-bit compare-match occurs.

#### Counter Clearing Specification

- If the CCLR1 and CCLR0 bits in TCR0 have been set for counter clear on compare-match, the 16-bit counter (TCNT0 and TCNT1 together) is cleared when a 16-bit compare-match occurs. The 16-bit counter (TCNT0 and TCNT1 together) is also cleared when counter clearing by the TMRI0 pin has been set.
- The settings of the CCLR1 and CCLR0 bits in TCR1 are ignored. The lower 8 bits of the counter alone cannot be cleared.

#### Pin Output

- Control of output from the TMO0 pin by the OS3 to OS0 bits in TCSR0 is in accordance with the 16-bit compare-match conditions.
- Control of output from the TMO1 pin by the OS3 to OS0 bits in TCSR1 is in accordance with the lower 8-bit compare-match conditions.





Figure 2 Block Diagram of 8-Bit Timer



### 4. Description of Operation

Figure 3 illustrates the operation of this sample task. A pulse signal of a specified duty cycle is output using the TMR's compare-match function through the hardware and software processing shown in the figure.

- 1. The period count value H'AAAA is set in TCORA, and low-level output count value H'3333 is set in TCORB. Pulses are output according to values in TCORA and TCORB, which are controlled by TCR and TCSR.
- 2. Any desired low-level output width (this determines the duty cycle) is obtained with the TCORB setting.



Figure 3 Output of Pulses with a Specified Duty Cycle Using 8-Bit Timer



# 5. Description of Software

# 5.1 Module

Table 2 Description of Module

| Module Name  | Label Name | Functions                                                             |
|--------------|------------|-----------------------------------------------------------------------|
| Main routine | main       | Outputs pulses with a specified duty cycle based on counting by TCNT. |

# 5.2 Arguments

This sample program does not use arguments.

# 5.3 Internal Registers

The internal registers used in this sample task are described in table 3.

Table 3 Description of Internal Registers (1)

| Register Name |        | Function                                                      | Address  | Setting |  |
|---------------|--------|---------------------------------------------------------------|----------|---------|--|
| TCNT0,        |        | Timer Counter                                                 | H'FFFFB8 | H'0000  |  |
| TCNT1         |        | 16-bit up counter that can be read or written to.             |          |         |  |
| TCORA         | ),     | Time Constant Register A                                      | H'FFFFB4 | H'AAAA  |  |
| TCORA1        |        | In this sample task, TCORA0 and TCORA1 are used as a 16-      |          |         |  |
|               |        | bit register that can be read or written to.                  |          |         |  |
| TCORB(        |        | Time Constant Register B                                      | H'FFFFB6 | H'3333  |  |
| TCORB'        |        | In this sample task, TCORB0 and TCORB1 are used as a 16-      |          |         |  |
|               |        | bit register that can be read or written to.                  |          |         |  |
| TCR0          | CMIEB  | Timer Control Register (Compare-Match Interrupt Enable B)     | H'FFFFB0 | 0       |  |
|               |        | When CMIEB = 0, CMFB interrupt request (CMIB) is              | Bit 7    |         |  |
|               |        | disabled.                                                     |          |         |  |
|               |        | When CMIEB = 1, CMFB interrupt request (CMIB) is              |          |         |  |
|               |        | enabled.                                                      |          |         |  |
|               | CMIEA  | Timer Control Register (Compare-Match Interrupt Enable A)     | H'FFFFB0 | 0       |  |
|               |        | When CMIEA = 0, CMFA interrupt request (CMIA) is              | Bit 6    |         |  |
|               |        | disabled.                                                     |          |         |  |
|               |        | When CMIEA = 1, CMFA interrupt request (CMIA) is              |          |         |  |
|               | 0) ((5 | enabled.                                                      | LUEEEEDA |         |  |
|               | OVIE   | Timer Control Register (Timer Overflow Interrupt Enable)      | H'FFFFB0 | 0       |  |
|               |        | When OVIE = 0, OVF interrupt request (OVI) is disabled.       | Bit 5    |         |  |
|               |        | When OVIE = 1, OVF interrupt request (OVI) is enabled.        |          |         |  |
|               | CCLR1  | Timer Control Register (Counter Clear 1, 0)                   | H'FFFFB0 | 0, 1    |  |
|               | CCLR0  | When CCLR1 and CCLR0 = [0, 1], TCNT is cleared on             | Bit 4    |         |  |
|               |        | compare-match A.                                              | Bit 3    |         |  |
|               |        | When CCLR1 and CCLR0 = [1, 0], TCNT is cleared on             |          |         |  |
|               |        | compare-match B.                                              |          |         |  |
|               |        | Note: For other setting values, refer to the hardware manual. |          |         |  |



| TCR0 CKS2 Timer Control Register (Clock Select 2 to 0) H'FFFFI          | 30 1, 0, 0 |
|-------------------------------------------------------------------------|------------|
| 01/04 14/1 01/00 01/04 1/01/00 10 0 01 1/1/1/1/1/1/1/1/1/1/1/1          | 30 1, 0, 0 |
| CKS1 When CKS2, CKS1, and CKS0 = [0, 0, 0], clock input is Bits 2 to    | 0          |
| CKS0 disabled.                                                          |            |
| When CKS2, CKS1, and CKS0 = $[1, 0, 0]$ , TCNT0 is                      |            |
| incremented at each overflow of TCNT1.                                  |            |
| Note: For other setting values, refer to the hardware manual.           |            |
| TCSR0 CMFB Timer Control/Status Register (Compare-Match Flag B) H'FFFFI | 32 0       |
| CMFB = 0 indicates that TCNT does not match TCORB. Bit 7                |            |
| CMFB = 1 indicates that TCNT matches TCORB.                             |            |
| CMFA Timer Control/Status Register (Compare-Match Flag A) H'FFFFI       | 32 0       |
| CMFA = 0 indicates that TCNT does not match TCORA. Bit 6                |            |
| CMFA= 1 indicates that TCNT matches TCORA.                              |            |
| OVF Timer Control/Status Register (Timer Overflow Flag) H'FFFFl         | 32 0       |
| OVF = 0 indicates that a TCNT has not overflowed. Bit 5                 |            |
| OVF= 1 indicates that a TCNT has overflowed (H'FF $\rightarrow$ H'00).  |            |
| ADTE Timer Control/Status Register (A/D Trigger Enable) H'FFFFI         | 32 0       |
| When ADTE = 0, A/D conversion start request on compare- Bit 4           |            |
| match A is disabled.                                                    |            |
| When ADTE = 1, A/D conversion start request on compare-                 |            |
| match A is enabled.                                                     |            |
| OS3 Timer Control/Status Register (Output Select 3, 2) H'FFFFI          | 32 0, 1    |
| OS2 When OS3 and OS2 = [0, 0], no output change. Bit 3                  |            |
| When OS3 and OS2 = [0, 1], 0 is output on compare-match Bit 2           |            |
| B.                                                                      |            |
| Note: For other setting values, refer to the hardware manual.           |            |
| OS1 Timer Control/Status Register (Output Select 1, 0) H'FFFFI          | 32 1, 0    |
| OS0 When OS1 and OS0 = [1, 0], 1 is output on compare-match Bit 1       |            |
| A. Bit 0                                                                |            |
| When OS1 and OS0 = [1, 1], the output is toggled on compare-match A.    |            |
| Note: For other setting values, refer to the hardware manual.           |            |
| TCR1 CKS2 Timer Control Register (Clock Select 2 to 0) H'FFFFI          | B1 0, 0, 1 |
| CKS1 When CKS2, CKS1, and CKS0 = [0, 0, 0], clock input is Bits 2 to    | , ,        |
| CKS0 disabled.                                                          | -          |
| When CKS2, CKS1, and CKS0 = [0, 0, 1], TCNT1 is                         |            |
| incremented at the falling edge of the internal clock φ/8.              |            |
| Note: For other setting values, refer to the hardware manual.           |            |



#### 6. Flowchart

# 6.1 Main Routine





# **Revision Record**

|      |           | Description |                      |  |
|------|-----------|-------------|----------------------|--|
| Rev. | Date      | Page        | Summary              |  |
| 1.00 | Mar.09.05 | _           | First edition issued |  |
|      |           |             |                      |  |
|      |           |             |                      |  |
|      |           |             |                      |  |
|      |           |             |                      |  |



### Keep safety first in your circuit designs!

 Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.
 Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

### Notes regarding these materials

- These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.
  - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.
  - Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).
- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
  - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.