# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# H8/36912, H8/36902 Groups

**On-Chip Oscillator Trimming** 

# Introduction

The timer W input capture function is used to trim the on-chip oscillator of the H8/36912.

# **Target Device**

H8/36912

# Contents

| 1. | Specifications          | 2  |
|----|-------------------------|----|
| 2. | Functions Used          | 3  |
| 3. | Principles of Operation | 6  |
| 4. | Description of Software | 8  |
| 5. | Flowcharts              | 14 |

# 1. Specifications

The timer W input capture function is used to trim the on-chip oscillator of the H8/36912. An illustration of procedure for trimming the on-chip oscillator used in this sample task is shown in figure 1.

Data to be set in the RC trimming data register (RCTRMDR) is calculated based on the external reference clock input to timer W input capture A (the FTIOA pin).

In this sample task the frequency of the reference clock input to the FTIOA pin is 100 kHz and the on-chip oscillation frequency is trimmed to 9 MHz. Furthermore, the clock generated by the on-chip oscillator is output from pin PC1 for operation checking. Note that the on-chip oscillation frequency is trimmed to within an error range of 5%.



Figure 1 On-Chip Oscillator Trimming



# 2. Functions Used

### 2.1 Functions

In this sample task, trimming of the on-chip oscillator is performed. A block diagram of the timer W input capture and trimming operation is shown in figure 2. A description of the functions used in the sample task is provided below.

- On-chip oscillator functions
  - Clock control/status register (CKCSR)
    - Selects the port C function, controls switching the system clocks, and indicates the system clock state.
  - RC trimming data protect register (RCTRMDPR)
    - Controls RCTRMDPR itself and writing to RCTRMDR. Use the MOV instruction to rewrite this register. Bit manipulation instructions cannot be used to change the settings.
  - RC trimming data register (RCTRMDR)

Stores the trimming data for the on-chip oscillator frequency.

- Timer W functions
  - Timer mode register W (TMRW)

Selects the general register functions and the timer output mode.

— Timer control register W (TCRW)

Selects the TCNT counter clock source, selects a clearing condition, and specifies the timer output levels.

— Timer status register W (TSRW)

Shows the status of interrupt requests.

— Timer I/O control register 0 (TIOR0)

Selects the functions of GRA and GRB, and specifies the functions of the FTIOA and FTIOB pins.

— Timer counter (TCNT)

A 16-bit readable/writable up-counter. TCNT must always be read or written to in 16-bit units; 8-bit access is not allowed. The initial value of TCNT is H'0000.

- General registers A and C (GRA and CRC)

Each general register is a 16-bit readable/writable register that can function as either an output compare register or an input capture register. Also, GRC can be used as a buffer register for GRA.



Figure 2 Block Diagram of Timer W Input Capture and Trimming

## 2.2 Assignment of Functions

Table 1 shows the assignment of functions in this sample task. Using functions assigned as shown in table 1, trimming of the on-chip oscillator is performed.

| Table 1 | Assignment of Functions |
|---------|-------------------------|
|---------|-------------------------|

| Elements                                       | Description                                                                  |  |  |  |  |  |
|------------------------------------------------|------------------------------------------------------------------------------|--|--|--|--|--|
| CKCSR Controls on-chip oscillator clock output |                                                                              |  |  |  |  |  |
| TMRW                                           | Controls the timer counter, sets GRC as buffer register for GRA              |  |  |  |  |  |
| TCRW                                           | Sets $\phi$ as the TCNT counter clock source                                 |  |  |  |  |  |
| TIERW                                          | Enables input capture A interrupts                                           |  |  |  |  |  |
| TSRW                                           | Input capture A interrupt request flag                                       |  |  |  |  |  |
| TIOR0                                          | Specifies that input capture to GRA is performed at rising edge of FTIOA pin |  |  |  |  |  |
| TIOR1                                          | Sets GRC to the GRA buffer function                                          |  |  |  |  |  |
| TCNT                                           | 16-bit counter that counts rising edges of $\phi$                            |  |  |  |  |  |
| GRA                                            | TCNT value is transferred at GRA input capture                               |  |  |  |  |  |
| GRC                                            | GRA value is sent to buffer register GRC at GRA input capture                |  |  |  |  |  |
| TCSRWD                                         | Stops the watchdog timer operation                                           |  |  |  |  |  |



# 3. Principles of Operation

Trimming of the on-chip oscillator is performed by using the timer W input capture function to input an external reference pulse. Using the hardware and software processing shown in figures 3 and 4 the on-chip oscillator is trimmed.



Figure 3 Principles of Operation 1





Figure 4 Principles of Operation 2



## 4. Description of Software

### 4.1 Modules

Table 2 shows the modules used in this sample task.

#### Table 2 Modules

| Module Name | <b>Description</b><br>Stops the watchdog timer operation, controls the RC trimming data register, outputs the on-<br>chip oscillator clock, sets input capture, controls TCNT, and controls interrupts |  |  |  |  |  |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| main        |                                                                                                                                                                                                        |  |  |  |  |  |
| twint       | Handles input capture interrupts, clears IMFA, disable input capture interrupts, and increments<br>cnt                                                                                                 |  |  |  |  |  |
| trimming    | Calculates the measured frequency, rewrites RCTRMDR, and increments tr_cnt                                                                                                                             |  |  |  |  |  |
| labs        | Standard function included in stdlib.h.                                                                                                                                                                |  |  |  |  |  |
|             | Calculates absolute values using long-type data as arguments, and returns the result as long-<br>type data                                                                                             |  |  |  |  |  |

### 4.2 Arguments

No arguments are used in this sample task.

### 4.3 Internal Registers Used

The internal registers used in this sample task are shown below.

| •   | CKCSR  | Clock | control/status | register | Address: H  | H'F734       |              |                                |
|-----|--------|-------|----------------|----------|-------------|--------------|--------------|--------------------------------|
| Bit | Bit Na | ame   | Set Value      | R/W      | Descriptio  | on           |              |                                |
| 7   | PMRC   | C1    | 1              | R/W      | Port C fund | ction select | bits 1 and 0 |                                |
| 6   | PMRC   | 0     | 0              | R/W      | PMRC1       | PMRC0        | PC1          | PC0                            |
|     |        |       |                |          | 0           | 0            | I/O          | I/O                            |
|     |        |       |                |          | 1           | 0            | CLKOUT       | I/O                            |
|     |        |       |                |          | 0           | 1            | I/O          | OSC1<br>(external clock input) |
|     |        |       |                |          | 1           | 1            | OSC2         | OSC1                           |
|     |        |       |                |          |             |              |              |                                |

| bit<br>his register are valid only when 0 is written to this bit. This                                                                                                                      |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| his register are valid only when 0 is written to this bit. This                                                                                                                             |
| ys read as 1.                                                                                                                                                                               |
| ormation write enable                                                                                                                                                                       |
| 4 can be written to when this bit is set to 1.                                                                                                                                              |
| ondition]                                                                                                                                                                                   |
| ) is written to the WRI bit and 1 is written to the PRWE bit                                                                                                                                |
| conditions]                                                                                                                                                                                 |
|                                                                                                                                                                                             |
| ) is written to the WRI bit and 0 is written to the PRWE bit                                                                                                                                |
| data register lock down                                                                                                                                                                     |
| mming data register (RCTRMDR) cannot be written to<br>bit is set to 1. Once this bit is set to 1, this register cannot<br>to until a reset is input even if 0 is later written to this bit. |
| ondition]                                                                                                                                                                                   |
| ) is written to the WRI bit and 1 is written to the LOCKDW e the PRWE bit is set to 1                                                                                                       |
| condition]                                                                                                                                                                                  |
|                                                                                                                                                                                             |
| date register write enable                                                                                                                                                                  |
| er can be written to when the LOCKDW bit is 0 and this bit                                                                                                                                  |
| pndition]                                                                                                                                                                                   |
| ) is written to the WRI bit and 1 is written to the LOCKDW e the PRWE bit is set to 1                                                                                                       |
| conditions]                                                                                                                                                                                 |
|                                                                                                                                                                                             |
| ) is written to the WRI bit and 0 is written to the LOCKDW e the PRWE bit is set to 1                                                                                                       |
|                                                                                                                                                                                             |

Address: H'F736 RCTRMDPR RC trimming data protect register

|     | RCTRMDR  | RC trimming da | ta register | Address: H'F737                                                                                                                                                       |
|-----|----------|----------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Bit Name | Set Value      | R/W         | Description                                                                                                                                                           |
| 7   | TRMD7    | (0)*           | R/W         | Trimming data                                                                                                                                                         |
| 6   | TRMD6    | (0)*           | R/W         | In the flash memory version, trimming data is loaded from flash                                                                                                       |
| 5   | TRMD5    | (0)*           | R/W         | memory to this register immediately after a reset. These bits a                                                                                                       |
| 1   | TRMD4    | (0)*           | R/W         |                                                                                                                                                                       |
| 3   | TRMD3    | (0)*           | R/W         | I ne frequency changes as follows, using TRMD7 as the sign bit:<br>(minimum frequency) H'80 $\leftarrow$ H'FC $\leftarrow$ H'00 $\rightarrow$ H'04 $\rightarrow$ H'7C |
| 2   | TRMD2    | (0)*           | R/W         | (maximum frequency)                                                                                                                                                   |
| 1   | TRMD1    | 0              | R           |                                                                                                                                                                       |
| )   | TRMD0    | 0              | R           |                                                                                                                                                                       |

Note: In the flash memory version, these bits are initialized using trimming data values from flash memory.

| •   | TMRW Timer | mode register | W   | Address: H'FF80                                                                                   |
|-----|------------|---------------|-----|---------------------------------------------------------------------------------------------------|
| Bit | Bit Name   | Set Value     | R/W | Description                                                                                       |
| 7   | CTS        | 1             | R/W | Counter start                                                                                     |
|     |            |               |     | TCNT counter operation is halted when this bit is 0, and the counter operates when this bit is 1. |
| 4   | BUFEA      | 1             | R/W | Buffer operation A                                                                                |
|     |            |               |     | Selects the GRC function.                                                                         |
|     |            |               |     | 0: GRC operates as an input capture/output compare register                                       |
|     |            |               |     | 1: GRC operates as the buffer register for GRA                                                    |

| • TCRW Timer control register W |          |           |     | Address: H'FF81                                                                                                                  |
|---------------------------------|----------|-----------|-----|----------------------------------------------------------------------------------------------------------------------------------|
| Bit                             | Bit Name | Set Value | R/W | Description                                                                                                                      |
| 7                               | CCLR     | 0         | R/W | Counter clear                                                                                                                    |
|                                 |          |           |     | The TCNT value is cleared by compare match A when this bit is 1.<br>When this bit is 0, TCNT operates as a free-running counter. |
| 6                               | CKS2     | 0         | R/W | Clock select 2 to 0                                                                                                              |
| 5                               | CKS1     | 0         | R/W | Selects the clock input to TCNT.                                                                                                 |
| 4                               | CKS0     | 0         | R/W | 000: Internal clock: counts on $\phi$                                                                                            |
|                                 |          |           |     | 001: Internal clock: counts on                                                                                                   |
|                                 |          |           |     | 010: Internal clock: counts on                                                                                                   |
|                                 |          |           |     | 011: Internal clock: counts on                                                                                                   |
|                                 |          |           |     | 1XX: Counts on rising edges of external event (FTCI)                                                                             |

Note: X: Don't care

| •   | TIERW | Timer | interrupt enab | le register W | Address: H'FF82                                                                    |
|-----|-------|-------|----------------|---------------|------------------------------------------------------------------------------------|
| Bit | Bit N | ame   | Set Value      | R/W           | Description                                                                        |
| 0   | IMIEA | ٩     | 1              | R/W           | Input capture/compare match interrupt enable A                                     |
|     |       |       |                |               | When this bit is set to 1, IMIA interrupt requests using IMFA in TSRW are enabled. |

| •   | TSRW Timer s | tatus register W | Add | ress: H'FF83                                                                                                                |
|-----|--------------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------|
| Bit | Bit Name     | Set Value        | R/W | Description                                                                                                                 |
| 7   | OVF          | 0                | R/W | Timer overflow flag                                                                                                         |
|     |              |                  |     | [Setting condition] <ul> <li>When TCNT overflows from H'FFFF to H'0000</li> </ul>                                           |
|     |              |                  |     | [Clearing condition]                                                                                                        |
|     |              |                  |     | • When this bit is read as 1 and then 0 is written to it                                                                    |
| 0   | IMFA         | 0                | R/W | Input capture/compare match flag A                                                                                          |
|     |              |                  |     | [Setting condition]                                                                                                         |
|     |              |                  |     | • When the TCNT value is transferred to GRA by an input capture signal when GRA is functioning as an input capture register |
|     |              |                  |     | [Clearing condition]                                                                                                        |
|     |              |                  |     | <ul> <li>When this bit is read as 1 and then 0 is written to it</li> </ul>                                                  |
|     |              |                  |     |                                                                                                                             |

| •   | TIOR0 Timer I/ | O control regist | ter 0 | Address: H'FF84                                            |
|-----|----------------|------------------|-------|------------------------------------------------------------|
| Bit | Bit Name       | Set Value        | R/W   | Description                                                |
| 2   | IOA2           | 1                | R/W   | I/O control A2                                             |
|     |                |                  |       | Selects the GRA function.                                  |
|     |                |                  |       | 0: GRA functions as an output compare register             |
|     |                |                  |       | 1: GRA functions as an input capture register              |
| 1   | IOA1           | 0                | R/W   | I/O control A1 and A0                                      |
| 0   | IOA0           | 0                | R/W   | When IOA2 = 1                                              |
|     |                |                  |       | 00: GRA input capture at rising edge of FTIOA pin          |
|     |                |                  |       | 01: GRA input capture at falling edge of FTIOA pin         |
|     |                |                  |       | 1X: Input capture at rising and falling edges of FTIOA pin |

Note: X: Don't care

| •   | TIOR1 Timer | I/O control regis | ter 1 | Address: H'FF85                                                                                          |  |
|-----|-------------|-------------------|-------|----------------------------------------------------------------------------------------------------------|--|
| Bit | Bit Name    | Set Value         | R/W   | Description                                                                                              |  |
| 2   | IOC2        | 1                 | R/W   | I/O control C2                                                                                           |  |
|     |             |                   |       | Selects the GRC function.                                                                                |  |
|     |             |                   |       | 0: Functions as an output compare register                                                               |  |
|     |             |                   |       | 1: Functions as an input capture register                                                                |  |
|     |             |                   |       | If GRA buffer operation has been selected by BUFEA in TMRW, the same function as GRA should be selected. |  |
| 1   | IOC1        | 0                 | R/W   | I/O control C1 and C0                                                                                    |  |
| 0   | IOC0        | 0                 | R/W   | When IOC2 = 1                                                                                            |  |
|     |             |                   |       | 00: GRC input capture at rising edge of FTIOC pin                                                        |  |
|     |             |                   |       | 01: GRC input capture at falling edge of FTIOC pin                                                       |  |
|     |             |                   |       | 1X: Input capture at rising and falling edges of FTIOC pin                                               |  |
|     |             |                   |       |                                                                                                          |  |

Note: X: Don't care

• TCNT Timer counter Address: H'FF86

Description: A 16-bit readable/writable up-counter. TCNT must always be read or written to in 16-bit units; 8-bit access is not allowed. The initial value of TCNT is H'0000.

Set value: H'0000

• GRA General register A Address: H'FF88

Description: A 16-bit readable/writable register to which TCNT values are transferred during input capture operation. GRA must always be read or written to in 16-bit units; 8-bit access is not allowed.

Set value: —

Note: —: Undefined



• GRC General register C Address: H'FF8C

Description: A 16-bit readable/writable register. When GRC is set as the buffer of GRA, during input capture operation TCNT values are transferred to GRA and then from GRA to the buffer register GRC. TCNT values are transferred at the rising edge of the FTIOA. GRC must always be read or written to in 16-bit units; 8-bit access is not allowed.

Set value: —

Note: —: Undefined

• TCSRWD Timer control/status register WD Address: H'FFC0

| Bit | Bit Name | Set Val | lue R/W | Description                                                                                                                                                                                                                       |
|-----|----------|---------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5   | B4WI     | 0       | R/W     | Bit 4 write inhibit                                                                                                                                                                                                               |
|     |          |         |         | Bit 4 in this register can be written to only when 0 is written to this bit. This bit is always read as 1.                                                                                                                        |
| 4   | TCSRWE   | 1       | R/W     | Timer control/status register W write enable                                                                                                                                                                                      |
|     |          |         |         | Writing to bits 2 and 0 in this register is enabled when this bit is set to 1. When writing 0 to this bit, the value written to bit 5 must be 0 as well.                                                                          |
| 3   | B2WI     | 0       | R/W     | Bit 2 write inhibit                                                                                                                                                                                                               |
|     |          |         |         | Bit 2 in this register can be written to only when 0 is written to this bit. This bit is always read as 1.                                                                                                                        |
| 2   | WDON     | 0       | R/W     | Watchdog timer on                                                                                                                                                                                                                 |
|     |          |         |         | TCWD (timer counter WD) starts counting up when this bit is set to 1 and halts when the this bit is cleared to 0. The watchdog timer is enabled in the initial state. Clear this bit to 0 if the watchdog timer will not be used. |
|     |          |         |         | [Clearing conditions]                                                                                                                                                                                                             |
|     |          |         |         | Reset                                                                                                                                                                                                                             |
|     |          |         |         | <ul> <li>When 0 is written to the B2WI bit and 0 is written to the WDON bit while the<br/>TCSRWE bit is set to 1</li> </ul>                                                                                                       |
|     |          |         |         | [Setting condition]                                                                                                                                                                                                               |
|     |          |         |         | • When 0 is written to the B2WI bit and 1 is written to the WDON bit while the TCSRWE bit is set to 1                                                                                                                             |

### 4.4 Constants Used

The constants used in this sample task are shown in table 3.

#### Table 3 Constants Used

| Label     | Constant Value | Description                                                                              | Used in  |
|-----------|----------------|------------------------------------------------------------------------------------------|----------|
| ERROR     | 7              | Error code                                                                               | main     |
|           |                |                                                                                          | trimming |
| HZ        | 9              | Desired frequency [MHz]                                                                  | trimming |
| IN_PERIOD | 10             | Pulse cycle input to FTIOA pin [10 µs]                                                   |          |
| MAX_FRE   | 105            | 105% of desired frequency (used to determine if frequency is in desired frequency range) |          |
| MIN_FRE   | 95             | 95% of desired frequency (used to determine if frequency is in desired frequency range)  |          |
| OK        | 0              | OK code                                                                                  |          |

## 4.5 RAM Usage

The RAM usage in this sample task is shown in table 4.

#### Table 4 RAM Usage

| Constant | Description                                | Amount of Memory Used | Used in  |
|----------|--------------------------------------------|-----------------------|----------|
| cnt      | Number of input captures                   | 1 byte                | main     |
| tr_cnt   | Number of times trimming data is rewritten | 1 byte                | main     |
|          |                                            |                       | trimming |



# 5. Flowcharts

#### 5.1 main





## 5.2 twint





### 5.3 trimming







# 5.4 Link Address Specifications

| Section Name | Address |
|--------------|---------|
| CV1          | H'0000  |
| CV2          | H'002A  |
| P            | H'0100  |
| В            | H'FD80  |



# **Revision Record**

|      |           | Description |                      |  |
|------|-----------|-------------|----------------------|--|
| Rev. | Date      | Page        | Summary              |  |
| 1.00 | Dec.20.04 |             | First edition issued |  |
|      |           |             |                      |  |
|      |           |             |                      |  |
|      |           |             |                      |  |
|      |           |             |                      |  |



## Keep safety first in your circuit designs!

1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.

Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

## Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any thirdparty's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).

- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.