## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# H8/300H Tiny Series

## Transition to Standby Mode upon Detecting Low Voltage

### Introduction

An internal low-voltage detection circuit is used, and depending on the voltage level, transitions to standby mode or to the reset state are made.

## **Target Device**

H8/3687G

## **Contents**

| 1. | Specifications           | 2    |
|----|--------------------------|------|
| 2. | Description of Functions | 3    |
| 3. | Description of Operation | 4    |
| 4. | Description of Software  | 6    |
| 5. | Flowcharts               | 9    |
| 6. | Program Listing          | . 11 |

# Transition to Standby Mode upon Detecting Low Voltage

## **Specifications**

- 1. An internal low-voltage detection circuit is used, and the operating state is changed.
- 2. While in active mode, when the voltage falls to 3.7 V or lower, a transition to standby mode is made.
- 3. If, while in standby mode, the voltage rises to 4.0 V or higher, the system is returned to active mode.
- 4. When the voltage falls to 2.3 V or below, an internal reset signal is generated.
- 5. In order to confirm the operating/reset state, connect an LED to pin P74. In the operating state, the LED is turned on (P74 = 0), and in the reset state the LED is turned off (P74 = 1).
- 6. If the IRQ1 switch is turned on, the low-voltage detection circuit is canceled.
- 7. A connection example for this task is shown in figure 1.1.



Figure 1.1 Connection example for this task



## 2. Description of Functions

- 1. In this sample task, the optional internal low-voltage detection circuit is used to control the operating state at low voltages. A block diagram of the low-voltage detection circuit is shown in figure 2.1. Below, the block diagram of the low-voltage detection circuit is described.
- System clock (φ) is a 16 MHz clock which serves as the reference clock for operation of the CPU and peripheral functions.
- Prescaler S (PSS) is functions as a 13-bit counter with φ as an input, counting up one each cycle.
- Low-voltage detection control register (LVDCR) is controls the low-voltage detection circuit. In this sample task, the low-voltage detection circuit is used to generate an IRQ0 interrupt when the voltage rises or falls, and sets the reset detection voltage to 2.3 V.
- Low-voltage detection status register (LVDSR)is flags indicating whether the power supply voltage has risen or fallen from a constant voltage.



Figure 2.1 Block diagram of the low-voltage detection circuit

2. Function allocations in this sample task are shown in table 2.1. Functions are allocated as shown in table 2.1, and upon low voltage detection there is a transition to standby mode.

Table 2.1 Function allocations

| Function | Function allocation                                                                                   |  |  |
|----------|-------------------------------------------------------------------------------------------------------|--|--|
| PSS      | A 13-bit counter with the system clock used as an input signal                                        |  |  |
| LVDCR    | Controls operation/cancellation of the low-voltage detection circuit                                  |  |  |
| LVDSR    | Flags indicating whether the power supply voltage has risen or fallen from a certain constant voltage |  |  |
| PDR7     | In order to confirm the operating mode, an LED connected to pin P74 is lit                            |  |  |
| PCR7     | Pin P74 is set to an output pin                                                                       |  |  |
| SYSCR1   | Controls low-power consumption modes                                                                  |  |  |
| SYSCR2   | Controls low-power consumption modes                                                                  |  |  |
| IRQ1     | Low-voltage detection circuit operation/cancellation switch                                           |  |  |



## 3. Description of Operation

1. Figure 3.1 shows the procedure for setting and canceling LVDI, and transitions to standby mode triggered by low-voltage detection interrupts.



Figure 3.1 Description of operation (1)

RENESAS

2. Figure 3.2 illustrates a transition to standby mode triggered by a low-voltage detection interrupt, and reset operation on low voltage detection.



Figure 3.2 Description of operation (2)



## 4. Description of Software

## 4.1 Description of modules

Modules in this sample task are listed in table 4.1.

Table 4.1 Description of modules

| Module name           | Label name | Function                                                                                                    |
|-----------------------|------------|-------------------------------------------------------------------------------------------------------------|
| Main routine          | main       | Set low-voltage detection circuit, enable interrupts, control LED (P74), and judge switch connected to IRQ0 |
| Low-voltage detection | irq0int    | IRQ0 interrupt processing                                                                                   |
| interrupt             |            | Clear LVD flag, set lpcnt to 0 or 1                                                                         |
| Switch on             | irq1int    | IRQ1 interrupt processing                                                                                   |
|                       |            | Set Ipcnt to 2                                                                                              |

## 4.2 Description of arguments

No arguments are used in this sample task.

## 4.3 Description of Internal Registers Used

Internal registers used in this sample task are indicated below.

• LVDCR Low-voltage detection control register Address: 0xF730

| Bit | Bit name | Setting | Function                                                            |
|-----|----------|---------|---------------------------------------------------------------------|
| 7   | LVDE     | 1       | LVD enable                                                          |
|     |          |         | LVDE = 0: Low-voltage detection circuit is not used (standby state) |
|     |          |         | LVDE = 1: Low-voltage detection circuit is used                     |
| 3   | LVDSEL   | 0       | LVDR detection level selection                                      |
|     |          |         | LVDSEL = 0: Sets reset detection voltage to 2.3 V                   |
|     |          |         | LVDSEL = 1: Sets reset detection voltage to 3.6 V                   |
| 2   | LVDRE    | 1       | LVDR enable                                                         |
|     |          |         | LVDRE = 0: Disables reset by LVDR                                   |
|     |          |         | LVDRE = 1: Enables reset by LVDR                                    |
| 1   | LVDDE    | 1       | LVDR enable                                                         |
|     |          |         | LVDDE = 0: Disables interrupt requests when voltage falls           |
|     |          |         | LVDDE = 1: Enables interrupt requests when voltage falls            |
| 0   | LVDUE    | 1       | LVDR enable                                                         |
|     |          |         | LVDUE = 0: Disables interrupt requests when voltage rises           |
|     |          |         | LVDUE = 1: Enables interrupt requests when voltage rises            |
|     |          |         | LVDUE = 1: Enables interrupt requests when voltage rises            |

|                        |              |                | on status register Address: 0xF731                                             |  |
|------------------------|--------------|----------------|--------------------------------------------------------------------------------|--|
| Bit                    | Bit name     | Setting        | Function                                                                       |  |
| 1                      | LVDDF        | 0              | LVD power supply voltage drop flag                                             |  |
|                        |              |                | LVDDF = 0: Cleared to 0 state                                                  |  |
|                        |              |                | LVDDF = 1: Power supply voltage has fallen to 3.7 V or below                   |  |
| 0                      | LVDUF        | 0              | LVD power supply voltage rise flag                                             |  |
|                        |              |                | LVDUF = 0: Cleared to 0 state                                                  |  |
|                        |              |                | LVDUF = 1: While the LVDUE flag of LVDCR is set to 1, the power supply voltage |  |
|                        |              |                | has fallen to 3.7 V or below, and risen again to 4.0 V or above before         |  |
|                        |              |                | falling to V reset (2.3 V) or below                                            |  |
| <ul> <li>PI</li> </ul> | OR7 Port da  | ta register 7  | Address: 0xFFDA                                                                |  |
| Bit                    | Bit name     | Setting        | Function                                                                       |  |
| 4                      | P74          | 0              | Port data register 74                                                          |  |
| •                      | . , .        | Ü              | P74 = 0: Pin P74 output level Low                                              |  |
|                        |              |                | P74 = 1: Pin P74 output level High                                             |  |
|                        |              |                | 174 = 1.1 III1 74 output level riigii                                          |  |
| • PN                   | MR1 Port m   | ode register 1 | Address: 0xFFE0                                                                |  |
| Bit                    | Bit name     | Setting        | Function                                                                       |  |
| 5                      | IRQ1         | 1              | Selects function of pin P15/IRQ1                                               |  |
| 5                      | IRQ1         | 1              | ·                                                                              |  |
|                        |              |                | IRQ1 = 0: Sets pin P15/IRQ1 to P15 I/O pin function                            |  |
|                        |              |                | IRQ1 = 1: Sets pin P15/IRQ1 to IRQ1 input pin function                         |  |
| D.                     | 7D.7 D .     |                | 7 A 11 O DEED A                                                                |  |
|                        |              | ntrol register |                                                                                |  |
| Bit                    | Bit name     | Setting        | Function                                                                       |  |
| 4                      | PCR74        | 0              | Port control register 74                                                       |  |
|                        |              |                | PCR74 = 0: Sets pin P74 to P74 input pin function                              |  |
|                        |              |                | PCR74 = 1: Sets pin P74 to P74 output pin function                             |  |
|                        |              |                |                                                                                |  |
|                        | YSCR1 System | _              |                                                                                |  |
| Bit                    | Bit name     | Setting        | Function                                                                       |  |
| 7                      | SSBY         | 1              | Software standby                                                               |  |
|                        |              |                | DTON = 0, SSBY = 1:                                                            |  |
|                        |              |                | After executing SLEEP instruction in active mode, makes transition to standby  |  |
|                        |              |                | mode                                                                           |  |
| 6                      | STS2         | STS2 = 1       | Standby timer select 2 to 0                                                    |  |
| 5                      | STS1         | STS1 = 0       | When STS2 = 1, STS1 = 0 and STS0 = 0, the number of wait states is set to      |  |
| 4                      | STS0         | STS0 = 0       | 131,072 states                                                                 |  |
|                        |              |                |                                                                                |  |
| • SY                   | YSCR2 System | control regist | rer 2 Address: 0xFFF1                                                          |  |
| Bit                    | Bit name     | Setting        | Function                                                                       |  |
| 5                      | DTON         | 0              | Direct transfer on flag                                                        |  |
|                        |              |                | DTON = 0, $SSBY = 1$ :                                                         |  |
|                        |              |                | After executing SLEEP instruction in active mode, makes transition to standby  |  |
|                        |              |                | mode                                                                           |  |
| 4                      | MA2          | MA2 = 0        | Active mode clock select 2 to 0                                                |  |
| 3                      | MA1          | MA1 = x        | MA2 = 0, $MA1 = x$ , $MA0 = x$ :                                               |  |
| 2                      | MA0          | MA0 = x        | Sets the operating clock in active mode/sleep mode to φosc                     |  |
| _                      |              |                | (x: don't care)                                                                |  |
|                        |              |                | ,                                                                              |  |

| • IEG                                  | R1 Interrupt | edge select 1 | register 1 Address: 0xFFF2                                      |  |  |
|----------------------------------------|--------------|---------------|-----------------------------------------------------------------|--|--|
| Bit                                    | Bit name     | Setting       | Function                                                        |  |  |
| 0                                      | IEG1         | 1             | IRQ1 edge select                                                |  |  |
|                                        |              |               | IEG1 = 0: Selects falling edge as IRQ1 pin input detection edge |  |  |
|                                        |              |               | IEG1 = 1: Selects rising edge as IRQ1 pin input detection edge  |  |  |
|                                        |              |               |                                                                 |  |  |
| • IEN                                  | R1 Interrupt | enable regist | ter 1 Address: 0xFFF4                                           |  |  |
| Bit                                    | Bit name     | Setting       | Function                                                        |  |  |
| 1                                      | IEN1         | 1             | IRQ1 interrupt request enable                                   |  |  |
|                                        |              |               | IEN1 = 0: Disables interrupt requests at pin IRQ1               |  |  |
|                                        |              |               | IEN1 = 1: Enables interrupt requests at pin IRQ1                |  |  |
| IDD                                    | 1 T          | cı · ·        | 1 All OFFE                                                      |  |  |
| • IRR                                  | •            | flag register |                                                                 |  |  |
| Bit                                    | Bit name     | Setting       | Function                                                        |  |  |
| 1                                      | IRRI1        | 0             | IRQ1 interrupt request flag                                     |  |  |
|                                        |              |               | IRR1 = 0: IRQ1 pin interrupt not requested                      |  |  |
|                                        |              |               | IRR1 = 1: IRQ1 pin interrupt requested                          |  |  |
| 0                                      | IRRI0        | 0             | IRQ0 interrupt request flag                                     |  |  |
|                                        |              |               | IRR0 = 0: IRQ0 pin interrupt not requested                      |  |  |
| IRR0 = 1: IRQ0 pin interrupt requested |              |               | IRR0 = 1: IRQ0 pin interrupt requested                          |  |  |

## 4.4 Description of RAM Used

The RAM used in this sample task is described in table 4.2.

Table 4.2 Description of RAM used

| Label name | Function                                                          | Size   | Used in             |
|------------|-------------------------------------------------------------------|--------|---------------------|
| lpcnt      | Flag to discriminate low-voltage detection states                 | 1 byte | Main routine        |
|            | lpcnt = 0: Returned to normal mode                                |        | Low-voltage         |
|            | lpcnt = 1: Low power voltage, module standby                      |        | detection interrupt |
|            | lpcnt = 2: IRQ1 interrupt, low-voltage detection circuit disabled |        | Switch on           |



#### 5. Flowcharts

#### 1. Main routine



### 2. Low-voltage Detection Interrupts



#### 3. Switch-on





## 6. Program Listing

```
H8/300HN Series -H8/3687G-
  Application Note
  'Reset by lowvoltage'
/*
  Function
  : Low-voltage detection circuit
   External Clock : 16MHz
   Internal Clock : 16MHz
/* Sub Clock : 32.768kHz
/* Symbol Definition
   unsigned char b7:1;
                        /* bit7 */
   unsigned char b6:1;
                       /* bit6 */
   unsigned char b5:1;
                       /* bit5 */
   unsigned char b4:1;
                       /* bit4 */
   unsigned char b3:1;
                       /* bit3 */
   unsigned char b2:1;
                       /* bit2 */
   unsigned char b1:1;
                       /* bit1 */
   unsigned char b0:1;
                       /* bit0 */
};
#define
       LVDCR
                 *(volatile unsigned char *)0xF730
                                                            /* Low-voltage-detection control register */
        LVDCR_BIT (*(struct BIT *)0xF730)
#define
                                                            /* Low-voltage-detection control register
#define
                 LVDCR_BIT.b7
        LVDE
                                                             /* LVD Enable
#define
        LVDSEL
                 LVDCR_BIT.b3
                                                            /* LVDI Detection Level Select
#define
       LVDRE
                 LVDCR BIT.b2
                                                            /* LVDR Enable
#define PDR7_BIT (*(struct BIT *)0xFFDA)
                                                            /* Port Data Register 7
#define P74
                PDR7_BIT.b4
                                                            /* Port Data Register 7 bit4
#define PMR1_BIT (*(struct BIT *)0xFFE0)
                                                            /* Port mode register 1
                                                             /* P15/IRQ1 Pin Function Switch
#define IRQ1
                PMR1_BIT.b5
#define PCR7_BIT (*(struct BIT *)0xFFEA)
                                                            /* Port Control Register 7
#define PCR74 PCR7_BIT.b4
                                                            /* Port Control Register 7 bit4
#define IEGR1_BIT (*(struct BIT *)0xFFF2)
                                                            /* Interrupt Edge Select Register 1
      IEG1
#define
                 IEGR1_BIT.b1
                                                            /* IRQ1 Edge Select
#define
        IENR1_BIT (*(struct BIT *)0xFFF4)
                                                            /* Interrupt Enable Register 1
#define
        IEN1
                 IENR1_BIT.b1
                                                            /* IRQ1 Interrupt Enable
#define
       IRR1_BIT
                 (*(struct BIT *)0xFFF6)
                                                            /* Interrupt Request Register 1
#define IRRI1
               IRR1_BIT.b1
                                                            /* IRO1 Interrupt Request Flag
#pragma interrupt (irqlint)
```

```
/* Function define
void main ( void );
void irglint ( void );
volatile unsigned char swonf;
/* Vector Address
#pragma section V1
                                                         /* VECTOR SECTOIN SET
void (*const VEC_TBL1[])(void) = {
                                                         /* 0x00 - 0x0f
   INIT
                                                         /* 00 Reset
};
#pragma section V2
                                                         /* VECTOR SECTOIN SET
void (*const VEC_TBL2[])(void) = {
  irqlint
                                                         /* 1E IRQ1 Interrupt
};
#pragma section
                                                         /* P
void main ( void )
{
   unsigned short i;
   set_imask_ccr(1);
                                                         /* Interrupt Disable
   IEG1 = 1;
                                                         /* IRQ1 pin input is Rising edge
   IRQ1 = 1;
                                                          /* Select IRQ1 pin
   IEN1 = 1;
                                                          /* IRO1 Interrupt Enable
   IRRI1 = 0;
                                                          /* IRQ1 Flag Clear
   LVDE = 1;
                                                          /* LVD Enable
   for(i=0; i<800; i++);
                                                          /* 50us Wait
   LVDCR = 0xFC;
                                                          /* LVD = 3.6V LVD Reset Enable
   PCR74 = 1;
                                                         /* P74 Output Pin
   P74 = 0;
                                                          /* P74 is Low
   swonf = 0;
                                                          /* Initialize swonf
   set_imask_ccr(0);
                                                          /* Interrupt Enable
   while(swonf == 0);
   LVDCR = 0xF0;
                                                         /* clearing LVDRE, LVDDE, LVDUE to 0
   LVDE = 0;
                                                          /* clear LVDE 0
   while(1);
}
```



## Link address specifications

| Section Name | Address |
|--------------|---------|
| CV1          | 0x0000  |
| CV2          | 0x001C  |
| CV3          | 0x0100  |
| Р            | 0x0100  |
| В            | 0xFB80  |

## **Revision Record**

### Description

| Rev. | Date      | Page | Summary                   |
|------|-----------|------|---------------------------|
| 1.00 | Sep.29.03 | _    | First edition issued      |
| 2.00 | May.07.04 | _    | Clerical error correction |
|      |           |      |                           |
|      |           | _    |                           |



### Keep safety first in your circuit designs!

1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

## Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any thirdparty's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.
  - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.
  - Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).
- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
  - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.