# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# H8/300H SLP Series

# Asynchronous Event Counter Operation Using the 16-Bit Mode

#### Introduction

The asynchronous event counter is used in the 16-bit mode to invert port output in fixed cycles. 2-MHz event input is performed at the asynchronous event input L (AEVL) pin, and P40 pin output is inverted every overflow cycle (32.768 ms) of a 16-bit event counter combining event counter H (ECH) and event counter L (ECL).

## **Target Device**

H8/38076R

#### **Contents**

| 1. | Specifications          | 2  |
|----|-------------------------|----|
| 2. | Functions Used          | 3  |
| 3. | Principles of Operation | 6  |
| 4. | Description of Software | 7  |
| 5. | Flowcharts              | 11 |



## 1. Specifications

- The asynchronous event counter is used in the 16-bit mode to invert the P40 pin output every fixed cycle (32.768 ms), as shown in figure 1.
- A 16-bit event counter is used in which the event counter H (ECH) input clock functions as the event counter L (ECL) overflow signal, and ECH and the ECL is incremented by means of 2-MHz event input to the asynchronous event input L (AEVL) pin.
- P40 pin output is inverted by 16-bit event counter overflow interrupt processing.
- The event input enable interrupt input (IRQAEC) pin is fixed to a high level by hardware.



Figure 1 Example of Event Counter Operation in the 16-Bit Mode



#### 2. Functions Used

## 2.1 16-Bit Mode Asynchronous Event Counter Function

In this sample task, the asynchronous event counter function is used in the 16-bit mode to invert the output of the P40 pin at every overflow cycle of the 16-bit event counter due to event input to the asynchronous event input L (AEVL) pin. A block diagram of the asynchronous event counter in the 16-bit mode is shown in figure 2. The block diagram of the asynchronous event counter in the 16-bit mode is explained below.

System clock (φ)

10-MHz clock used as the reference clock for operating the CPU and peripheral function modules

• Prescaler S (PSS)

A 13-bit counter with  $\phi$  as input, incremented every cycle

• Input pin edge select register (AEGSR)

Performs asynchronous event input L (AEVL) pin input edge sense detection selection, event counter PWM operation control and IRQAEC selection

• Event counter control register (ECCR)

Selects event counter L (ECL) input clock.

• Event counter control/status register (ECCSR)

Detects event counter H (ECH) overflow, selects event counter usage, enables/disables ECH and ECL input event clock input control, and controls ECH and ECL reset.

• Event counter H (ECH)

Operates as the upper 8-bit up-counter of the 16-bit event counter formed in combination with ECL.

• Event counter L (ECL)

Operates as the lower 8-bit up-counter of the 16-bit event counter formed in combination with ECH.

• Asynchronous event input L (AEVL) pin

Event input pin for input to event counter L (ECL)

• Event input enable interrupt input (IRQAEC) pin

Interrupt enable pin that enables event input

• Asynchronous event counter interrupt request (IRREC)

Interrupt request generated by overflow of 16-bit event counter





Figure 2 Block Diagram of the 16-Bit Mode Asynchronous Event Counter Function



## 2.2 Assignment of Functions

Table 1 shows the assignment of functions in this sample task. Using functions assigned as shown in table 1, P40 pin output is inverted every 16-bit event counter overflow cycle by means of the 16-bit mode asynchronous event counter function.

Table 1 Assignment of Functions

| Elements   | Description                                                                                                                                                 |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AEGSR      | Sets falling edge detection for the AEVL pin, and halts of event counter PWM operation and IRQAEC.                                                          |
| ECCR       | Sets AEVL pin event input as ECL input clock.                                                                                                               |
| ECCSR      | Sets ECH overflow detection, and ECH and ECL as single-channel 16-bit event counter, enables ECH and ECL event clock input, and controls ECH and ECL reset. |
| ECH        | 8-bit up-counter using ECL overflow signal as input clock                                                                                                   |
| ECL        | 8-bit up-counter using AEVL pin event input as input clock                                                                                                  |
| AEVL pin   | Event input pin performing 2-MHz event input                                                                                                                |
| IRQAEC pin | High level is input to enable ECH and ECL event input.                                                                                                      |
| IRREC      | ECH overflow interrupt request, in interrupt processing of which P40 pin output is inverted                                                                 |
| IENEC      | Enables IRREC interrupt request.                                                                                                                            |
| P40 pin    | Output is inverted every ECH overflow interrupt cycle.                                                                                                      |
| PDR4       | Used to set P40 pin output data.                                                                                                                            |
| PCR4       | Sets P40 pin to output.                                                                                                                                     |
| PMR1       | Sets P11/AEVL pin to AEVL input.                                                                                                                            |



#### 3. Principles of Operation

The principles of operation of this sample task are illustrated in figure 3. By means of the hardware and software processing shown in figure 3, the asynchronous event counter function is used in 16-bit mode to invert the output of the P40 pin every 16-bit event counter overflow cycle.



Figure 3 Principles of Operation



# 4. Description of Software

#### 4.1 Modules

Table 2 shows the modules used in this sample task.

#### Table 2 Modules

| <b>Function Name</b> | Description                                                                                                                   |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------|
| main                 | 16-bit mode asynchronous event counter setting, P40 pin output setting, asynchronous event counter interrupt request enabling |
| int_aec              | Asynchronous event counter interrupt request flag clearing, P40 pin output inversion                                          |

### 4.2 Arguments

No arguments are used in this sample task.

# 4.3 Internal Registers Used

The internal registers used in this sample task are shown below.

| AEGSR Input   | pin edge select                                                 | register                                                                                                  | Address: H'FF92                                                                                                                        |
|---------------|-----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| Bit Name      | Set Value                                                       | R/W                                                                                                       | Description                                                                                                                            |
| ALEGS1        | 0                                                               | R/W                                                                                                       | AEC edge select L                                                                                                                      |
| ALEGS0        | 0                                                               |                                                                                                           | Selects AEVL pin edge detection.                                                                                                       |
|               |                                                                 |                                                                                                           | ALEGS1 = 0, ALEGS0 = 0: AEVL pin falling edge detected                                                                                 |
| ECPWME        | 0                                                               | R/W                                                                                                       | Event counter PWM enable                                                                                                               |
|               |                                                                 |                                                                                                           | Controls event counter PWM operation and selects IRQAEC.                                                                               |
|               |                                                                 |                                                                                                           | ECPWME = 0: AEC PWM operation halts and IRQAEC selected                                                                                |
| ECCR Event of | counter control 1                                               | egister                                                                                                   | Address: H'FF94                                                                                                                        |
| Bit Name      | Set Value                                                       | R/W                                                                                                       | Description                                                                                                                            |
| ACKL1         | 0                                                               | R/W                                                                                                       | AEC clock select L                                                                                                                     |
| ACKL0         | 0                                                               |                                                                                                           | Selects clock used by ECL.                                                                                                             |
|               |                                                                 |                                                                                                           | ACKL1 = 0, ACKL0 = 0: AEVL pin input                                                                                                   |
|               | Bit Name  ALEGS1  ALEGS0  ECPWME  ECCR Event of Bit Name  ACKL1 | Bit Name Set Value  ALEGS1 0 ALEGS0 0  ECPWME 0  ECCR Event counter control r Bit Name Set Value  ACKL1 0 | Bit Name Set Value R/W  ALEGS1 0 R/W  ALEGS0 0  ECPWME 0 R/W  ECCR Event counter control register  Bit Name Set Value R/W  ACKL1 0 R/W |

## H8/300H SLP Series Asynchronous Event Counter Operation Using the 16-Bit Mode

| •   | ECCSR Even | t counter contro | ol/status reg | rister Address: H'FF95                                           |
|-----|------------|------------------|---------------|------------------------------------------------------------------|
| Bit | Bit Name   | Set Value        | R/W           | Description                                                      |
| 7   | OVH        | 0                | R/W*          | Counter overflow H                                               |
|     |            |                  |               | Status flag indicating that ECH has overflowed                   |
|     |            |                  |               | [Setting condition]                                              |
|     |            |                  |               | When ECH value changes from H'FF to H'00                         |
|     |            |                  |               | [Clearing condition]                                             |
|     |            |                  |               | When 0 is written to OVH after reading 1 from OVH                |
| 4   | CH2        | 0                | R/W           | Channel select                                                   |
|     |            |                  |               | Selects how ECH and ECL event counters are used                  |
|     |            |                  |               | CH2 = 0: ECH and ECL used as single-channel 16-bit event counter |
| 3   | CUEH       | 1                | R/W           | Count-up enable H                                                |
|     |            |                  |               | Enables/disables event clock input to ECH.                       |
|     |            |                  |               | CUEH = 1: ECH event clock input enabled                          |
|     |            |                  |               |                                                                  |

Note: \* Only a 0 write for flag clearing is possible.

• ECCSR Event counter control/status register Address: H'FF95

| Bit | Bit Name | Set Value | R/W | Description                                               |
|-----|----------|-----------|-----|-----------------------------------------------------------|
| 2   | CUEL     | 1         | R/W | Count-up enable L                                         |
|     |          |           |     | Enables/disables event clock input to ECL.                |
|     |          |           |     | CUEL = 1: ECL event clock input enabled                   |
| 0   | CRCH     | 1         | R/W | Counter reset control H                                   |
|     |          |           |     | Controls ECH reset.                                       |
|     |          |           |     | CRCH = 1: ECH reset cleared and up-count function enabled |
| 0   | CRCL     | 1         | R/W | Counter reset control L                                   |
|     |          |           |     | Controls ECL reset.                                       |
|     |          |           |     | CRCL = 1: ECL reset cleared and up-count function enabled |

• ECH Event counter H Address: H'FF96

ECH is an 8-bit readable up-counter that operates as an independent 8-bit event counter. ECH also operates as the upper 8-bit up-counter of a 16-bit event counter formed in combination with ECL.

| Bit | Bit Name | Set Value | R/W | Description                                                                     |
|-----|----------|-----------|-----|---------------------------------------------------------------------------------|
| 7   | ECH7     | 0         | R   | Either the external asynchronous event AEVH pin, φ/2, φ/4, or φ/8 can           |
| 6   | ECH6     | 0         | R   | be selected as the input clock source. ECH can be cleared to H'00  by software. |
| 5   | ECH5     | 0         | R   |                                                                                 |
| 4   | ECH4     | 0         | R   |                                                                                 |
| 3   | ECH3     | 0         | R   |                                                                                 |
| 2   | ECH2     | 0         | R   |                                                                                 |
| 1   | ECH1     | 0         | R   |                                                                                 |
| 0   | ECH0     | 0         | R   |                                                                                 |

## H8/300H SLP Series Asynchronous Event Counter Operation Using the 16-Bit Mode

• ECL Event counter L Address: H'FF97

ECL is an 8-bit readable up-counter that operates as an independent 8-bit event counter. ECL also operates as the lower 8-bit up-counter of a 16-bit event counter formed in combination with ECH.

| Bit | Bit Name | Set Value | R/W | Description                                                                    |
|-----|----------|-----------|-----|--------------------------------------------------------------------------------|
| 7   | ECL7     | 0         | R   | Either the external asynchronous event AEVL pin, φ/2, φ/4, or φ/8 can          |
| 6   | ECL6     | 0         | R   | be selected as the input clock source. ECL can be cleared to H'00 by software. |
| 5   | ECL5     | 0         | R   |                                                                                |
| 4   | ECL4     | 0         | R   |                                                                                |
| 3   | ECL3     | 0         | R   |                                                                                |
| 2   | ECL2     | 0         | R   |                                                                                |
| 1   | ECL1     | 0         | R   |                                                                                |
| 0   | ECL0     | 0         | R   |                                                                                |

• IRR2 Interrupt flag register 2 Address: H'FFF7

| Bit | Bit Name | Set Value | R/W | Description                                       |
|-----|----------|-----------|-----|---------------------------------------------------|
| 0   | IRREC    | 0         | R/W | Asynchronous event counter interrupt request flag |
|     |          |           |     | [Setting condition]                               |
|     |          |           |     | When asynchronous event counter overflows         |
|     |          |           |     | [Clearing condition]                              |
|     |          |           |     | When 0 is written to the bit                      |

• IENR2 Interrupt enable register 2 Address: H'FFF4

| Bit | Bit Name | Set Value | R/W | Description                                                                           |
|-----|----------|-----------|-----|---------------------------------------------------------------------------------------|
| 0   | IENEC    | 1         | R/W | Asynchronous event counter interrupt enable                                           |
|     |          |           |     | When this bit is set to 1, asynchronous event counter interrupt requests are enabled. |

PDR4 Port data register 4 Address: H'FFD7

| Bit | Bit Name | Set Value | R/W | Description                                                                                                                                                                                           |
|-----|----------|-----------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | P40      | 0         | R/W | Port data register 40                                                                                                                                                                                 |
|     |          |           |     | Stores P40 data.                                                                                                                                                                                      |
|     |          |           |     | If port 4 is read while PCR4 bits are set to 1, the values stored in PDR4 are read, regardless of the actual pin states. If port 4 is read while PCR4 bits are cleared to 0, the pin states are read. |

• PCR4 Port control register 4 Address: H'FFE7

| Bit | Bit Name | Set Value | R/W | Description                                                                                                                                        |
|-----|----------|-----------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | PCR40    | 1         | W   | Port control register 40                                                                                                                           |
|     |          |           |     | Controls P40 input/output.                                                                                                                         |
|     |          |           |     | P40 is an output pin when PCR40 is set to 1, and an input pin when PCR40 is cleared to 0. PCR40 is a write-only bit. This bit is always read as 1. |

| • PMR1 Port mode register 1 |          | Addre     | ss: H'FFC0 |                                                                    |
|-----------------------------|----------|-----------|------------|--------------------------------------------------------------------|
| Bit                         | Bit Name | Set Value | R/W        | Description                                                        |
| 1                           | AEVL     | 1         | R/W        | P11/AEVL pin function switching                                    |
|                             |          |           |            | Sets whether P11/AEVL pin is to be used as P11 pin or as AEVL pin. |
|                             |          |           |            | AEVL = 1: Functions as AEVL input pin                              |

#### 4.4 Constants Used

No constants are used in this sample task.

# 4.5 RAM Usage

No RAM is used in this sample task.



## 5. Flowcharts

#### 5.1 main





# 5.2 int\_aec



#### • Link Address Specifications

| Address |
|---------|
| H'0000  |
| H'0038  |
| H'0100  |
|         |



# **Revision Record**

| _    |           | 4.    |
|------|-----------|-------|
| 1100 | Crir      | ntian |
| Des  | 3 U I I I | otion |

| Rev. | Date      | Page | Summary              |
|------|-----------|------|----------------------|
| 1.00 | Sep.16.04 | _    | First edition issued |
|      |           |      |                      |
|      |           |      |                      |
|      |           |      |                      |
|      |           |      |                      |



#### Keep safety first in your circuit designs!

 Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.
 Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.
  - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.
  - Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).
- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
  - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.