## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# SH7211 Group

Example of Setting SDRAM Interface

### Introduction

This application note explains how to connect and use SDRAM, and is intended for reference to help in the design of user software.

### **Target Device**

SH7211

### Contents

| 1. | Introduction                      | 2  |
|----|-----------------------------------|----|
| 2. | Description of Sample Application | 3  |
| 3. | Documents of Reference            | 18 |



### 1. Introduction

### 1.1 Specification

- 128-Mbit (2 Mwords × 16 bits × 4 banks) SDRAM is connected.
- SDRAM is connected with 16-bit bus width.
- The CS3 space is selected as the external connection space.
- SDRAM is initialized using the SDRAM interface function of the SH7211.

### 1.2 Used Module

Bus state controller (BSC)

### **1.3** Applicable Conditions

- Microcontroller: SH7211
- Operating Frequency: Internal clock 160 MHz Bus clock 40 MHz Peripheral clock 40 MHz
   Compiler: SuperH RISC engine family C/C++ compiler package Ver.9.01, manufactured by Renesas Technology



### 2. Description of Sample Application

### 2.1 Operational Overview of Module Used

The bus state controller of the SH7211 incorporates SDRAM interface function that enables direct connection to SDRAM. The specification of SDRAM used in this sample application is listed in table 1.

| Table 1 Specific | cation of SDRAM Use | ed in this Sample | Application |
|------------------|---------------------|-------------------|-------------|
|------------------|---------------------|-------------------|-------------|

| Item           | Description                                                       |
|----------------|-------------------------------------------------------------------|
| Configuration  | 2,097,152 words $\times$ 16 bits $\times$ 4 banks                 |
| Capacity       | 128 Mbits × 1                                                     |
| CAS latency    | 2 or 3 (programmable)                                             |
| Refresh cycle  | 4096 cycles/64 ms                                                 |
| Row address    | A11 to A0                                                         |
| Column address | A8 to A0                                                          |
| Precharge      | Precharge command input                                           |
|                | A10 pin = "high": all the banks are precharged                    |
|                | A10 pin = "low": the banks selected by BA0 and BA1 are precharged |

#### 2.1.1 Bus State Controller (BSC)

The bus state controller (BSC) outputs control signals to external devices and various types of memory that are connected to the external address space. This enables direct connections to SRAM, SDRAM, and other memory storage devices, and external devices.

An overview of the BSC is provided in table 2.

| Table 2 | Overview | of BSC |
|---------|----------|--------|
|---------|----------|--------|

| Item                                                                   | Description                                                                                                                                    |
|------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| External address space                                                 | Supports a maximum of 64 Mbytes for each of areas CS0 to CS7.                                                                                  |
|                                                                        | Can specify the normal space interface, SRAM interface with byte selection, burst ROM (clock synchronous or asynchronous), MPX-I/O, and SDRAM. |
| Data bus width                                                         | 8 or 16 bits.                                                                                                                                  |
| Wait                                                                   | Can insert wait cycles into each address space.                                                                                                |
|                                                                        | Can insert wait cycles into each read access and write access.                                                                                 |
| Connectable memory devices                                             | SRAM, burst ROM, MPX-I/O, SDRAM, and SRAM with byte selection.                                                                                 |
| Bus arbitration                                                        | Can release the bus mastership after receiving a bus mastership request                                                                        |
|                                                                        | from external devices.                                                                                                                         |
| Refresh function Supports the auto-refresh and self-refresh functions. |                                                                                                                                                |

### 2.1.2 SDRAM Interface Connection Configuration

The SH7211 is capable of connecting SDRAM, which meets the conditions listed in table 3, to area 2 (CS2 space) or area 3 (CS3 space). It supports burst read/single write (burst length 1) and burst read/burst write (burst length 1) as the SDRAM operating mode. In this sample application, mode 2 (MCU extension mode 2) is used as the MCU operation mode. For details, refer to the section on MCU operating mode in the SH7211 Group Hardware Manual.

The specification of SDRAM connectable to the SH7211 is listed in table 3. The SH7211 memory map for this sample application is illustrated in figure 1. Note that when only a single SDRAM is to be used, it should be connected to the CS3 space.



#### Table 3 Specification of SDRAM Connectable to the SH7211

| Item            | Description             |
|-----------------|-------------------------|
| Row address     | 11/12/13 bits           |
| Column address  | 8/9/10 bits             |
| Number of banks | Less than or equal to 4 |



Figure 1 SH7211 Memory Map in this Sample Application



### 2.2 Operational Settings for Sample Application

In order to connect SDRAM with the SH7211, changing the port settings by using the pin function controller (PFC) is necessary.

An example of connecting SDRAM with the SH7211 is given in figure 2. Also, an example of setting the pin function controller (PFC) in this sample application is shown in table 4.



Figure 2 Example of Connecting with SDRAM

#### Table 4 Example of Setting PFC

| PFC Initial Function | SDRAM Connecting Pin |
|----------------------|----------------------|
| PA14 to PA0          | A14 to A0            |
| PD15 to PD0          | D15 to D0            |
| PB9/PB8              | DQMLU/DQMLL          |
| PB1                  | RD/WR                |
| PB6/PB5              | CASL/RASL            |
| PB3/PB4              | CK/CKE               |
| PB17                 | CS3                  |



### 2.3 Operation of Sample Application

This section describes read and write operation in the sample program.

1. Read Operation

An example of SDRAM single read timing at 40-MHz bus clock is provided in figure 3. The SH7211 performs the following operation in each cycle.

- Tr: Issue an ACTV (activate rows and banks) command
- Trw1, Twr2: Wait cycles from ACTV command to READ (A)/WRIT (A) Wait cycles specified by the WTRCD[1:0] bits in CS3WCR are inserted.
- Tc1: Issue a READ (A) command
- Tcw: Wait cycles from Tc1 cycle to Td1 cycle
- Td1: Retrieve read data
- Tde: Idle cycle required for transferring the read data to the LSI One idle cycle is always generated at all the time of burst or single read operation.
- Tap1, Tap2: Wait cycles for auto-precharge completion Wait cycles specified by the WTRP[1:0] bits in CS3WCR are inserted.



### SH7211 Group Example of Setting SDRAM Interface



Figure 3 Example of SDRAM Single Read Timing (Bus Clock 40 MHz)



#### 2. Write Operation

An example of SDRAM single write timing at 40-MHz bus clock is provided in figure 3. The SH7211 performs the following operation in each cycle.

- Tr: Issue an ACTV (activate rows and banks) command
- Trw1, Trw2: Wait cycles from ACTV command to READ (A)/WRIT (A)

Wait cycles specified by the WTRCD[1:0] bits in CS3WCR are inserted.

- Tc1: Issue a WRITA command
- Trwl1, Trwl2: Wait cycles for auto-precharge activation Wait cycles specified by the TRWL[1:0] bits in CS3WCR are inserted.
- Tap1, Tap2: Wait cycles for auto-precharge completion Wait cycles specified by the WTRP[1:0] bits in CS3WCR are inserted.



Figure 4 Example of SDRAM Single Write Timing (Bus Clock 40 MHz)



### 2.4 Procedure for Setting Modules Used

This section describes the procedure for specifying initial settings for writing to SDRAM. In this sample application, the pin function controller (PFC) and the bus state controller (BSC) are initialized before executing the main function. Flowcharts of setting the PFC and the BSC are illustrated in figure 4 and 5, respectively. In addition, a flowchart of the sample program is shown in figure 6.

For details on registers, refer to SH7211 Group Hardware Manual.









### SH7211 Group Example of Setting SDRAM Interface



Figure 6 Flowchart of Setting Bus State Controller (BSC)





Figure 7 Flowchart of Sample Program



### 2.5 Register Settings for Sample Program

#### 2.5.1 Clock Pulse Generator (CPG)

The settings of the clock pulse generator for the sample program are listed in table 5.

#### Table 5 Settings of Clock Pulse Generator

| Register Name     | Address    | Setting Value | Description                                       |
|-------------------|------------|---------------|---------------------------------------------------|
| Frequency control | H'FFFE0010 | H'1303        | CKOEN = "B'1": Clock is output                    |
| register (FRQCR)  |            |               | STC[1:0] = "B'00": PLL circuit                    |
|                   |            |               | multiplication ratio ×1                           |
|                   |            |               | IFC[2:0] = "B'000": Internal clock × 1            |
|                   |            |               | $PFC[2:0] = "B'011": Peripheral clock \times 1/4$ |

### 2.5.2 Settings of Pin Function Controller (PFC)

Pins for connecting SDRAM are enabled by setting the pin function controller (PFC).

The settings of the PFC are listed in table 6.



#### Table 6Settings of PFC

| Register Name                          | Address    | Setting<br>Value | Description                                                            |
|----------------------------------------|------------|------------------|------------------------------------------------------------------------|
| Port A control register L4<br>(PACRL4) | H'FFFE3810 | H'0111           | PA14MD[2:0] = "B'001": A14 output<br>PA13MD[2:0] = "B'001": A13 output |
|                                        |            |                  | PA12MD[2:0] = "B'001": A12 output                                      |
| Port A control register L3             | H'FFFE3812 | H'1111           | PA11MD[2:0] = "B'001": A 11 output                                     |
| (PACRL3)                               |            |                  | PA10MD[2:0] = "B'001": A10 output                                      |
|                                        |            |                  | PA9MD[2:0] = "B'001": A9 output                                        |
|                                        |            |                  | PA8MD[2:0] = "B'001": A8 output                                        |
| Port A control register L2             | H'FFFE3814 | H'1111           | PA7MD[2:0] = "B'001": A7 output                                        |
| (PACRL2)                               |            |                  | PA6MD[2:0] = "B'001": A6 output                                        |
|                                        |            |                  | PA5MD[2:0] = "B'001": A5 output                                        |
|                                        |            |                  | PA4MD[2:0] = "B'001": A4 output                                        |
| Port A control register L1             | H'FFFE3816 | H'1111           | PA3MD[2:0] = "B'001": A3 output                                        |
| (PACRL1)                               |            |                  | PA2MD[2:0] = "B'001": A2 output                                        |
|                                        |            |                  | PA1MD[2:0] = "B'001": A1 output                                        |
|                                        |            |                  | PA0MD[2:0] = "B'001": A0 output                                        |
| Port B control register H1<br>(PBCRH1) | H'FFFE388E | H'0010           | PB17MD[2:0] = "B'001": CS3 output                                      |
| Port B control register L3             | H'FFFE3892 | H'0011           | PB9MD[2:0] = "B'001": WE1/DQMLU                                        |
| (PBCRL3)                               |            |                  | PB8MD[2:0] = "B'001": WE0/DQMLL                                        |
| Port B control register L2             | H'FFFE3894 | H'0111           | PB6MD[2:0] = "B'001": CASL output                                      |
| (PBCRL2)                               |            |                  | PB5MD[2:0] = "B'001": RASL output                                      |
|                                        |            |                  | PB4MD[2:0] = "B'001": CKE output                                       |
| Port B control register L1             | H'FFFE3896 | H'1010           | PB3MD[2:0] = "B'001": CK output                                        |
| (PBCRL1)                               |            |                  | PB1MD[2:0] = "B'001": RD/WR output                                     |
| Port D control register L4             | H'FFFE3990 | H'1111           | PD15MD[2:0] = "B'001": D15 output                                      |
| (PDCRL4)                               |            |                  | PD14MD[2:0] = "B'001": D14 output                                      |
|                                        |            |                  | PD13MD[2:0] = "B'001": D13 output                                      |
|                                        |            |                  | PD12MD[2:0] = "B'001": D12 output                                      |
| Port D control register L3             | H'FFFE3992 | H'1111           | PD11MD[2:0] = "B'001": D11 output                                      |
| (PDCRL3)                               |            |                  | PD10MD[2:0] = "B'001": D10 output                                      |
|                                        |            |                  | PD9MD[2:0] = "B'001": D9 output                                        |
|                                        |            |                  | PD8MD[2:0] = "B'001": D8 output                                        |
| Port D control register L2             | H'FFFE3994 | H'1111           | PD7MD[2:0] = "B'001": D7 output                                        |
| (PDCRL2)                               |            |                  | PD6MD[2:0] = "B'001": D6 output                                        |
|                                        |            |                  | PD5MD[2:0] = "B'001": D5 output                                        |
| Dent D. control as sisters 1.4         |            |                  | PD4MD[2:0] = "B'001": D4 output                                        |
| Port D control register L1<br>(PDCRL1) | H'FFFE3996 | H'1111           | PD3MD[2:0] = "B'001": D3 output                                        |
|                                        |            |                  | PD2MD[2:0] = "B'001": D2 output                                        |
|                                        |            |                  | PD1MD[2:0] = "B'001": D1 output<br>PD0MD[2:0] = "B'001": D0 output     |
|                                        |            |                  |                                                                        |



### 2.5.3 Settings of Bus State Controller

The type of the memory device connected to the CS3 space, the data bus width, and the number of wait cycles are specified.

The settings of the bus state controller (BSC) are listed in table 7.

### Table 7 Settings of BSC

| Register Name                                 | Address    | Setting<br>Value | Description                                                                                                                                                                                 |
|-----------------------------------------------|------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Common control register<br>(CMNCR)            | H'FFFC0000 | H'00000003       | HIZMEM = "B'1": Driven<br>HIZCNT = "B'1": CKE, RASL, and<br>CASL are driven in<br>standby mode and bus-<br>released state.                                                                  |
| CS3 space bus control register<br>(CS3BCR)    | H'FFFC0010 | H'10004400       | IWW[2:0] = "B'001": 1 idle cycle<br>inserted<br>TYPE[2:0] = "B'100": SDRAM<br>BSZ[1:0] = "B'10": 16-bit bus width                                                                           |
| CS3 space wait control register<br>(CS3WCR)   | H'FFFC0034 | H'00004891       | WTRP[1:0] = "B'10": 2 wait cycles<br>WTRCD[1:0] = "B'10": 2 wait cycles<br>A3CL[1:0] = "B'01": CAS latency 2<br>cycles<br>TRWL[1:0] = "B'10": 2 wait cycles<br>WTRC[1:0] = "B'01": 3 cycles |
| Refresh timer control/status register (RTCSR) | H'FFFC0050 | H'A55A0010       | CKS[2:0] = "B'010": B¢16<br>RRC[2:0] = "B'000": Once                                                                                                                                        |
| Refresh timer constant register (RTCON)       | H'FFFC0058 | H'A55A0027       | When the RTCON value matches the RTCNT value, a refresh request is made.*                                                                                                                   |
| SDRAM control register (RDCR)                 | H'FFFC004C | H'00000809       | RFSH = "B'1": Perform refresh<br>A3ROW = "B'01": Row address 12<br>bits<br>A3COL = "B'01": Column address 9<br>bits                                                                         |

Note: \* 1 cycle: 400 ns (40 MHz/16 = 2.5 MHz) Refresh request interval of this SDRAM: 15.625  $\mu$ s 15.625  $\mu$ s/400 ns = 39 (0x27) cycles per number of times of refresh

Note: When writing, set the upper 16 bits to H'A55A to disable write protection.

### 2.6 Settings of SDRAM Mode Register

The SDRAM mode register is set by inputting a specific address to SDRAM. Setting the SDRAM mode register specifies the CAS latency and the burst length are specified.

The SH7211 supports burst read/single write (burst length 1), burst read/burst write (burst length 1), sequential wrap type (burst type), and CAS latency 2 or 3.

Access addresses for setting the mode register and their respective SDRAM modes are listed in the tables below.

A. Settings of Area 2

• Burst read/single write (burst length 1)

| Data Bus Width | CAS Latency | Access Address | External Address Pin |
|----------------|-------------|----------------|----------------------|
| 16 2           |             | H'FFFC4440     | H'00000440           |
|                | 3           | H'FFFC4460     | H'00000460           |

#### • Burst read/burst write (burst length 1)

| Data Bus Width | CAS Latency | Access Address | External Address Pin |
|----------------|-------------|----------------|----------------------|
| 16 2           |             | H'FFFC4040     | H'0000040            |
|                | 3           | H'FFFC4060     | H'0000060            |

- B. Settings of Area 3
- Burst read/single write (burst length 1)

| Data Bus Width | CAS Latency | Access Address | External Address Pin |
|----------------|-------------|----------------|----------------------|
| 16             | 2           | H'FFFC5440     | H'00000440           |
|                | 3           | H'FFFC5460     | H'00000460           |

• Burst read/burst write (burst length 1)

| Data Bus Width | CAS Latency | Access Address | External Address Pin |
|----------------|-------------|----------------|----------------------|
| 16             | 2           | H'FFFC5040     | H'0000040            |
|                | 3           | H'FFFC5060     | H'0000060            |

In this sample application, the following settings of the SDRAM mode register are specified. An example of timing of writing to the SDRAM mode register is provided in figure 7.

- Burst length: burst read/single write (burst length 1)
- Area: area 3
- CAS latency: 2 cycles



### SH7211 Group Example of Setting SDRAM Interface



Figure 8 Example of Timing of Writing to SDRAM Mode Register

The SH7211 issues commands in the following order when setting the SDRAM mode register.

- All bank precharge command
- Auto refresh command (8 times)
- Mode register write command

Completing the setting of the mode register enables the use of SDRAM.

SDRAM requires a certain amount of idle time during a period from power-on to all-bank precharge. In this sample application, 200 µs of wait idle time is made in the pfc\_init function.

For the necessary idle time, refer to the manual of SDRAM to be used.



### 3. Documents for Reference

Software Manual

SH-2A, SH2A-FPU Software Manual

The most up-to-date version of this document is available on the Renesas Technology Website

Hardware Manual

SH7211 Group Hardware Manual

The most up-to-date version of this document is available on the Renesas Technology Website.



### Website and Support

Renesas Technology Website <u>http://www.renesas.com/</u>

Inquiries

http://www.renesas.com/inquiry csc@renesas.com

### **Revision Record**

| Rev. | Date      | Description |                      |  |
|------|-----------|-------------|----------------------|--|
|      |           | Page        | Summary              |  |
| 1.00 | Mar.21.08 | _           | First edition issued |  |
|      |           |             |                      |  |
|      |           |             |                      |  |
|      |           |             |                      |  |
|      |           |             |                      |  |
|      |           |             |                      |  |

All trademarks and registered trademarks are the property of their respective owners.

#### Notes regarding these materials

- 1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
- 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com)
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below: (1) artificial life support devices or systems
  - (2) surgical implantations

**KENESAS** 

- (3) healthcare intervention (e.g., excision, administration of medication, etc.)
- (4) any other purposes that pose a direct threat to human life

Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.

- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

© 2008. Renesas Technology Corp., All rights reserved.