# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# SH7206 Group

# Example of BSC SDRAM Interface Setting (16-Bit Bus)

# Introduction

This document describes the synchronous DRAM (SDRAM) interface of the bus state controller (BSC) and provides a practical example of SRAM connection.

# **Target Device**

SH7206

# Contents

| 1. | Overview                           | 2    |
|----|------------------------------------|------|
| 2. | Description of Application Example | 3    |
| 3. | Sample Program                     | . 14 |
| 4. | Documents for Reference            | . 17 |
| 5. | Website and Support Window         | . 17 |



### 1. Overview

## 1.1 Specifications

- A 128-Mbit (2 Mwords x 16 bits x 4 banks) SDRAM is used and is connected to the SH7206 with a data bus width of 16 bits.
- The SDRAM interface function of the SH7206 is used to initialize the SDRAM.

# 1.2 Module Used

Bus state controller (BSC)

# **1.3** Applicable Conditions

| • | MCU:                   | SH7206 (R5S72060)                                                               |
|---|------------------------|---------------------------------------------------------------------------------|
| ٠ | Operating frequencies: | Internal clock at 200 MHz                                                       |
|   |                        | Bus clock at 66.67 MHz                                                          |
|   |                        | Peripheral clock at 33.33 MHz                                                   |
| ٠ | C compiler:            | Manufactured by Renesas Technology Corp.                                        |
|   |                        | Version 9.00 C/C++ compiler package for the SuperH RISC engine Family           |
| ٠ | Compile option:        | Default settings of the High-performance Embedded Workshop (-cpu=sh2a -debug    |
|   |                        | -gbr=auto -global_volatile=0 -opt_range=all -infinite_loop=0 -del_vacant_loop=0 |
|   |                        | -struct_alloc=1)                                                                |

# 1.4 Related Application Note

Operation of the sample program in this application note has been confirmed with the setting conditions given in the application note on *Example of SH7206 Initial Configuration*. Please refer to that document when setting up this sample task.



# 2. Description of Application Example

# 2.1 Functions Used: Overview of Operation

SDRAM units that are connectable to this LSI are products that have 11, 12, or 13 bits of row address, 8, 9, or 10 bits of column address, 4 or fewer banks, and in which the A10 pin is used to set pre-charge mode in read and write command cycles. Burst read/single write (burst length 1) and burst read/burst write (burst length 1) are supported as SDRAM operating modes.

Table 1 shows the specifications of the SDRAM unit used in this sample task.

| ltem           | SDRAM Specification                                    |  |
|----------------|--------------------------------------------------------|--|
| Configuration  | 4 banks x 2,097,152 words x 16 bits                    |  |
| Capacity       | 128 Mbits x 1                                          |  |
| CAS latency    | 2 or 3 (programmable)                                  |  |
| Refresh cycle  | 4096 refresh cycles per 64 ms                          |  |
| Burst length   | 1, 2, 4, or 8 full pages (programmable)                |  |
| Row address    | A11 to A0                                              |  |
| Column address | A8 to A0                                               |  |
| Pre-charge     | Auto pre-charge/all bank pre-charge controlled via A10 |  |

#### Table 1 Specifications of SDRAM Used in This Application Task

Figure 1 shows the memory map. SDRAM can be connected to the CS2 and CS3 spaces of SH7206. In this sample task, SDRAM is connected to the CS3 space.



Figure 1 Memory Map



Figure 2 shows an example of an SDRAM connection circuit.



Figure 2 Example of SDRAM Connection Circuit (128-Mbit product x 1 and 16-bit bus)

Table 2 shows address-multiplexed output pins.

| SH7206<br>Pin | Row<br>Address    | Column<br>Address | SDRAM<br>Pin | Function                       |
|---------------|-------------------|-------------------|--------------|--------------------------------|
| A14           | A23* <sup>2</sup> | A23* <sup>2</sup> | A13 (BA1)    | Specifies the bank             |
| A13           | A22* <sup>2</sup> | A22* <sup>2</sup> | A12 (BA0)    | Specifies the bank             |
| A12           | A21               | A12               | A11          | Address                        |
| A11           | A20               | L/H* <sup>1</sup> | A10/AP       | Specifies address/pre-charging |
| A10           | A19               | A10               | A9           | Address                        |
| A9            | A18               | A9                | A8           | Address                        |
| A8            | A17               | A8                | A7           | Address                        |
| A7            | A16               | A7                | A6           | Address                        |
| A6            | A15               | A6                | A5           | Address                        |
| A5            | A14               | A5                | A4           | Address                        |
| A4            | A13               | A4                | A3           | Address                        |
| A3            | A12               | A3                | A2           | Address                        |
| A2            | A11               | A2                | A1           | Address                        |
| A1            | A10               | A1                | A0           | Address                        |

#### Table 2 Address Multiplexed Output

Notes: \*1. The L/H bit is used in specifying commands for the SDRAM; and it is fixed low or high according to the access mode.

\*2. Bank address specification



# 2.2 **Procedure for Setting up the Functions**

### 2.2.1 Example of the Initialization Procedure for SDRAM

Figure 3 describes an example of the initialization procedure to place SDRAM in the CS3 space.







### 2.2.2 Example of Procedure for Switching AC Characteristics

To connect SDRAM to the SH7206 and use the SDRAM in clock mode 2, the AC characteristics must be switched. To use the AC characteristics switching function, set the AC characteristics switching register (ACSWR) and AC characteristics switching key register (ACKEYR).

Figure 4 gives an example of the procedure for setting the AC characteristics switching register (ACSWR). These settings must be executed from the internal RAM.

When the SH7206 is used in clock mode 7, please leave the initial state as it is and do not make any particular initial settings.

Also, please refer to the SH7206 application note giving an example of initialization, which covers the switching of AC characteristics.



#### Figure 4 Example Procedure for Making Settings with the AC-Characteristics Switching Function

#### 2.2.3 Power-On Sequence

To perform SDRAM initialization, the bus state controller registers must first be set, followed by a write to the SDRAM mode register.

Once power has been supplied, SDRAM needs a constant idle period. An idle period of at least 200  $\mu$ s is set up by the software in this sample task. The required idle period differs with the SDRAM specification. Please refer to the manual for the SDRAM you are using. To write to the SDRAM mode register, a mode-register setting (MRS) command is issued. This takes the form of a special combination of the  $\overline{CS3}$ ,  $\overline{RASL}$ ,  $\overline{CASL}$ , and RD/WR signals. The address provides the data for input to the SDRAM. Table 3 shows the addresses to be accessed in writing to the SDRAM mode register when the SDRAM is allocated to the CS3 space.



#### Table 3 Addresses to be Accessed as Values Written to the SDRAM Mode Register (CS3 Space)

|                   |                | Burst Read/Single Write<br>(Burst Length 1) |                         | Burst Read/Burst Write<br>(Burst Length 1) |                         |
|-------------------|----------------|---------------------------------------------|-------------------------|--------------------------------------------|-------------------------|
| Data bus<br>Width | CAS<br>Latency | Access Address                              | External<br>Address Pin | Access Address                             | External Address<br>Pin |
| 16 bits           | 2              | H'FFFC 5440                                 | H'0000 0440             | H'FFFC 5040                                | H'0000 0040             |
|                   | 3              | H'FFFC 5460                                 | H'0000 0460             | H'FFFC 5060                                | H'0000 0060             |
| 32 bits           | 2              | H'FFFC 5880                                 | H'0000 0880             | H'FFFC 5080                                | H'0000 0080             |
|                   | 3              | H'FFFC 58C0                                 | H'0000 08C0             | H'FFFC 50C0                                | H'0000 00C0             |

In this sample task, the following settings are made in the SDRAM mode register.

- Burst length: burst read/single write (burst length 1)
- Wrap type: sequential
- CAS latency: 2 cycles

As shown in table 3, these settings are written to the SDRAM mode register by writing a word of any value to H'FFFC 5440 (the data is ignored). In detail, the following commands are issued sequentially to the SDRAM.

— All bank pre-charge command (PALL)

Idle cycles as specified by the WTRP1[1:0] bits in CS3WCR are inserted between the PALL and the first REF (shown below as idle period Tpw).

- Auto-refresh command (REF; eight times)
   Idle cycles as specified by the WTRC[1:0] bits in CS3WCR are inserted after the REF command is issued (shown below as idle period Trc).
- Mode-register setting command (MRS)



Figure 5 shows an example of timing in writing to the SDRAM mode register.



Figure 5 Example of Timing in Writing to the SDRAM Mode Register



# 2.3 Operation of the Sample Program

SDRAM read and write operations for sample program are described as follows:

1. Read operation

Figure 6 shows an example of SDRAM single-read timing in operation with the bus clock running at 66.67 MHz. The operations below are performed on successive cycles of the SH7206.

| — Tr:         | Issuance of the ACTV (activating row and bank) command                                                                                                                                  |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| — Trw1, Trw2: | Wait cycles between the ACTV command and READA/WRITA commands                                                                                                                           |
|               | The number of wait cycles set by the WTRCD[1:0] bits in CS3WCR is inserted here.                                                                                                        |
| — Tcl:        | Issuance of READA command                                                                                                                                                               |
| — Tcw:        | Wait cycles between the Tc1 and Td1 cycles                                                                                                                                              |
|               | The number of wait cycles should be equivalent to the CAS latency of the SDRAM. The number of wait cycles set by the A3CL[1:0] bits in CS3WCR (CAS latency of Area 3) is inserted here. |
| — Td1:        | Reading of data to be read                                                                                                                                                              |
| — Tde:        | Idle cycle necessary for transferring the read data within this LSI                                                                                                                     |
|               | One cycle must be allowed without fail for both burst-read and single-read operations.                                                                                                  |
| — Tap1, Tap2: | Cycles of waiting for completion of auto pre-charge                                                                                                                                     |
| -             | The number of wait cycles set by the WTRP[1:0] bits in CS3WCR is inserted here.                                                                                                         |
|               |                                                                                                                                                                                         |



# SH7206 Group

# Example of BSC SDRAM interface Setting (16-Bit Bus)



Figure 6 Example of SDRAM Single-Read Timing (with the Bus-Clock Operating at 66.67 MHz)



#### 2. Write operation

Figure 7 shows an example of SDRAM single-write timing in operation with the bus clock running at 66.67 MHz. The operations below are performed on successive cycles of the SH 7206.

- Tr: Issuance of the ACTV (activating row and bank) command
- Trw1, Trw2: Wait cycles between the ACTV command and READA/WRITA commands
- The number of cycles set by the WTRCD[1:0] bits in CS3WCR is inserted here.
- Tcl: Issuance of WRITA command
- Trwl1, Trwl2: Cycles of waiting for the start-up of auto pre-charge
- The number of wait cycles set by the TRWL[1:0] bits in CS3WCR is inserted here.
- Tap1, Tap2: Cycles of waiting for completion of auto pre-charge

The number of wait cycles set by the WTRP[1:0] bits in CS3WCR is inserted here.



Figure 7 Example of SDRAM Single-Write Timing (with the Bus-Clock Operating at 66.67 MHz)



## 2.4 Example of Bus State Controller Settings

An example of bus state controller settings for bus-clock operation at 66.67 MHz is given in table 4. Please refer to the section on the bus state controller in the SH7206 Group hardware manual for details on the individual registers.

#### Table 4 Example of Bus State Controller Settings

| Name of Register | Address     | Setting Value | Function                                           |
|------------------|-------------|---------------|----------------------------------------------------|
| CS3 space bus    | H'FFFC 0010 | H'1000 4400   | -IWW[2:0] = B'001                                  |
| control register |             |               | Idle period between writing and reading and        |
| (CS3BCR)         |             |               | between writing and writing: 1 cycle               |
|                  |             |               | -TYPE[2:0] = B'100: SDRAM                          |
|                  |             |               | -BSZ[1:0] = B'10: 16-bit data bus width            |
| CS3 space wait   | H'FFFC 0034 | H'0000 4892   | -WTRP[1:0] = B'10                                  |
| control register |             |               | Number of cycles to wait for pre-charge            |
| (CS3WCR)         |             |               | completion: 2                                      |
|                  |             |               | -WTRCD[1:0] = B'10                                 |
|                  |             |               | ACTV command $\rightarrow$ Number of wait cycles   |
|                  |             |               | between READA and WRITA commands: 2                |
|                  |             |               | -A3CL[1:0] = B'01                                  |
|                  |             |               | CAS latency of Area 3: 2 cycles                    |
|                  |             |               | -TRWL[1:0] = B'10                                  |
|                  |             |               | Number of cycles to wait for pre-charge start-up:  |
|                  |             |               | 2                                                  |
|                  |             |               | -WTRC[1:0] = B'10                                  |
|                  |             |               | REF command/self-refresh cancellation              |
|                  |             |               | ightarrow Number of idle cycles among ACTV/REF/MRS |
|                  |             |               | commands: 5                                        |
| SDRAM control    | H'FFFC      | H'0000 0809   | -RFSH = 1: Refresh                                 |
| register (SDCR)  | 004C        |               | -RMODE = 0: Auto-refresh                           |
|                  |             |               | -BACTV = 0: Auto pre-charge mode                   |
|                  |             |               | -A3ROW[1:0] = B'01                                 |
|                  |             |               | Row address of Area 3: 12 bits                     |
|                  |             |               | -A3COL[1:0] = B'01                                 |
|                  |             |               | Column address of Area 3: 9 bits                   |
| Refresh timer    | H'FFFC 0050 | H'A55A 0010*  | CKS[2:0] = B'010                                   |
| control          |             |               | -Selects Bø/16 as the clock                        |
| register/status  |             |               | RRC[2:0] = B'000                                   |
| register (RTCSR) |             |               | -Selects one as the number of consecutive refresh  |
|                  |             |               | cycles                                             |
|                  |             |               | · ·                                                |



| Name of Register                                         | Address        | Setting Value | Function                                                                                                                                                                                                                                                                                     |
|----------------------------------------------------------|----------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Refresh timer<br>constant register<br>(RTCOR)            | H'FFFC 0058    | H'A55A 0041*  | -1 cycle = $1/(B\phi (66 \text{ MHz})/16) \approx 240 \text{ ns}$<br>-Interval between SDRAM-refresh requests:<br>$4096 \text{ cycles}/64 \text{ ms} = 15.625 \mu \text{s}/\text{time}$<br>-Setting value of RTCOR = $15.625 \mu \text{s} \div 240 \text{ ns}$<br>$\approx 65 = \text{H}'41$ |
| AC characteristics<br>switching register<br>(ACSWR)      | H'FFFC<br>180C | H'0000 0009   | -AC0SW[1:0] = B'1001<br>Switches the AC characteristics to extend the<br>delay time.                                                                                                                                                                                                         |
| AC characteristics<br>key switching<br>register (ACKEYR) | H'FFFC<br>1BFC | H'0000 0000   | -Write operation for AC characteristics switching (written value is ignored).                                                                                                                                                                                                                |

canceled.



#### 3. Sample Program

```
• Sample Program: Listing of "main.c" (1)
```

```
1
2
3
   *
          System Name: SH7206 Sample Program
4
   *
          File Name : main.c
         Version : 1.00.00
Contents : SH7206 16-Bit access
5
   *
6
   *
                   : M3A-HS60
7
   *
          Model
   *
8
                   : SH7206
         CPU
   *
         Compiler : SHC9.0.00
9
  *
10
                  : None
         OS
   *
11
         Note
                   :
12 *
                     <Caution>
13 *
                     This entire sample program is for reference only and
  *
14
                     its operation is not guaranteed.
15 *
                     Please use this sample as a technical reference
  *
16
                     in software development.
17
   *
18
   *
          Copyright (C) 2005 Renesas Technology Corp. All Rights Reserved
19
   *
          AND Renesas Solutions Corp. All Rights Reserved
20
   *
21
         History
                 : 2005.04.12 ver.1.00.00
23 #include "iodefine.h"
24
25 /* ==== Macro definition ==== */
26
27 /* Access address for writing to the SDRAM mode register */
28 #define
              SDRAM_MODE
                              (*(volatile unsigned short *)(0xfffc5440))
29
30 /* ==== Prototype declaration ==== */
31 void main(void);
32
```



```
Sample Program: Listing of "main.c" (2)
34 * ID
35 * Overview of module: SDRAM 16-bit bus width connection setting
36 *-----
37 * Include
                 : #include "iodefine.h"
38 *-----
39 * Declaration : void main(void)
40 *-----
41 * Function : Sets pin function controller (PFC) and bus state
42 *
                 : controller (BSC) to enable SDRAM in the CS3 space
                 :
43 *
44 *-----
           : None
45 * Argument
46 *-----
47 * Return value : None
48 *-----
49 * Caution: PFC settings are applied to the individual bits to avoid50 *: changes to PFC settings made in other processing.
52
53 void main(void)
54 {
       volatile int j = 40000;
55
                              /* Wait count @ 200 MHz */
56
57
       /* ==== PFC setting ==== */
       PORT.PACRL4.BIT.PA13MD = 0x1;
                              /* Output DQMLU */
58
                              /* Output DQMLL */
59
       PORT.PACRL4.BIT.PA12MD = 0x1;
                              /* Output CKE */
60
       PORT.PACRL3.BIT.PA9MD = 0x5;
       PORT.PACRL3.BIT.PA8MD = 0x5;
                              /* Output RD/WR# */
61
       PORT.PACRL2.BIT.PA7MD = 0x2; /* Output CS3 */
62
       PORT.PBCR2.BIT.PB5MD = 0x4;
                              /* Output CASL
                                          */
63
                                          */
64
       PORT.PBCR2.BIT.PB4MD = 0x4;
                              /* Output RASL
65
       /* ==== CS3 space bus control register (CS3BCR) setting ==== */
66
67
       BSC.CS3BCR.LONG = 0x10004400ul; /*
68
                        * Between write & read/between write & write cycles
69
                        * Idle specification : inserts 1 idle cycle
70
                        * Memory type : SDRAM
* Data-bus spec. : 16-bit width
71
72
                              */
       /* ==== CS3 space wait control register (CS3WCR) setting ==== */
73
74
       BSC.UN2_BSC.SDRAM.REG_CS3WCR.LONG = 0x00004892ul;
75
                              /*
76
                              * Number of pre-charge cycles: 2
77
                              * Number of wait cycles from ACT command to
78
                              * read commands
                                                 :2
79
                              * CAS latency for Area 3 :2
                              * Pre-charge start-up cycles:2
80
81
                              * Idle cycles from REF command to ACT/REF/
                              * MRS commands
82
                                                 :5
                              */
83
```



Sample Program: Listing of "main.c" (3) 84 /\* ==== SDRAM control register (SDCR) setting ==== \*/ BSC.SDCR.LONG =  $0 \times 00000809 \text{ul};$ /\* 85 86 \* Refresh control 1 : Refresh \* Refresh control 2 87 : Auto-refresh \* Bank active mode 88 : Auto pre-89 charge mode 90 \* Area 3 row address bits : 12 91 \* Area 3 column address bit: 9 92 \* / 93 /\* ==== Refresh timer constant register (RTCOR) setting ==== \*/ 94 BSC.RTCOR.LONG = 0xa55a0041ul; /\* 95 \* 15.625 µs/240 ns = 64(0x41) cycles/time 96 \* / 97 /\* ==== Refresh timer control/status register (RTCSR) setting ==== \*/ 98 BSC.RTCSR.LONG = 0xa55a0010ul; /\* 99 \* Start initialization sequence 100 \* -clock select:  $B\phi16$ : 1 cycle = 240 ns 101 \* -times consecutively refreshed: 1 102 \*/ 103 /\* ==== Idle period passed? ==== \*/ 104 while(j - > 0) { 105 /\* Wait \*/ 106 } 107 108 /\* ==== Write to SDRAM mode register ==== \*/ 109  $SDRAM_MODE = 0;$ /\* 110 \* Write data is arbitrary. 111 \* SDRAM mode register setting in CS3 space 112 \* Burst read (burst length 1)/single write 113 \* / 114 115 /\* End of file \*/



# 4. Documents for Reference

 Software manual SH-2A SH2A-FPU Software Manual Rev.3.00
 If you don't already have it, please download the latest version from the homepage of Renesas Technology Corp.

# Hardware manual SH7206 Group Hardware Manual Rev.1.00 If you don't already have it, please download the latest version from the homepage of Renesas Technology Corp.

# 5. Website and Support Window

Website of Renesas Technology, Corp.

http://www.renesas.com/



# **Revision Record**

|      |           | Descript | tion                 |  |
|------|-----------|----------|----------------------|--|
| Rev. | Date      | Page     | Summary              |  |
| 1.00 | Sep.05.05 |          | First edition issued |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |



Keep safety first in your circuit designs!

 Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any thirdparty's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).

- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
   Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the
  - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.