## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# SH7206 Group

## Example of BSC Flash Memory Connection

## Introduction

This document describes a common case of setting up the bus state controller (BSC) in the form of a practical example of connection between flash memory and a normal space of the SH7206.

## **Target Device**

SH7206

## Contents

| 1. | Overview                            | 2    |
|----|-------------------------------------|------|
| 2. | Description of Application Examples | 3    |
| 3. | Sample Program                      | 9    |
| 4. | Documents for Reference             | . 11 |
| 5. | Website and Support Window          | . 11 |



## 1. Overview

## 1.1 Specifications

- 32-bit NOR-type flash memory (2 Mwords x 16 bits) is connected to the SH7206 with a 16-bit data bus width.
- The bus state controller (BSC) of the SH7206 is used to set up conditions for the execution of read and write operations.

## 1.2 Function Used

Bus state controller (BSC)

## 1.3 Applied Conditions

| • M  | ICU:                | SH7206 (R5S72060)                                                               |
|------|---------------------|---------------------------------------------------------------------------------|
| • Fl | lash memory         | M5M29KT331AVP                                                                   |
| • 0  | perating frequency: | Internal clock of 200 MHz                                                       |
|      |                     | Bus clock of 66.67 MHz                                                          |
|      |                     | Peripheral clock of 33.33 MHz                                                   |
| • C  | compiler:           | Manufactured by Renesas Technology Corp.                                        |
|      |                     | C/C++ compiler package Version 9.00 of the SuperH RISC engine Family            |
| • C  | ompile option:      | Default settings of the High-performance Embedded Workshop (-cpu=sh2a -debug    |
|      |                     | -gbr=auto -global_volatile=0 -opt_range=all -infinite_loop=0 -del_vacant_loop=0 |
|      |                     | -struct_alloc=1)                                                                |

## 1.4 Related Application Note

Operation of the sample program in this application note has been confirmed with the setting conditions given in the application note on *Example of SH7206 Initial Configuration*. Please refer to that document when setting up this sample task.



## 2. Description of Application Examples

## 2.1 Operation Overview of Function Used

The BSC of SH7206 is used to control externally connected flash memory. Table 1 shows the specifications of the flash memory used in this sample task.

#### Table 1 Flash Memory Specifications Used in this Sample Task

| Item             | Flash Memory Specification              |  |  |  |
|------------------|-----------------------------------------|--|--|--|
| Product Type No. | M5M29KT331AVP (manufactured by Renesas) |  |  |  |
| Configuration    | 4 Mbytes (2 Mwords x 16 bits x 1)       |  |  |  |
| Access Time      | At random access: 70 ns (maximum)       |  |  |  |
|                  | At page read: 25 ns (maximum)           |  |  |  |
| Boot Block       | Top boot                                |  |  |  |

Figure 1 is the memory map. Specifications to suit the type of memory to be connected and set up the corresponding data bus width are made per CS space. In this sample task, flash memory is connected to the CS0 space.



Figure 1 Memory Map



Figure 2 shows an example of a circuit used to connect flash memory.

SH7206 is connected to M5M29KT331AVP with a 16-bit data bus width. To set up the M5M29KT331AVP to operate with a data-bus width of 16 bits, the BYTE singal is fixed to the high level. To set up the CS0 space of the SH7206 for the same bus width, the MD2 pin is fixed to the high level and the MD0 pin is fixed to the low level.



Figure 2 Sample Circuit for the Connection of Flash Memory (4-Mbyte and 16-bit bus)



Table 2 shows pin functions of the SH7206. Pins A21 and  $\overline{WE0}$  are initially set for operation as I/O pins. To do this, the pin-function controller (PFC) must be used to switch the pin functions.

|                                                                                                                                                                |              | Initial Pin     |                                                                                                          |           |                                     |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----------------|----------------------------------------------------------------------------------------------------------|-----------|-------------------------------------|
| SH7206 Pin                                                                                                                                                     | Input/Output | Function        | Function                                                                                                 | า         |                                     |
| A21                                                                                                                                                            | Output       | I/O port (PB9)  | Address                                                                                                  | bus       |                                     |
| A20 to A2                                                                                                                                                      | Output       | A20 to A2       | Address                                                                                                  | bus       |                                     |
| A1                                                                                                                                                             | Output       | *1              | Address                                                                                                  | bus       |                                     |
| D15 to D8                                                                                                                                                      | Input/output | *1              | Data bus                                                                                                 | ;         |                                     |
| D7 to D0                                                                                                                                                       | Input/output | D7 to D0        | Data bus                                                                                                 | ;         |                                     |
| RD                                                                                                                                                             | Output       | RD              | Read pu                                                                                                  | lse signa | al (read data output enable signal) |
| WE0                                                                                                                                                            | Output       | I/O port (PA12) | Indicates                                                                                                | byte wr   | ite on D7 to D0                     |
| CS0                                                                                                                                                            | Output       | CS0             | Chip sele                                                                                                | ection    |                                     |
| MD2, MD0 Output MD2, MD0 Select initial values for the CS0 space of and CS1 to CS7 space data bus widths space data bus width cannot be change power-on reset. |              |                 | es for the CS0 space data bus width<br>space data bus widths. The CS0<br>vidth cannot be changed after a |           |                                     |
|                                                                                                                                                                |              |                 | MD2                                                                                                      | MD0       | Data bus width                      |
|                                                                                                                                                                |              |                 | 1                                                                                                        | 1         | 32 bits                             |
|                                                                                                                                                                |              |                 |                                                                                                          | 0         | 16 bits*                            |
|                                                                                                                                                                |              |                 | 0                                                                                                        | 1         | 8 bits                              |
|                                                                                                                                                                |              |                 |                                                                                                          | 0         | Reserved (please do not set)        |

#### Table 2 SH7206 Pin Functions

\*This is the set value for this sample task.

Note: \*1. Initial pin functions after a power-on rest differ according to the settings of pins MD2 and MD0.



## 2.2 Procedure for Setting of Functions Used

Table 3 gives an example of the bus state controller settings. For details on the individual registers, please refer to the *SH7206 Group Hardware Manual*.

| Table 3 Example of Bus State Controller Setting |             |               |                                                                                                     |  |  |
|-------------------------------------------------|-------------|---------------|-----------------------------------------------------------------------------------------------------|--|--|
| Name of Register                                | Address     | Setting Value | Function                                                                                            |  |  |
| CS0 space bus                                   | H'FFFC 0004 | H'2000 0400   | -IWW[2:0] = B'010                                                                                   |  |  |
| control register<br>(CS0BCR)                    |             |               | Idle cycles for insertion between write and read and between write and write: 2                     |  |  |
|                                                 |             |               | Note: Values written to the BSZ[1:0] bits (bits to specify data bus width) in this register will be |  |  |
|                                                 |             |               | ignored. Please set the MD2 and MD0 pins to                                                         |  |  |
|                                                 |             |               | specify the width of the data bus in the CS0                                                        |  |  |
|                                                 |             |               | space.                                                                                              |  |  |
| CS0 space wait                                  | H'FFFC 0028 | H'0000 0AC1   | -SW[1:0] = B'01                                                                                     |  |  |
| control register                                |             |               | Number of delay cycles from address and $\overline{CSO}$                                            |  |  |
| (CSUVVCR)                                       |             |               | assertion to RD or WE assertion: 1.5                                                                |  |  |
|                                                 |             |               | -WR[3:0] = B'0101                                                                                   |  |  |
|                                                 |             |               | Number of access-wait cycles: 5                                                                     |  |  |
|                                                 |             |               | -WM = B'1                                                                                           |  |  |
|                                                 |             |               | Ignore external wait input                                                                          |  |  |
|                                                 |             |               | -HW[1:0] = B'01                                                                                     |  |  |
|                                                 |             |               | Number of cycles for delay from negation of $\overline{RD}$                                         |  |  |
|                                                 |             |               | or $\overline{\text{WEn}}$ to negation of the address and $\overline{\text{CS0}}$ : 1.5             |  |  |

Figure 3 shows an example of the procedure for setting up the bus state controller.



Figure 3 Example of the Procedure for Setting up the Bus State Controller



## 2.3 Operation of the Sample Program

In this sample program, we set the numbers of wait cycles required to support the access speed of the memory unit (M5M29KT331AVP) to be connected. The SH7206 establishes a frequency of 66.67 MHz (tcyc = 15 ns) as an operating condition for the bus clock. For the AC characteristics of the SH7206 and M5M29KT331AVP, please refer to the datasheets for the individual devices. The settings for wait cycles in this sample program are as follows.

- Expansion of CS assert period
  - Delay cycle (Th) from address and CSO assert to RD and WEO assert In this sample program, 1.5 cycles (Th = 1.5) is set as delay cycle. The equation below confirms that this setting satisfies the tCS (chip enable setup time) requirement of the M5M29KT331AVP. tCS (min.) ≤ tcyc x (Th - 0.5) + tWED1 (min) - tCSD1 (max.)
  - Delay cycle (Tf) from RD and WE0 negate to address and CS0 negate In this sample program, 1.5 cycles (Tf = 1.5) is set as delay cycle. The equation below confirms that this setting satisfies the tAH (address hold time) requirement of the M5M29KT331AVP. tAH (min.) ≤ tcyc x (Tf + 0.5) + tAD1 (min.) - tWED1 (max.)
- Access wait cycle
  - Number of wait cycles (Tw) between T1 and T2 cycles. In this sample program, the setting is 5 cycles (Tw = 5). The equations below confirm that this setting satisfies the bus-timing requirement of the M5M29KT331AVP and SH7206.
    - tRDS1 (read data setup time 1) of SH7206 tRDS1 (min.)  $\leq$  tcyc x (Tw + 1 + (Th - 0.5)) + tRSD (min.) - tAD1 (max.) - ta (AD) tRDS1 (min.)  $\leq$  tcyc x (Tw + 1 + (Th - 0.5)) + tRSD (min.) - tCSD1(max.) - ta (CE) tRDS1 (min.)  $\leq$  tcyc x (Tw+1) - ta (OE)
    - tRDH1 (read data hold time 1) tRDH1 (min.) ≤ tOH (min.)
    - tRC (read cycle time) of M5M29KT331AVP tRC (min.) ≤ tcyc x (Tw + 2 + (Th - 0.5) + (Tf - 0.5))
    - tWC (write cycle time) of M5M29KT331AVP tWC (min) ≤ tcyc x (Tw + 2 + (Th - 0.5) + (Tf - 0.5))
    - tAS (address setupt time) of M29KT331AVP tAS (min.) ≤ tcyc x (Tw + 2 + (Th - 0.5) + (Tf - 0.5))
    - tWP (write pulse width) of M5M29KT331AVP tWP (min.) ≤ tcyc x (Tw + 1)
    - tDS (data setup time) of M5M29KT331AVP tDS (min.) ≤ tcyc x (Tw + 1 + (Th - 0.5)) - tWDD1 (max.)
    - tDH (data hold time) of M5M29KT331AVP tDH (min.) ≤ tWDH4 (min.)
  - Wait between access cycles

Wait between access cycles is the wait setting for insertion between consecutive rounds of access. In this sample program, 2 cycles (Taw = 2) is set as the number of wait cycles between write and read/write and write cycles. The equation below confirms that this satisfies the tWPH (H write pulse width) requirement of the M5M29KT331AVP.

tWPH (min.)  $\leq$  tcyc x (1 + (Tf - 0.5) + (Th - 0.5) + Taw) - tWED1 (max.)





Figure 4 shows the timing of flash memory reading with the bus clock running at 66.67 MHz.

Figure 4 Timing of Flash Memory Reading (with the bus clock at 66.67 MHz)

tcyc (15 ns) Th Τ1 Tw2 Tw3 Tw4 Tw5 T2 Τf Tw1 CKIO tAD1 tWC A21-A1 tAS tCSD1 tCS CS0 tWP tAH tWED1 tWED1 WE0 tDS tDH tWDD1 tWDH1 Ó D15-D0 AC characteristics of M5M29KT331AVP

Figure 5 show write timing of flash memory at 66.67 MHz of bus clock.





#### 3. Sample Program

• Sample Program: Listing of "bsc\_cs0.c" (1)

```
1
2
3
   *
          System Name : SH7206 Sample Program
4
   *
          File Name : bsc_cs0.c
         Version
5
   *
                   : 1.00.00
6
   *
          Contents
                   : Initial settings of the SH7206
                   : M3A-HS60
   *
7
          Model
   *
                   : SH7206
8
         CPU
   *
          Compiler : SHC9.0.00
9
   *
10
                    : None
          OS
11
   *
   *
12
         Note
                    :
13 *
                     <Caution>
14 *
                    This entire sample program is for reference only and
15 *
                     its operation is not guaranteed.
16 *
                    Please use this sample as a technical reference
17
   *
                     in software development.
18 *
          Copyright (C) 2004,2005 Renesas Technology Corp. All Rights Reserved
   *
19
20 *
          AND Renesas Solutions Corp. All Rights Reserved
21
   *
22 *
          History
                   : 2004.10.01 ver.1.00.00
23 *
                   : 2005.03.17 ver.1.00.01 Invalid number of wait cycles
24 *
                   : 2005.03.22 ver.1.00.02 Wait cycle setting changed
******/
26 #include "iodefine.h"
27
28 /* ==== Prototype declaration ==== */
29 void io_init_bsc_cs0(void);
30
```



```
Sample Program: Listing of "bsc_cs0.c" (2)
32 * ID
         :
33 * Overview of module : CSO setting
34 *-----
35 * Include
                : #include "iodefine.h"
36 *-----
37 * Declaration : void io_init_bsc_cs0(void)
38 *-----
39 * Function : Sets pin function controller (PFC) and bus state
40 *
                : controller (BSC) to get proper timing for access to
           : Flash memory in the CSO space
41 *
42 *-----
43 * Argument : None
44 *-----
45 * Return value : None
46 *-----
47 * Caution: PFC settings are applied to the individual bits to avoid48 *: changes to PFC settings made in other processing.
50 void io_init_bsc_cs0(void)
51 {
52
       /* ==== PFC setting ==== */
       * /
53
       PORT.PBCR3.BIT.PB9MD = 0x2i
                             /* Output A21
                                                        */
54
55
       /* ==== CS0 space bus control register (CS0BCR) setting ==== */
56
       BSC.CS0BCR.LONG = 0x20000400ul;
57
                /* Between write & read/between write & write cycles
58
                                                        */
                /* Idle specification : inserts 2 idle cycles
59
                                                        */
                /* Data bus width specification: 16-bit width
60
                                                        */
61
62
       /* ==== CSO space wait control register (CSOWCR) setting ==== */
63
       BSC.UN0_BSC.NORMAL.REG_CS0WCR.LONG = 0x00000ac1ul;
64
           /* Cycles to wait for RD, WE assertion after addr., CS assertion*/
65
           /* :1.5
                                                        * /
           /* Number of cycles to wait for access :5
                                                        */
66
                                                        */
67
           /* Ignore external wait input.
68
           /* RD, WE negation \rightarrow cycles to wait for addr. and CS negation
                                                       */
69
                                                        * /
           /* :1.5
70 }
71
72 /* End of file */
```



## 4. Documents for Reference

- Software manual SH-2A SH2A-FPU Software Manual Rev.3.00
- Hardware manual SH7206 Group Hardware Manual Rev.1.00
- Datasheet M5M29KB/T331AVP Rev.1.0

If you don't already have any of these documents above, please download the latest version(s) from the homepage of Renesas Technology Corp.

## 5. Website and Support Window

Website of Renesas Technology Corp.

http://www.renesas.com/



## **Revision Record**

|      |           | Description |                      |  |  |
|------|-----------|-------------|----------------------|--|--|
| Rev. | Date      | Page        | Summary              |  |  |
| 1.00 | Sep.05.05 | —           | First edition issued |  |  |
|      |           |             |                      |  |  |
|      |           |             |                      |  |  |
|      |           |             |                      |  |  |
|      |           |             |                      |  |  |





Keep safety first in your circuit designs!

 Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any thirdparty's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).

- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
   Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the
  - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.