# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# H8/300H Tiny Series

Eight-Digit BCD Division (DIVD)

# Introduction

Divides one eight-digit BCD (binary coded decimal) number by another, and places the result of division (eight-digit BCD) in general registers.

# **Target Device**

H8/300H Tiny Series

### Contents

| 1. | Function                                | . 2 |
|----|-----------------------------------------|-----|
| 2. | Arguments                               | . 2 |
| 3. | Changes to Internal Registers and Flags | . 2 |
| 4. | Programming Specifications              | . 3 |
| 5. | Note                                    | . 3 |
| 6. | Description                             | . 4 |
| 7. | Flowchart                               | . 7 |
| 8. | Program Listing                         | . 9 |



### 1. Function

- 1. Divides one eight-digit BCD (binary coded decimal) number by another, and sets the result (eight BCD digits) in general registers.
- 2. The arguments are all unsigned integers.
- 3. Data operations are entirely within the general registers.

### 2. Arguments

| Content | S                                  | Storage Location | Data Length (Bytes) |
|---------|------------------------------------|------------------|---------------------|
| Input   | Dividend                           | R0, R1           | 4                   |
|         | Divisor                            | R2, R3           | 4                   |
| Output  | Result (quotient)                  | R0, R1           | 4                   |
|         | Result (remainder)                 | R4, R5           | 4                   |
|         | Occurrence of divide-by-zero error | Z flag (CCR)     | _                   |

# 3. Changes to Internal Registers and Flags

| 31       | 16                            | 15 8 7 0                                                                                          |
|----------|-------------------------------|---------------------------------------------------------------------------------------------------|
| ER0      |                               | Quotient (higher 16 bits)                                                                         |
| ER1      |                               | Quotient (lower 16 bits)                                                                          |
| ER2      |                               | Work                                                                                              |
| ER3      |                               | Work                                                                                              |
| ER4      |                               | Remainder (higher 16 bits)                                                                        |
| ER5      |                               | Remainder (lower 16 bits)                                                                         |
| ER6      |                               | Work                                                                                              |
| ER7 (SP) |                               |                                                                                                   |
| <br>_    | UI H U N Z V C<br>- ‡ - ‡ ‡ ‡ | <ul> <li>_: No change</li> <li>↓: Varies</li> <li>0: Fixed to 0</li> <li>1: Fixed to 1</li> </ul> |



# 4. Programming Specifications



### 5. Note

The number of cycles in the programming specifications is that required to calculate 9999999999999999.



### 6. Description

### 6.1 Description of Functions

- 1. The arguments are as follows.
  - R0: Set the higher-order four digits (32 bits) of the eight-digit BCD dividend here. The higher-order four digits of the eight-digit BCD result (quotient) are placed here by the execution of the DIVD subroutine.
  - R1: Set the lower-order four digits of the dividend here. The lower-order four digits of the quotient are placed here by the subroutine.
  - R2: Set the higher-order four digits of the eight-digit BCD divisor here.
  - R3: Set the lower-order four digits of the divisor here.
  - R4: The higher-order four digits of the eight-digit BCD remainder are placed here as an output argument.

R5: The lower-order four digits of the remainder are placed here.

Z flag (CCR): Indicates the occurrence of an error (division by 0).

- Z flag = 1: Indicates that the divisor is zero.
- Z flag = 0: Indicates that the divisor is non-zero.
- 2. The following figure illustrates the execution of the DIVD subroutine. With the input arguments set as shown, a DIVD call places the results of division in R0, R1, R4, and R5.



Figure 1 Example of DIVD Execution

3. Table 1 shows the results when "0" is set as an input argument.

#### Table 1 Results When "0" Is Set As an Input Argument

| Input A           | rguments         | Output Arguments  |                    |           |  |  |
|-------------------|------------------|-------------------|--------------------|-----------|--|--|
| Dividend (R0, R1) | Divisor (R2, R3) | Quotient (R0, R1) | Remainder (R4, R5) | Error (Z) |  |  |
| H'*****           | H'00000000       | H'*****           | H'00000000         | 1         |  |  |
| H'00000000        | H'*****          | H'0000000         | H'00000000         | 0         |  |  |
| H'0000000         | H'0000000        | H'0000000         | H'0000000          | 1         |  |  |

Note: H'\*\*\*\* indicates a hexadecimal number.



### 6.2 Usage Notes

1. Any higher-order digit of an input argument that is not to be used must be explicitly set to "0". Otherwise, the result may not be correct because of the undefined data in the higher-order digits.

Example: To divide 567890 (dividend) by 23410 (divisor), the higher-order two digits of the dividend should be set to 0 and the higher-order three digits of the divisor should be set to 0, as is shown in the figure below.



Figure 2 Division When Higher-order Digits are not Used

2. Since the quotient is set in R0 and R1, the dividend is lost in the execution of DIVD. When you will still require the dividend, save it elsewhere in memory beforehand.

### 6.3 Description of Data Memory

No data memory is used by DIVD.

### 6.4 Example of Usage

| WORK1 | . RES. W 2                                                      |   | Reservation of the data memory area for setting of the 8-digit BCD dividend by the user program.   |
|-------|-----------------------------------------------------------------|---|----------------------------------------------------------------------------------------------------|
| WORK2 | . RES. W 2                                                      |   | Reservation of the data memory area for setting of the 8-digit BCD divisor by the user program.    |
| WORK3 | . RES. W 2                                                      |   | Reservation of the data memory area that will hold the 8-digit BCD quotient for the user program.  |
| WORK4 | . RES. W 2                                                      |   | Reservation of the data memory area that will hold the 8-digit BCD remainder for the user program. |
|       | MOV. W @WORK1, RO                                               |   | Sets the 8-digit BCD dividend specified by the user program.                                       |
|       | MOV. W @WORK1+2, R1<br>MOV. W @WORK2, R2<br>MOV. W @WORK2+2, R3 |   | Sets the 8-digit BCD divisor specified by the user program.                                        |
| C     | JSR @DIVD                                                       |   | Subroutine call of DIVD.                                                                           |
|       | BEQ. ERROR                                                      |   | When an error occurs after the result of division, branches to processing routine.                 |
|       | MOV. W RO, @WORK3                                               |   | Transfers the result from the output argument to the data memory of the user program.              |
|       | MOV. W R1, @WORK3+2                                             |   |                                                                                                    |
|       | MOV. W R4, @WORK4                                               |   |                                                                                                    |
|       | MOV. W R5, @WORK4+2                                             |   |                                                                                                    |
| ERROR | Divide-by-0 process routin                                      | е |                                                                                                    |



### 6.5 **Principles of Operation**

1. Decimal division is done by repeated subtraction. The following figure shows an example of division (64733088/5).



Figure 3 Division (64733088/5)

- 2. Details of the program are given below.
  - 1) The divisor is shifted four bits (one BCD digit) leftward, and the higher-order four bits of the dividend are placed in the lower-order BCD digit of the registers used to store the remainder.
  - 2) The divisor is subtracted from the dividend digit in the remainder registers and this is repeated until subtraction yields a negative result; the number of successful subtractions is then set in the lower-order four bits (least significant digit) of the register for storage of the dividend  $((2) \rightarrow (3) \rightarrow (1))$  in the figure above). When the result of subtraction is negative, the divisor is added to the remainder digit to restore it to its value before the last subtraction (i.e., the actual remainder) ((4) in figure 3).
  - 3) Steps 1) and 2) are repeated eight times (the number of digits).



# 7. Flowchart





## H8/300H Tiny Series Eight-Digit BCD Division (DIVD)





# 8. Program Listing

| 1  |                   | 1  | ;*****    | ******   | *****                             | ******                                |
|----|-------------------|----|-----------|----------|-----------------------------------|---------------------------------------|
| 2  |                   | 2  | ;*        |          |                                   | *                                     |
| 3  |                   | 3  | ;*        | NAME .   | MIII.TTDI.F-DPF                   | CISION DECIMAL DIVISION *             |
| 4  |                   | 4  | ;*        | INFINE . | (DIVD)                            | *                                     |
| 5  |                   | 5  | ;*        |          | (DIVD)                            | *                                     |
|    |                   |    |           |          | * * * * * * * * * * * * * * * * * | · · · · · · · · · · · · · · · · · · · |
| 6  |                   | 6  | -         |          |                                   | *                                     |
| 7  |                   | 7  | ;*        |          |                                   |                                       |
| 8  |                   | 8  | ;*        |          |                                   | (DIVISOR) *                           |
| 9  |                   | 9  | ;*        | :        | R0,R1                             | (DIVIDEND) *                          |
| 10 |                   | 10 | ;*        |          |                                   | *                                     |
| 11 |                   | 11 | ;*        | RETURN : | R0,R1                             | (QUOTIENT) *                          |
| 12 |                   | 12 | ;*        |          | R4,R5                             | (REMAINDER) *                         |
| 13 |                   | 13 | ;*        |          | Z flag of CC                      | R (Z=1: FALSE, Z=0: TRUE) *           |
| 14 |                   | 14 | ;*        |          |                                   | *                                     |
| 15 |                   | 15 | ;*****    | *******  | * * * * * * * * * * * * *         | **********                            |
| 16 |                   | 16 | ;         |          |                                   |                                       |
| 17 |                   | 17 |           | .CPU     | 300HN                             |                                       |
| 18 | 0000              | 18 |           | .SECTION | DIVD_code,C                       | ODE,ALIGN=2                           |
| 19 |                   | 19 |           | .EXPORT  | DIVD                              |                                       |
| 20 |                   | 20 | ;         |          |                                   |                                       |
| 21 | 00000000          | 21 | DIVD      | .EQU     | \$                                | ;Entry point                          |
| 22 | 0000 79040000     | 22 |           | MOV.W    | #H'0000,R4                        | ;Clear R4                             |
| 23 | 0004 0D45         | 23 |           | MOV.W    | R4,R5                             | ;Clear R5                             |
| 24 | 0006 1D42         | 24 |           | CMP.W    | R4,R2                             |                                       |
| 25 | 0008 4604         | 25 |           | BNE      |                                   | ;Branch if Z=0                        |
| 26 | 000A 1D53         | 26 |           | CMP.W    | R5,R3                             |                                       |
| 27 | 000C 4744         | 27 |           | BEQ      |                                   | ;Branch to the exit if Z=1            |
| 28 | 00000 1711        | 28 | ;         | DEQ      | DAT I                             | , branch co che care il 2-1           |
| 20 | 000E              | 29 | ,<br>LBL1 |          |                                   |                                       |
| 30 | 000E FE08         | 30 | прпт      | MOV.B    | #U109 DET                         | ;Set bit counter                      |
|    |                   |    | T DT O    | MOV.B    | #H 00,R0L                         | , set bit counter                     |
| 31 | 0010<br>0010 F604 | 31 | LBL2      | MOM D    | HILOA DOU                         | · Cat hit souther                     |
| 32 |                   | 32 | T DT 2    | MOV.B    | #H'04,R0H                         | ;Set bit counter                      |
| 33 | 0012              | 33 | LBL3      |          | 517                               |                                       |
| 34 | 0012 1009         | 34 |           | SHLL.B   |                                   | ;Shift dividend                       |
| 35 | 0014 1201         | 35 |           | ROTXL.B  | R1H                               |                                       |
| 36 | 0016 1208         | 36 |           | ROTXL.B  | ROL                               |                                       |
| 37 | 0018 1200         | 37 |           | ROTXL.B  | ROH                               |                                       |
| 38 | 001A 120D         | 38 |           | ROTXL.B  | R5L                               |                                       |
| 39 | 001C 1205         | 39 |           | ROTXL.B  | R5H                               |                                       |
| 40 | 001E 120C         | 40 |           | ROTXL.B  | R4L                               |                                       |
| 41 | 0020 1204         | 41 |           | ROTXL.B  | R4H                               |                                       |
| 42 | 0022 1A06         | 42 |           | DEC.B    | R6H                               | ;Decrement bit counter2               |
| 43 | 0024 46EC         | 43 |           | BNE      | LBL3                              | ;Branch if Z=0                        |
| 44 | 0026              | 44 | LBL4      |          |                                   |                                       |
| 45 | 0026 0A09         | 45 |           | INC.B    | R1L                               | ;Increment RlL                        |
| 46 | 0028 18BD         | 46 |           | SUB.B    | R3L,R5L                           | ;R5L - R3L>R5L                        |
| 47 | 002A 1F0D         | 47 |           | DAS.B    | R5L                               | ;Decimal adjust R5H                   |
| 48 | 002C 1E35         | 48 |           | SUBX.B   | R3H,R5H                           | ;R5H - R3H - C>R5H                    |
| 49 | 002E 1F05         | 49 |           | DAS.B    | R5H                               | ;Decimal adjust R5H                   |
| 50 | 0030 1EAC         | 50 |           | SUBX.B   | R2L,R4L                           | ;R4L - R2L - C>R4L                    |
| 51 | 0032 1F0C         | 51 |           | DAS.B    | R4L                               | ;Decimal adjust R4L                   |
| 52 | 0034 1E24         | 52 |           | SUBX.B   | R2H,R4H                           | ;R4H - R2H - C>R4H                    |
|    |                   |    |           |          |                                   |                                       |



# H8/300H Tiny Series Eight-Digit BCD Division (DIVD)

| 53        | 0036 1F04      | 53 |      | DAS.B  | R4H        | ;Decimal adjust R4H |
|-----------|----------------|----|------|--------|------------|---------------------|
| 54        | 0038 44EC      | 54 |      | BCC    | LBL4       | ;Branch if C=0      |
| 55        |                | 55 | ;    |        |            |                     |
| 56        | 003A 08BD      | 56 |      | ADD.B  | R3L,R5L    | ;R3L + R5L>R5L      |
| 57        | 003C 0F0D      | 57 |      | DAA.B  | R5L        | ;Decimal adjust R5L |
| 58        | 003E 0E35      | 58 |      | ADDX.B | R3H,R5H    | ;R3H + R5H + C>R5H  |
| 59        | 0040 OF05      | 59 |      | DAA.B  | R5H        | ;Decimal adjust R5H |
| 60        | 0042 0EAC      | 60 |      | ADDX.B | R2L,R4L    | ;R2L + R4L + C>R4L  |
| 61        | 0044 0F0C      | 61 |      | DAA.B  | R4L        | ;Decimal adjust R4L |
| 62        | 0046 0E24      | 62 |      | ADDX.B | R2H,R4H    | ;R2H + R4H + C>R4H  |
| 63        | 0048 OF04      | 63 |      | DAA.B  | R4H        | ;Decimal adjust R4H |
| 64        | 004A 1A09      | 64 |      | DEC.B  | R1L        | ;Decrement R1L      |
| 65        | 004C 1A0E      | 65 |      | DEC.B  | R6L        | ;Decrement R6L      |
| 66        | 004E 46C0      | 66 |      | BNE    | LBL2       |                     |
| 67        | 0050 06FB      | 67 |      | ANDC.B | #B'1111101 | l,CCR ;Clear Z      |
| 68        |                | 68 | ;    |        |            |                     |
| 69        | 0052           | 69 | EXIT |        |            |                     |
| 70        | 0052 5470      | 70 |      | RTS    |            |                     |
| 71        |                | 71 | ;    |        |            |                     |
| 72        |                | 72 |      | .END   |            |                     |
| * * * * * | TOTAL ERRORS 0 |    |      |        |            |                     |

\*\*\*\*TOTAL WARNINGS

0



# **Revision Record**

|           | Description |                                                                  |  |  |  |
|-----------|-------------|------------------------------------------------------------------|--|--|--|
| Date      | Page        | Summary                                                          |  |  |  |
| Feb.28.06 |             | Format has been changed from Hitachi version to Renesas version. |  |  |  |
|           |             |                                                                  |  |  |  |
|           |             | Date Page                                                        |  |  |  |



### Keep safety first in your circuit designs!

1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.

Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

### Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any thirdparty's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).

- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.