## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# SH7211 Group

### DMAC Dual Address Mode

#### Introduction

This application note provides an example of DMA transfer by means of the dual address mode of the direct memory access controller (DMAC) incorporated in the SH7211.

#### Target Device

SH7211

#### Contents

| 1. | Introduction                      | . 2 |
|----|-----------------------------------|-----|
| 2. | Description of Sample Application | . 3 |
| 3. | Sample Program                    | 10  |
| 4. | Documents of Reference            | 14  |



#### 1. Introduction

#### 1.1 Specification

- DMA transfer from the on-chip RAM to external SDRAM is performed on DMAC channel 0 in dual address mode.
- Auto request mode is used to request the DMAC to transfer for five sets of 32-bit data (total 20 bytes).

#### 1.2 Module Used

• Direct memory access controller (DMAC channel 0)

### 1.3 Applicable Conditions

| ٠ | Microcontroller:     | SH7211                   |                                                                        |
|---|----------------------|--------------------------|------------------------------------------------------------------------|
| ٠ | Operating Frequency: | Internal clock           | 160 MHz                                                                |
|   |                      | Bus clock                | 40 MHz                                                                 |
|   |                      | Peripheral clock         | 40 MHz                                                                 |
| ٠ | C Compiler:          | SuperH RISC eng          | ine family C/C++ compiler package Ver.9.01,                            |
|   |                      | from Renesas Tec         | hnology                                                                |
| ٠ | Compile Option:      | -cpu = sh2a -inclu       | de = "\$(WORKSPDIR) inc"                                               |
|   |                      | -object = "\$(CON        | FIGDIR)\\$(FILELEAF).obj" -debug -gbr = auto -chgincpath               |
|   |                      | -errorpath -global       | _volatile = 0 -opt_range = all -infinite_loop = 0 -del_vacant_loop = 0 |
|   |                      | $-struct\_alloc = 1 - 1$ | nologo                                                                 |

#### 1.4 Related Application Note

The sample program of this application note has been evaluated with the initial settings described in the SH7211 Initialization Application Note. Refer to that application note for details.



#### 2. Description of the Sample Application

This sample program uses the direct memory access controller (DMAC) to perform DMA transfer from the on-chip RAM to external SDRAM in dual address mode.

#### 2.1 Overview of Operations by the Module Used

In dual address mode, both the transfer source and destination are accessed (selected) by an address. The transfer source and destination can be located externally or internally. DMA transfer requires two bus cycles because data are read from the transfer source in a data read cycle and written to the transfer destination in a data write cycle. After the read cycle, the data for transfer are temporarily stored in the DMAC. For example in transfer between external memories, data are read to the DMAC from one region of external memory in a data read cycle, after which data are written to the other region of external memory in a data write cycle.

The flow of data in dual mode is illustrated in figure 1. A block diagram of the DMAC is shown in figure 2. The settings of the DMAC are listed in table 1.



Figure 1 Flow of Data in Dual Address Mode

#### Table 1 Settings of DMAC

| Item                         | Setting                                                                                                        |
|------------------------------|----------------------------------------------------------------------------------------------------------------|
| Address mode                 | Dual address                                                                                                   |
| Transfer request             | Auto request (transfer requests are made by software)                                                          |
| Transfer count               | 5 transfers (20 bytes of data in total are transferred)                                                        |
| Bus mode                     | Burst mode                                                                                                     |
| Transfer source address      | On-chip RAM (automatic incrementation according to the data size after each transfer)                          |
| Transfer destination address | SDRAM (H'0C00 0000) in the CS3 space (automatic incrementation according to the data size after each transfer) |
| Transfer data size           | Longword (32 bits)                                                                                             |
| Interrupt                    | Transfer end interrupt enabled                                                                                 |

Note For details on the DMAC, refer to the section on the direct memory access controller (DMAC) in the SH7211 Group Hardware Manual.



#### SH7211 Group DMAC Dual Address Mode



Figure 2 Block Diagram of the DMAC



#### 2.2 **Procedure for Setting the Module to be Used**

This section describes the procedure for specifying initial settings for operating the DMAC in dual address mode. Auto request mode is used for requesting transfer. A flowchart of the DMAC initialization is shown in figure 3. For details on registers, refer to the SH7211 Group Hardware Manual.



Figure 3 Flowchart of Initializing DMAC



#### 2.3 Operation of the Sample Program

The operation of the sample program is described in figure 4 and table 2.



Figure 4 Operation in Dual Address Mode

#### Table 2 Processing

|     | Software Processing                                                                                               | Hardware Processing                                                  |
|-----|-------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|
| (1) | Setting the DE bit in CHCR0 to 1 after all<br>the other settings have been specified.<br>(starts DMAC0 operation) | Output of the transfer source address to the internal address bus    |
| (2) |                                                                                                                   | Output of data from the on-chip RAM to the internal data bus         |
| (3) | _                                                                                                                 | Output of CSn and WEn signals, address, and data to the external bus |
| (4) |                                                                                                                   | Incrementing SAR0 and DAR0                                           |
| (5) | —                                                                                                                 | Repeating until DMATCR0 becomes 0                                    |



#### 2.4 Usage Notes on Sample Program

In this sample program, addresses where the source and destination areas for transfer start are specified as absolute addresses for clarity. Ensure that sections used by the user program do not overlap with the source and destination regions that start from the absolute addresses.

#### 2.5 Processing Procedure of Sample Program

In the sample program, DMA transfer of 20-byte data from the on-chip RAM to external SDRAM is performed, after which transfer end interrupt processing is performed to disable DMA transfer.

The register settings for the sample program are listed in table 3. Also, a flowchart of the sample program is shown in figure 5.

#### Table 3 Register Settings for Sample Program

| Register Name                                 | Address     | Setting Value                         | Description                                                                                                                                                                                                                                                                         |
|-----------------------------------------------|-------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Standby control register 2<br>(STBCR2)        | H'FFFE 0018 | H'00                                  | MSTP8="0": DMAC operates                                                                                                                                                                                                                                                            |
| DMA channel control register 0<br>(CHCR0)     | H'FFFE 100C | H'0000 5474                           | TC = "0":<br>Transfer data once per DMA request<br>RLD = "0": Disable reload function<br>DM = "B'01":<br>Increment the destination address<br>SM = "B'01": Increment the source<br>address<br>RS = "B'0100": Auto request<br>TB = "1": Burst mode<br>TS = "B'10": Longword transfer |
|                                               |             | H'0000 5475<br>H'0000 5470            | IE = "1": Enable interrupt requests         DE = "1": Enable DMA transfer         IE = "0": Disable interrupt requests         TE = "0" Clear the transfer end flag                                                                                                                 |
| DMA source address register 0 (SAR0)          | H'FFFE 1000 | Address of<br>transfer<br>source data | DE = "0": Disable DMA transfer<br>Start address of the transfer source:<br>Set to an address in the on-chip RAM<br>area                                                                                                                                                             |
| DMA destination register_0<br>(DAR0)          | H'FFFE 1004 | H'0C00 0000                           | Start address of the transfer<br>destination:<br>Set to an address in the external<br>memory area*                                                                                                                                                                                  |
| DMA transfer count register_0<br>(DMATCR0)    | H'FFFE 1008 | H'05                                  | Transfer count: 5 transfers                                                                                                                                                                                                                                                         |
| DMA operation register<br>(DMAOR)             | H'FFFE 1200 | H'0001                                | DME = "1": Enable DMA transfer on all<br>channels                                                                                                                                                                                                                                   |
| DMA extension resource<br>selector_0 (DMARS0) | H'FFFE1300  | H'0000                                | Not used for auto request                                                                                                                                                                                                                                                           |

Note: \* Addresses in external memory areas vary with the target board.





Figure 5 Flowchart of the Sample Program



#### 3. Sample Program

```
1. Sample Program Listing: "main.c" (1)
```

```
1
2
3
      *
             System Name : SH7211 Sample Program
       *
4
             File Name : main.c
       *
5
             Contents
                        : DMA dual address mode sample program
       *
             Version
б
                        : 1.00.00
      *
7
             Model
                       : M3A-HS11
8
       *
             CPU
                       : SH7211
       *
9
             Compiler
                        : SHC9.1.1.0
       *
10
             note
                       : DMA transfer from the on-chip RAM to externally connected
11
       *
                          SDRAM is performed using the DMAC. Auto request mode is used
       *
12
                          for requesting the DMAC to transfer 5 sets of 32-bit data
13
       *
                          (total 20 bytes).
      *
14
       *
15
             The information described here may contain technical inaccuracies or
      *
16
             typographical errors. Renesas Technology Corporation and Renesas Solutions
       *
17
             assume no responsibility for any damage, liability, or other loss rising
18
      *
             from these inaccuracies or errors.
       *
19
      *
             Copyright (C) 2008 Renesas Technology Corp. All Rights Reserved
20
      *
             AND Renesas Solutions Corp. All Rights Reserved
21
22
23
             history : 2008.01.11 ver.1.00.00
      24
25
      #include <machine.h>
26
      #include "iodefine.h"
                                     /* SH7211 iodefine */
27
28
29
      /* ==== prototype declaration ==== */
      void main(void);
30
      void io_init_stbcr(void);
31
32
      void io_init_dma(unsigned long sar, unsigned long dar, unsigned long num);
33
34
      /* ==== symbol definition ==== */
35
      #define NUM 5
      #define SDRAM_ADDR 0x0c000000
36
                                      /* DMA source address(SDRAM) */
37
38
      /* ==== RAM allocation variable declaration ==== */
39
      unsigned long Data[NUM];
40
```

# RENESAS

```
2. Sample Program Listing: "main.c" (2)
      41
 42
               : Sample program main
       * Outline
 43
       *_____
 44
       * Include : #include "iodefine.h"
               : #include <machine.h>
 45
      *_____
 46
 47
       * Declaration : void main(void);
       *_____
 48
 49
       * Function
               : Sample program main
 50
       *_____
 51
       * Argument : void
 52
       *_____
 53
       * Return Value: void
 54
      *_____
 55
       * Notice
              :
       56
 57
      void main(void)
 58
      {
         /* ==== Transfer data setting ==== */
 59
 60
        Data[0] = 0x11111111;
 61
        Data[1] = 0x22222222;
 62
        Data[2] = 0x33333333;
 63
        Data[3] = 0x44444444;
 64
        Data[4] = 0x5555555;
 65
        /* ==== Setting of power down mode ==== */
 66
 67
        io_init_stbcr();
 68
        /* ==== Setting of DMAC ==== */
 69
        io_init_dma((unsigned long)&Data[0], SDRAM_ADDR, NUM);
 70
 71
 72
        /* ==== Setting of interrupt priority level ==== */
 73
        INTC.IPR06.BIT._DMAC0 = 10;
 74
        /* ==== Interrupt mask clear ==== */
 75
 76
        set_imask(0);
 77
         /* ==== DMA transfer start ==== */
 78
 79
        DMAC0.CHCR.BIT.DE = 1;
 80
 81
        while(1){
 82
           /* loop */
 83
         }
      }
 84
 85
```



```
3. Sample Program Listing: "main.c" (3)
     86
      * Outline : Release of module standby mode
 87
 88
      *_____
      * Include : #include "iodefine.h"
 89
      *_____
 90
 91
      * Declaration : void io_init_stbcr(void);
 92
      *_____
 93
      * Function
              : Release of module standby mode
 94
      *_____
 95
      * Argument : void
 96
      *_____
 97
      * Return Value: void
 98
      *_____
      * Notice :
 99
      100
 101
     void io_init_stbcr(void)
 102
     {
       /* ==== Setting of power down mode ==== */
 103
 104
       STB.CR2.BIT._DMAC = 0; /* Release of the DMAC module standby mode */
 105
     }
 106
     107
 108
     * Outline : Setting of DMAC
 109
      *_____
      * Include : #include "iodefine.h"
 110
      *_____
 111
 112
      * Declaration : void io_init_dma(unsigned long sar, unsigned long dar,
 113
             :
                        unsigned long num);
 114
      *_____
 115
      * Function : Setting of DMAC
 116
      *_____
 117
      * Argument : unsigned long sar : transfer source address
 118
            : unsigned long dar : transfer destination address
             : unsigned long num : transfer count
 119
 120
      *_____
      * Return Value: void
 121
      *_____
 122
      * Notice
             :
 123
      124
 125
     void io_init_dma(unsigned long sar, unsigned long dar, unsigned long num)
 126
     {
        /* ==== Setting of DMAC ==== */
 127
        /* ---- DMA operation register(DMAOR) ---- */
 128
       DMAC.DMAOR.BIT.DME = 1;
 129
                           /* DMA master enable */
 130
        /* ---- DMA Source Address Register(SAR) ---- */
 131
 132
       DMAC0.SAR = (void *)sar;
                            /* DMA source address */
 133
       /* ---- DMA Destination Address Register(DAR) ---- */
 134
       DMAC0.DAR = (void *)dar; /* DMA destination address */
 135
 136
        /* ---- DMA Transfer Count Register(DMATCR) ---- */
 137
 138
       DMAC0.DMATCR = num;
                            /* DMA transfer count */
 139
```

# RENESAS

4. Sample Program Listing: "main.c" (4) /\* ---- DMA Channel Control Register(CHCR) ---- \*/ 140 141 DMAC0.CHCR.LONG =  $0 \times 00005474;$ 142 /\* 15-14 = b'01 - Destination address is incremented \*/ 143 /\* 13-12 = b'01 - Source address is incremented \*/ \*/ 144 /\* 11-8 = b'0100- Auto request 145 /\* 7-6 = b'01 - DREQ is detected at falling edge \*/ 146 /\* 5 = b'1 - Burst mode \* / 147 /\* 4-3 = b'10 - Longword unit(four bytes) \* / 148 /\* 2 = b'1 - Interrupt request is enabled \*/ 149 /\* 1 = b'0 - Transfer End Flag \*/ /\* 0 150 = b'0 - DMA transfer is disabled \* / 151 } 152 153 \* Outline : DMA transfer end interrupt 154 155 \*\_\_\_\_\_ \* Include : #include "iodefine.h" 156 \*\_\_\_\_\_ 157 \* Declaration : void io\_int\_dma(void); 158 \*\_\_\_\_\_ 159 160 \* Function : 1. Disabling DMA transfer \* : 2. Clearing the transfer end flag 161 : 3. Disabling interrupt requests 162 : 4. Disabling DMA transfer on all the channels 163 164 : 5. Dummy read 165 \*\_\_\_\_\_ \* Argument : void 166 \*\_\_\_\_\_ 167 \* Return Value: void 168 \*\_\_\_\_\_ 169 170 \* Notice : 171 void io\_int\_dma(void) 172 173 { volatile unsigned long dummy; 174 175 DMAC0.CHCR.BIT.DE = 0x00; /\* DE bit clear \*/ 176 177 DMAC0.CHCR.BIT.TE = 0x00; /\* TE bit clear \*/ 178 179 DMAC0.CHCR.BIT.IE = 0x00; /\* IE bit clear \*/ 180 181 DMAC.DMAOR.BIT.DME = 0x00; /\* DMA master disable \*/ 182 183 184 dummy = DMAC0.CHCR.BIT.TE; 185 } 186 /\* End of File \*/



#### 4. Documents for Reference

- Software Manual SH-2A, SH2A-FPU Software Manual The most up-to-date version of this document is available on the Renesas Technology Website.
- Hardware Manual
   SH7211 Group Hardware Manual

The most up-to-date version of this document is available on the Renesas Technology Website.



#### Website and Support

Renesas Technology Website <u>http://www.renesas.com/</u>

Inquiries

http://www.renesas.com/inquiry csc@renesas.com

#### **Revision Record**

|      |           | Descriptio | on                     |  |
|------|-----------|------------|------------------------|--|
| Rev. | Date      | Page       | Summary                |  |
| 1.00 | Mar.21.08 | _          | First edition issued   |  |
| 1.01 | Dec.17.08 | 10 to 13   | Source file is updated |  |

All trademarks and registered trademarks are the property of their respective owners.

#### Notes regarding these materials

- This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- 2. Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
- 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com)
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below: (1) artificial life support devices or systems
  - (2) surgical implantations

**KENESAS** 

- (3) healthcare intervention (e.g., excision, administration of medication, etc.)
- (4) any other purposes that pose a direct threat to human life

Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.

- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

© 2008. Renesas Technology Corp., All rights reserved.