# **RX72T Group, RX66T Group** # Differences Between the RX72T Group and the RX66T Group ### Introduction This application note is a reference document that lists differences in peripheral modules, I/O registers, and pin functions between the RX72T Group and the RX66T Group. This document also provides important information that needs to be taken into account when replacing the MCU. Unless otherwise indicated the maximum MCU specifications of RX72T Group products with 144 pins (with programmable gain amplifier (PGA) pseudo-differential input and USB pins) and RX66T Group products with 144 pins (with programmable gain amplifier (PGA) pseudo-differential input and USB pins) are described. Refer to the User's Manual: Hardware of each MCU for details of differences in electrical characteristics, usage notes, and setting procedures. ### **Target Devices** RX72T Group **RX66T Group** ### **Contents** | 1. | Comparison of Built-In Functions of RX72T Group and RX66T Group | 3 | |-------|------------------------------------------------------------------------------------------------------|----| | 2. | Comparative Overview of Specifications | 5 | | 2.1 | CPU | 5 | | 2.2 | Clock Generation Circuit | 6 | | 2.3 | Buses | 9 | | 2.4 | Multi-Function Pin Controller | 11 | | 2.5 | High Resolution PWM Waveform Generation Circuit | 12 | | 2.6 | RAM | 13 | | 2.7 | Flash Memory | 15 | | 2.8 | Package | 17 | | 3. | Comparison of Pin Functions | 18 | | 3.1 | 100-Pin Package (with PGA Pseudo-Differential Input and without USB pins, RX66T: 64 KB RAM Capacity) | 18 | | 3.2 | 100-Pin Package | | | | (without PGA Pseudo-Differential Input and USB pins, RX66T: 64 KB RAM Capacity) | 23 | | 4. | Important Information when Migrating Between MCUs | 28 | | 4.1 | Notes on Pin Design | 28 | | 4.1.1 | 1 Capacitors Connected to Analog Power Supply Pins | 28 | | 4.2 | Notes on Functional Design | 28 | | 4.2.1 | 1 Performing RAM Self-Diagnostics on Save Register Banks | 28 | | 4.2.2 | 2 Selecting the GPTW Count Clock | 28 | | 5. | Reference Documents | 29 | | Rev | rision History | 31 | ## 1. Comparison of Built-In Functions of RX72T Group and RX66T Group Table 1.1 is a comparative listing of the built-in functions of RX72T Group and RX66T Group. For details of each function, refer to section 2, Comparative Overview of Specifications, as well as the documents listed in section 5, Reference Documents. Table 1.1 Comparison of Built-In Functions of RX72T Group and RX66T Group | Function | RX66T RX72T | |---------------------------------------------------------|-------------| | <u>CPU</u> | | | Operating Modes | 0 | | Address Space | 0 | | Resets | 0 | | Option-Setting Memory (OFSM) | 0 | | Voltage Detection Circuit (LVDA) | 0 | | Clock Generation Circuit | <u> </u> | | Clock Frequency Accuracy Measurement Circuit (CAC) | 0 | | Low Power Consumption | 0 | | Register Write Protection Function | 0 | | Exception Handling | 0 | | Interrupt Controller (ICUC) | 0 | | Buses | • | | Memory-Protection Unit (MPU) | 0 | | DMA Controller (DMACAa) | 0 | | Data Transfer Controller (DTCa) | 0 | | Event Link Controller (ELC) | 0 | | I/O Ports | 0 | | Multi-Function Pin Controller (MPC) | <u> </u> | | Multi-Function Timer Pulse Unit 3 (MTU3d) | 0 | | Port Output Enable 3 (POE3B) | 0 | | General PWM Timer (GPTW) | 0 | | High Resolution PWM Waveform Generation Circuit (HRPWM) | • | | GPTW Port Output Enable (POEG) | 0 | | 8-Bit Timer (TMR) | 0 | | Compare Match Timer (CMT) | 0 | | Watchdog Timer (WDTA) | 0 | | Independent Watchdog Timer (IWDTa) | 0 | | USB 2.0 FS Host/Function Module (USBb) | 0 | | Serial Communications Interface (SCIj, SCIi, SCIh) | 0 | | I <sup>2</sup> C-bus Interface (RIICa) | 0 | | CAN Module (CAN) | 0 | | Serial Peripheral Interface (RSPIc) | 0 | | CRC Calculator (CRCA) | 0 | | Arithmetic Unit for Trigonometric Functions (TFU) | X | | Trusted Secure IP (TSIP-Lite) | 0 | | 12-Bit A/D Converter (S12ADH) | 0 | | 12-Bit D/A Converter (R12DAb) | 0 | | Temperature Sensor (TEMPS) | 0 | | Comparator C (CMPC) | 0 | | Data Operation Circuit (DOC) | 0 | | RAM | <b>A</b> | | Function | RX66T | RX72T | |-----------------------------------------------------|-------|-------| | Flash Memory (Code Flash Memory, Data Flash Memory) | 4 | | | <u>Package</u> | | | O: Available, ★: Unavailable, ●: Differs due to added functionality, <sup>▲:</sup> Differs due to change in functionality, ■: Differs due to removed functionality. ## 2. Comparative Overview of Specifications This section presents a comparative overview of specifications, including registers. In the comparative overview, red text indicates functions which are included only in one of the MCU groups and also functions for which the specifications differ between the two groups. In the register comparison, red text indicates differences in specifications for registers that are included in both groups and **black text** indicates registers which are included only in one of the MCU groups. Differences in register specifications are not listed. ### 2.1 CPU Table 2.1 is a comparative listing of CPU specifications. Table 2.1 Comparison of CPU Specifications | Item | RX66T | RX72T | |---------------|--------------------------------------------------------------------------|------------------------------------------------------------------------------| | CPU | Maximum operating frequency: 160 MHz | Maximum operating frequency: 200 MHz | | | 32-bit RX CPU (RXv3) | 32-bit RX CPU (RXv3) | | | Minimum instruction execution time: | Minimum instruction execution time: | | | One instruction per state (system clock cycle) | One instruction per state (system clock cycle) | | | Address space: 4-GB linear | Address space: 4-GB linear | | | Register set of the CPU | Register set of the CPU | | | General purpose: Sixteen 32-bit registers | <ul><li>— General purpose:</li><li>Sixteen 32-bit registers</li></ul> | | | Control: Ten 32-bit registers | Control: Ten 32-bit registers | | | Accumulator: Two 72-bit register | Accumulator: Two 72-bit registers | | | Basic instructions: 77 | Basic instructions: 77 | | | Single-precision floating point | Single-precision floating point | | | instructions: 11 | instructions: 11 | | | DSP instructions: 23 | DSP instructions: 23 | | | | <ul> <li>Instructions for register bank save</li> </ul> | | | | function: 2 | | | Addressing modes: 11 | Addressing modes: 11 | | | Data arrangement | Data arrangement | | | — Instructions: Little endian | — Instructions: Little endian | | | <ul> <li>Data: Selectable between little endian or big endian</li> </ul> | <ul> <li>Data: Selectable between little<br/>endian or big endian</li> </ul> | | | On-chip 32-bit multiplier: | On-chip 32-bit multiplier: | | | $32 \times 32 \rightarrow 64$ bits | $32 \times 32 \rightarrow 64$ bits | | | <ul> <li>On-chip divider: 32/32 → 32 bits</li> </ul> | <ul> <li>On-chip divider: 32/32 → 32 bits</li> </ul> | | | Barrel shifter: 32 bits | Barrel shifter: 32 bits | | FPU | Single-precision floating point (32 bits) | Single-precision floating point (32 bits) | | | Data types and floating-point | Data types and floating-point | | | exceptions conform to IEEE 754 | exceptions conform to IEEE 754 | | | standard | standard | | Register bank | _ | Fast collective saving and restoration | | save function | | of the values of CPU registers | | | | <ul> <li>16 save register banks</li> </ul> | ### 2.2 Clock Generation Circuit Table 2.2 is a comparative listing of clock generation circuit specifications. Table 2.2 Comparison of Clock Generation Circuit Specifications | Item | RX66T | RX72T | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Use | Generates the system clock (ICLK) supplied to the CPU, DMAC, DTC, code flash memory, and RAM. | Generates the system clock (ICLK) supplied to the CPU, DMAC, DTC, code flash memory, and RAM. | | | Generates the peripheral module clock (PCLKA) supplied to the RSPI, SCIi, MTU3 (internal peripheral buses), GPTW (internal peripheral buses), and HRPWM (internal peripheral buses). | Generates the peripheral module clock (PCLKA) supplied to the RSPI, SCIi, MTU3 (internal peripheral buses), GPTW (internal peripheral buses), and HRPWM (internal peripheral buses). | | | Generates the peripheral module<br>clock (PCLKB) supplied to the<br>peripheral modules. | Generates the peripheral module<br>clock (PCLKB) supplied to<br>peripheral modules. | | | Generates the counter reference<br>clock for the peripheral module<br>supplied to the MTU3 and GPTW<br>and the reference clock (PCLKC)<br>for the HRPWM. | Generates the counter reference<br>clock for the peripheral module<br>supplied to the MTU3 and GPTW<br>and the reference clock (PCLKC)<br>for the HRPWM. | | | <ul> <li>Generates the peripheral module clocks (for analog conversion) (PCLKD) supplied to S12AD.</li> <li>Generates the FlashIF clock (FCLK)</li> </ul> | <ul> <li>Generates the peripheral module clocks (for analog conversion) (PCLKD) supplied to S12AD.</li> <li>Generates the FlashIF clock (FCLK)</li> </ul> | | | supplied to the FlashIF. | supplied to the FlashIF. | | | Generates the external bus clock (BCLK) supplied to the external bus. | Generates the external bus clock (BCLK) supplied to the external bus. | | | Generates the USB clock (UCLK) supplied to the USBb. | Generates the USB clock (UCLK) supplied to the USBb. | | | Generates the CAC clock (CACCLK) supplied to the CAC. | Generates the CAC clock (CACCLK) supplied to the CAC. | | | Generates the CAN clock (CANMCLK) supplied to the CAN. Generates the IWDT-dedicated | Generates the CAN clock<br>(CANMCLK) supplied to the CAN. Generates the IWDT-dedicated | | | clock (IWDTCLK) supplied to the IWDT. | clock (IWDTCLK) supplied to the IWDT. | | Item | RX66T | RX72T | |---------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------| | Operating frequency | ICLK: 160 MHz (max.) | • ICLK: 200 MHz (max.) | | | PCLKA: 120 MHz (max.) | PCLKA: 120 MHz (max.) | | | PCLKB: 60 MHz (max.) | PCLKB: 60 MHz (max.) | | | PCLKC: 160 MHz (max.) | PCLKC: 200 MHz (max.) | | | PCLKD: 8 MHz to 60 MHz | PCLKD: 8 MHz to 60 MHz | | | (for conversion with 12-bit A/D | (for conversion with 12-bit A/D | | | converter) | converter) | | | FCLK: | • FCLK: | | | — 4 MHz to 60 MHz | — 4 MHz to 60 MHz | | | (for programming and erasing | (for programming and erasing | | | the code flash memory and data | the code flash memory and data | | | flash memory) | flash memory) | | | — 60 MHz (max.) | — 60 MHz (max.) | | | (for reading from the data flash | (for reading from the data flash | | | memory) | memory) | | | BCLK: 60 MHz (max.) | BCLK: 60 MHz (max.) | | | BCLK pin output: 40 MHz (max.) | BCLK pin output: 40 MHz (max.) | | | UCLK: 48 MHz (max.) | UCLK: 48 MHz (max.) | | | CACCLK: Same as clocks from | CACCLK: Same as clocks from | | | respective oscillators. | respective oscillators. | | | CANMCLK: 24 MHz (max.) | CANMCLK: 24 MHz (max.) | | | IWDTCLK: 120 kHz | IWDTCLK: 120 kHz | | Main clock oscillator | Resonator frequency: Number to 24 Mula | Resonator frequency: NAME to 24 MM = | | | <ul><li>8 MHz to 24 MHz</li><li>External clock input frequency:</li></ul> | <ul><li>8 MHz to 24 MHz</li><li>External clock input frequency:</li></ul> | | | 24 MHz (max.) | 24 MHz (max.) | | | Connectable resonator or additional circuit: | Connectable resonator or additional circuit: | | | ceramic resonator, crystal resonator | ceramic resonator, crystal resonator | | | Connection pins: EXTAL, XTAL | Connection pins: EXTAL, XTAL | | | Oscillation stop detection function: | Oscillation stop detection function: | | | When oscillation stop is detected on | When oscillation stop is detected on | | | the main clock, the system clock | the main clock, the system clock | | | source is switched to LOCO, and | source is switched to LOCO, and | | | MTU3 and GPTW output can be | MTU3 and GPTW output can be | | D | forcedly driven high-impedance. | forcedly driven high-impedance. | | PLL frequency synthesizer | Input clock source: Main clock, HOCO | Input clock source: Main clock, HOCO | | | • Input pulse frequency division ratio: Selectable among 1, 2, and 3 | • Input pulse frequency division ratio: Selectable among 1, 2, and 3 | | | Input frequency: | Input frequency: | | | 8 MHz to 24 MHz | 8 MHz to 24 MHz | | | Frequency multiplication ratio: Calcatable form 40 to 20 | Frequency multiplication ratio: Calantable from 40 to 30 | | | Selectable from 10 to 30 | Selectable from 10 to 30 | | | (in increments of 0.5) | (in increments of 0.5) | | | Output clock frequency of the PLL frequency synthesizer: | Output clock frequency of the PLL frequency synthesizer: | | | 120 MHz to 240 MHz | 120 MHz to 240 MHz | | High-speed on-chip | Selectable among 16 MHz, 18 MHz, | Selectable among 16 MHz, 18 MHz, | | oscillator (HOCO) | and 20 MHz | and 20 MHz | | (1000) | HOCO power supply control | HOCO power supply control | | Low-speed on-chip | Oscillation frequency: 240 kHz | Oscillation frequency: 240 kHz | | oscillator (LOCO) | 2 2 2 | 2 | | Item | RX66T | RX72T | |-----------------------------------|----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------| | IWDT-dedicated on-chip oscillator | Oscillation frequency: 120 kHz | Oscillation frequency: 120 kHz | | Control of output on the BCLK pin | <ul> <li>Selectable between BCLK clock<br/>output or high output</li> <li>Selectable between BCLK or<br/>BCLK/2</li> </ul> | <ul> <li>Selectable between BCLK clock<br/>output or high output</li> <li>Selectable between BCLK or<br/>BCLK/2</li> </ul> | | Event linking (output) | Detection of stopping of the main clock oscillator | Detection of stopping of the main clock oscillator | | Event linking (input) | Switching of the clock source to the low-speed on-chip oscillator | Switching of the clock source to the low-speed on-chip oscillator | ### 2.3 Buses Table 2.3 is a comparative listing of bus specifications. Table 2.3 Comparison of Bus Specifications | Item | | RX66T | RX72T | |---------------------------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CPU buses | Instruction<br>bus | <ul> <li>Connected to the CPU (for instructions)</li> <li>Connected to on-chip memory (RAM, code flash memory)</li> <li>Operates in synchronization with the system clock (ICLK)</li> </ul> | <ul> <li>Connected to the CPU (for instructions)</li> <li>Connected to on-chip memory (RAM, code flash memory)</li> <li>Operates in synchronization with the system clock (ICLK)</li> </ul> | | | Operand<br>bus | <ul> <li>Connected to the CPU (for operands)</li> <li>Connected to on-chip memory (RAM, code flash memory)</li> <li>Operates in synchronization with the system clock (ICLK)</li> </ul> | Connected to the CPU (for operands) Connected to on-chip memory (RAM, code flash memory) Operates in synchronization with the system clock (ICLK) | | Memory<br>bus | Memory bus 1 Memory bus | Connected to RAM Connected to code flash memory | Connected to RAM Connected to code flash memory | | | Memory bus 3 | Connected to ECCRAM | Connected to ECCRAM | | Internal<br>main<br>buses | Internal<br>main bus 1 | <ul> <li>Connected to the CPU</li> <li>Operates in synchronization with<br/>the system clock (ICLK)</li> </ul> | <ul> <li>Connected to the CPU</li> <li>Operates in synchronization with<br/>the system clock (ICLK)</li> </ul> | | | Internal<br>main bus 2 | <ul> <li>Connected to the DMAC and DTC</li> <li>Connected to on-chip memory<br/>(RAM, code flash memory)</li> <li>Operates in synchronization with<br/>the system clock (ICLK)</li> </ul> | <ul> <li>Connected to the DMAC and DTC</li> <li>Connected to on-chip memory<br/>(RAM, code flash memory)</li> <li>Operates in synchronization with<br/>the system clock (ICLK)</li> </ul> | | Internal<br>peripheral<br>buses | Internal<br>peripheral<br>bus 1 | Connected to peripheral modules (DTC, DMAC, interrupt controller, and bus error monitoring section) | Connected to peripheral modules<br>(TFU, DTC, DMAC, interrupt<br>controller, and bus error<br>monitoring section) | | | | Operates in synchronization with<br>the system clock (ICLK) | Operates in synchronization with<br>the system clock (ICLK) | | | Internal<br>peripheral<br>bus 2 | Connected to peripheral modules<br>(modules other than those<br>connected to internal peripheral<br>buses 1, 3, 4, and 5) | Connected to peripheral modules<br>(modules other than those<br>connected to internal peripheral<br>buses 1, 3, 4, and 5) | | | | <ul> <li>Operates in synchronization with<br/>the peripheral-module clock<br/>(PCLKB)</li> </ul> | Operates in synchronization with<br>the peripheral-module clock<br>(PCLKB) | | | Internal<br>peripheral<br>bus 3 | <ul> <li>Connected to peripheral modules<br/>(USBb and CMPC)</li> <li>Operates in synchronization with<br/>the peripheral-module clock<br/>(PCLKB)</li> </ul> | <ul> <li>Connected to peripheral modules<br/>(USBb and CMPC)</li> <li>Operates in synchronization with<br/>the peripheral-module clock<br/>(PCLKB)</li> </ul> | | Item | | RX66T | RX72T | |---------------------------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Internal<br>peripheral<br>buses | Internal<br>peripheral<br>bus 4 | <ul> <li>Connected to peripheral modules<br/>(MTU3, GPTW, HRPWM, RSPI,<br/>and SCIi)</li> <li>Operates in synchronization with<br/>the peripheral-module clock<br/>(PCLKA)</li> </ul> | <ul> <li>Connected to peripheral modules<br/>(MTU3, GPTW, HRPWM, RSPI,<br/>and SCIi)</li> <li>Operates in synchronization with<br/>the peripheral-module clock<br/>(PCLKA)</li> </ul> | | | Internal<br>peripheral<br>bus 5 | Reserved area | Reserved area | | | Internal<br>peripheral<br>bus 6 | <ul> <li>Connected to code flash (in P/E) and data flash memory</li> <li>Operates in synchronization with the FlashIF clock (FCLK)</li> </ul> | <ul> <li>Connected to code flash (in P/E) and data flash memory</li> <li>Operates in synchronization with the FlashIF clock (FCLK)</li> </ul> | | External<br>bus | CS area | <ul> <li>Connected to external devices</li> <li>Operates in synchronization with<br/>the external-bus clock<br/>(BCLK: 40 MHz (max.))</li> </ul> | <ul> <li>Connected to external devices</li> <li>Operates in synchronization with<br/>the external-bus clock<br/>(BCLK: 40 MHz (max.))</li> </ul> | ### 2.4 Multi-Function Pin Controller Table 2.4 is a comparative listing of multi-function pin controller registers. Table 2.4 Comparison of Multi-Function Pin Controller Registers | Register | Bit | RX66T (MPC) | RX72T (MPC) | |----------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PFBCR0 | ADRLE | A0 to A7 output enable bits | A0 to A7 output enable bits | | | | Products with 64 KB of RAM 0: PB0, PA2, PF0, PB4 to PB7, and PD0 to PD2 are set as I/O ports. 1: PB0, PA2, PF0, PB4 to PB7, and PD0 to PD2 are set as external address bus A0 to A7. | | | | | Products with 128 KB of RAM 0: PB0, PA2, PF0, PA3 to PA5, PB0 to PB3, PB4 to PB7, and PD0 to PD2 are set as I/O ports. 1: PB0, PA2, PF0, PA3 to PA5, PB0 to PB3, PB4 to PB7, and PD0 to PD2 are set as external address bus A0 to A7. | 0: PB0, PA2, PF0, PA3 to PA5, PB0 to PB3, PB4 to PB7, and PD0 to PD2 are set as I/O ports. 1: PB0, PA2, PF0, PA3 to PA5, PB0 to PB3, PB4 to PB7, and PD0 to PD2 are set as external address bus A0 to A7. | | | ADRHMS | Products with 64 KB of RAM 0: P65 to P60, P55 to P53 are set as external address bus A12 to A20. 1: Setting prohibited. Products with 128 KB of RAM | A12 to A20 output selection bits | | | | This bit is used in conjunction with the PFBCR4.ADRHMS2 bit to select external address bus pins. | This bit is used in conjunction with the PFBCR4.ADRHMS2 bit to select external address bus pins. | ## 2.5 High Resolution PWM Waveform Generation Circuit Table 2.5 provides a comparative overview of the high resolution PWM waveform generation circuit, and Table 2.6 is a comparative listing of the registers of the high resolution PWM waveform generation circuit. Table 2.5 Comparative Overview of High Resolution PWM Waveform Generation Circuit | Item | RX66T (HRPWM) | RX72T (HRPWM) | |--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Function | <ul> <li>High-resolution output of complementary PWM waveforms on up to four channels</li> <li>High resolution of up to 1/32 a PCLKC period (minimum approx. 195 ps) using delay locked loop (DLL) circuit</li> <li>Ability to individually adjust timing for rising and falling of PWM waveforms</li> <li>Ability to directly output waveforms generated by the GPTW, bypassing the HRPWM</li> </ul> | <ul> <li>High-resolution output of complementary PWM waveforms on up to four channels</li> <li>High resolution of up to 1/32 a HRCK period (minimum approx. 195 ps) using delay locked loop (DLL) circuit</li> <li>Ability to individually adjust timing for rising and falling of PWM waveforms</li> <li>Ability to directly output waveforms generated by the GPTW, bypassing the HRPWM</li> </ul> | | Operating clock<br>(PCLKC: RX66T)<br>(HRCK: RX72T) | PCLKC | Selectable between PCLKC and PCLKA | | Operating frequency<br>(f(PCLKC): RX66T)<br>(f(HRCK): RX72T) | 80 to 160 MHz | 80 to 160 MHz*1 | Note: 1. PCLKC cannot be used if the GPTW operation frequency exceeds 160 MHz. Use PCLKA in this Table 2.6 Comparison of Registers of High Resolution PWM Waveform Generation Circuit | Register | Bit | RX66T (HRPWM) | RX72T (HRPWM) | |----------|-----|---------------|------------------------------| | HRCKSR | _ | _ | HRPWM operation clock select | | | | | register | ### 2.6 RAM Table 2.7 is a comparative listing of RAM specifications. Table 2.7 Comparison of RAM Specifications | | RX66T | | RX72T | | |--------------------------------|--------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------| | Item | Without ECC Error<br>Correction<br>(RAM) | With ECC Error<br>Correction<br>(ECCRAM) | Without ECC Error<br>Correction<br>(RAM) | With ECC Error<br>Correction<br>(ECCRAM) | | Capacity | 64 KB<br>128 KB | 16 KB | 128 KB | 16 KB | | Address | <ul> <li>RAM capacity:</li> <li>64 KB</li> <li>0000 0000h to</li> <li>0000 FFFFh</li> <li>RAM capacity:</li> </ul> | 00FF C000h to<br>00FF FFFFh | 0000 0000h to<br>0001 FFFFh | 00FF C000h to<br>00FF FFFFh | | | 128 KB<br>0000 0000h to<br>0001 FFFFh | | | | | Memory bus | Memory bus 1 | Memory bus 3 | Memory bus 1 | Memory bus 3 | | Data retention function | Not available in deep s<br>mode | software standby | Not available in deep s<br>mode | software standby | | Low power consumption function | Transition to module s enabled separately for | • | Transition to module s enabled separately for | • | | Error<br>checking | Detection of 1-bit<br>errors | ECC error<br>correction:<br>Correction of 1-bit<br>errors and<br>detection of 2-bit<br>errors | Detection of 1-bit<br>errors | ECC error<br>correction:<br>Correction of 1-bit<br>errors and<br>detection of 2-bit<br>errors | | | A non-maskable interrupt or interrupt is generated in response to an error. | A non-maskable interrupt or interrupt is generated in response to an error. | A non-maskable interrupt or interrupt is generated in response to an error. | A non-maskable interrupt or interrupt is generated in response to an error. | | | RX66T | | RX72T | | |--------|----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Without ECC Error | With ECC Error | Without ECC Error | With ECC Error | | | Correction | Correction | Correction | Correction | | Item | (RAM) | (ECCRAM) | (RAM) | (ECCRAM) | | Access | <ul> <li>Single-cycle access is possible for both reading and writing.</li> <li>RAM can be enabled or disabled.</li> </ul> | The ECC function can be enabled or disabled. When MEMWAIT is set to 0 The ECC function is disabled: Access takes two cycles for reading or writing. The ECC function is enabled (when no error has occurred): Access takes two cycles for reading or writing. | <ul> <li>Single-cycle access is possible for both reading and writing.</li> <li>RAM can be enabled or disabled.</li> </ul> | The ECC function can be enabled or disabled. When MEMWAIT is set to 0 The ECC function is disabled: Access takes two cycles for reading or writing. The ECC function is enabled (when no error has occurred): Access takes two cycles for reading or writing. | | | | The ECC function is enabled (when an error has occurred): Access takes three cycles for reading or writing. | | The ECC function is enabled (when an error has occurred): Access takes three cycles for reading or writing. | | | | When MEMWAIT is | | When MEMWAIT is | | | | The ECC function is disabled: Access takes three cycles for reading or writing. The ECC function is enabled (when no error has occurred): Reading takes three cycles and writing takes four cycles. The ECC function is enabled (when an error has occurred): Access takes five cycles for reading or writing. | | The ECC function is disabled: Access takes three cycles for reading or writing. The ECC function is enabled (when no error has occurred): Reading takes three cycles and writing takes four cycles. The ECC function is enabled (when an error has occurred): Access takes five cycles for reading or writing. | # 2.7 Flash Memory Table 2.8 is a comparative listing of flash memory specifications. Table 2.8 Comparison of Flash Memory Specifications | | RX66T | | RX72T | | |---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------| | Item | Code Flash Memory | Data Flash Memory | Code Flash Memory | Data Flash Memory | | Memory<br>capacity | <ul> <li>User area: <ul> <li>256 KB</li> <li>512 KB</li> <li>1 MB</li> </ul> </li> <li>User boot area: <ul> <li>32 KB</li> </ul> </li> </ul> | Data area: 32 KB | <ul> <li>User area:</li> <li>512 KB</li> <li>1 MB</li> <li>User boot area:</li> <li>32 KB</li> </ul> | Data area: 32 KB | | Address | <ul> <li>User area</li> <li>Capacity: 256 KB FFFC 0000h to FFFF FFFFh</li> <li>Capacity: 512 KB FFF8 0000h to FFFF FFFFh</li> <li>Capacity: 1 MB FFF0 0000h to FFFF FFFFh</li> </ul> | 0010 0000h to<br>0010 7FFFh | <ul> <li>Capacity: 512 KB FFF8 0000h to FFFF FFFFh</li> <li>Capacity: 1 MB FFF0 0000h to FFFF FFFFh</li> </ul> | 0010 0000h to<br>0010 7FFFh | | | User boot area<br>FF7F 8000h to<br>FF7F FFFFh | | User boot area<br>FF7F 8000h to<br>FF7F FFFFh | | | ROM cache | <ul> <li>Capacity: 8 KB</li> <li>Mapping method:<br/>direct mapping</li> <li>Line size:<br/>16 bytes</li> </ul> | | <ul> <li>Capacity: 8 KB</li> <li>Mapping method:<br/>direct mapping</li> <li>Line size:<br/>16 bytes</li> </ul> | | | Read cycle | While ROM cache operation is enabled: When the cache is hit, one cycle; when the cache is missed: — One to two cycles if ICLK ≤ 120 MHz — Two to three cycles if ICLK > 120 MHz When ROM cache operation is disabled: — One cycle if ICLK ≤ 120 MHz — Two cycles if ICLK > 120 MHz | 8 cycles of FCLK for 16-bit or 8-bit access | While ROM cache operation is enabled: When the cache is hit, one cycle; when the cache is missed: — One to two cycles if ICLK ≤ 120 MHz — Two to three cycles if ICLK > 120 MHz When ROM cache operation is disabled: — One cycle if ICLK ≤ 120 MHz Two cycles if ICLK ≤ 120 MHz | 8 cycles of FCLK for 16-bit or 8-bit access | | Value after erasure | FFh | Undefined | FFh | Undefined | | | RX66T | RX72T | |-------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Item | Code Flash Memory Data Flash M | emory Code Flash Memory Data Flash Memory | | Programming/<br>erasing<br>method | <ul> <li>Programming and erasing the code of the memory/data flash memory are hand FACI commands specified in the FACI command issuing area (007E 0000h)</li> <li>Programming/erasure through transform flash-memory programmer via a serificter interface (serial programming)</li> <li>Programming/erasure of flash memory program (self-programming)</li> </ul> | memory/data flash memory are handled using FACI commands specified in the FACI command issuing area (007E 0000h). Programming/erasure through transfer by a flash-memory programmer via a serial interface (serial programming) Programming/erasure of flash memory by a user program (self-programming) | | Security<br>function | Protects against illicit tampering or readidata in flash memory | data in flash memory | | Protection<br>function<br>Trusted | Protects against erroneous rewriting of t<br>memory (software protection, error prote<br>and boot program protection) Protects against illicit reading of blocks 8 | memory (software protection, error protection, and boot program protection) | | memory (TM)<br>function | the code flash memory | the code flash memory | | Background<br>operation<br>(BGO) | The user area can be read while the dat being programmed or erased. | area is The user area can be read while the data area is being programmed or erased. | | Units of programming and erasure | <ul> <li>Unit of programming for the user area or user boot area: 256 bytes</li> <li>Unit of programm the data a 4 bytes</li> <li>Unit of erasure for</li> <li>Unit of programm the data a 4 bytes</li> </ul> | the user area or user boot area: 256 bytes Unit of erasure for the data area: 4 bytes Unit of erasure for | | Other | the user area: the data a Block Block Interrupts can be accepted during self- | ea: the user area: the data area: Block Block Interrupts can be accepted during self- | | functions On-board programming (serial programming/ self- programming) | <ul> <li>Programming/erasure in boot mode SCI interface) <ul> <li>The asynchronous serial interfactis used.</li> <li>The transfer rate is adjusted automatically.</li> <li>The user boot area can also be programmed or erased.</li> </ul> </li> <li>Programming/erasure in boot mode (USB interface) <ul> <li>USBb is used.</li> <li>Dedicated hardware is not required direct connection to a PC is possed.</li> </ul> </li> <li>Programming/erasure in boot mode (FINE interface) <ul> <li>FINE is used.</li> </ul> </li> <li>Programming/erasure in user boot mode (FINE interface)</li> <li>Frogramming/erasure in user boot mode (FINE interface)</li> <li>Programming/erasure by self-programent by the user.</li> <li>Programming/erasure by self-programent area/data area programent.</li> </ul> | programming. For the Programming/erasure in boot mode (for the SCI interface) — The asynchronous serial interface (SCI1) is used. — The transfer rate is adjusted automatically. — The user boot area can also be programmed or erased. • Programming/erasure in boot mode (USB interface) — USBb is used. — Dedicated hardware is not required, so direct connection to a PC is possible. • Programming/erasure in boot mode (FINE interface) — FINE is used. • Programming/erasure in user boot mode — Support for original boot programs created by the user. • Programming/erasure by self-programming | | | RX66T | | RX72T | | |------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------| | Item | Code Flash Memory | Data Flash Memory | Code Flash Memory | Data Flash Memory | | Off-board<br>programming<br>(programming<br>and erasure<br>using parallel<br>programmer) | Programming and erasure of the user area and user boot area by a parallel programmer is possible. | Programming or erasure of the data area by a parallel programmer is not possible. | Programming and erasure of the user area and user boot area by a parallel programmer is possible. | Programming or erasure of the data area by a parallel programmer is not possible. | | Unique ID | A 12-byte ID code provided for each MCU | | A 12-byte ID code provid | ded for each MCU | ## 2.8 Package As indicated in Table 2.9, there are discrepancies in the package drawing codes and availability of some package types, and this should be borne in mind at the board design stage. Table 2.9 Package | | RENESAS Code | | |--------------|--------------|-------| | Package Type | RX66T | RX72T | | 112-pin LQFP | 0 | × | | 80-pin LQFP | 0 | × | | 80-pin LFQFP | 0 | × | | 64-pin LFQFP | 0 | × | O: Package available (Renesas code omitted); X: Package not available ### 3. Comparison of Pin Functions The pin functions of the RX72T Group and RX66T Group (128 KB RAM capacity) are identical for the following packages: - 144-pin package - 100-pin package (with PGA pseudo-differential input and USB pin) - 100-pin package (with PGA pseudo-differential input and without USB pin) - 100-pin package (without PGA pseudo-differential input and USB pin) Some pin functions differ between the RX72T Group and RX66T Group (64 KB RAM capacity) on the following package configurations. Items that are not implemented on one of the two groups are shown in **light blue**, and items where the specifications of the two groups do not differ are shown in **black**. - 100-pin package (with PGA pseudo-differential input and without USB pins) - 100-pin package (without PGA pseudo-differential input and USB pins) # 3.1 100-Pin Package (with PGA Pseudo-Differential Input and without USB pins, RX66T: 64 KB RAM Capacity) Table 3.1 shows a comparison of pin functions on the 100-pin package product (with PGA pseudo-differential input and without USB pins, RX66T: 64 KB RAM capacity) Table 3.1 Comparison of Pin Functions on 100-Pin Package (with PGA Pseudo-Differential Input and without USB pins, RX66T: 64 KB RAM Capacity) | 100-Pin | RX66T (64 KB RAM Capacity) | RX72T | |---------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | PE5/BCLK/MTIOC9D/MTIOC9D#/GTIOC3A/<br>GTETRGB/GTIOC3A#/GTETRGD/SCK9/<br>CTS9#/RTS9#/SS9#/IRQ0/ADST0 | PE5/BCLK/MTIOC9D/MTIOC9D#/GTIOC3A/<br>GTETRGB/GTIOC3A#/GTETRGD/SCK9/<br>CTS9#/RTS9#/SS9#/IRQ0/ADST0 | | 2 | EMLE | EMLE | | 3 | VSS | VSS | | 4 | UB/P00/A11/MTIOC9A/MTIOC9A#/CACREF/<br>RXD9/SMISO9/SSCL9/RXD12/SMISO12/<br>SSCL12/RXDX12/IRQ2/ADST1/COMP0 | UB/P00/A11/MTIOC9A/MTIOC9A#/CACREF/<br>RXD9/SMISO9/SSCL9/RXD12/SMISO12/<br>SSCL12/RXDX12/IRQ2/ADST1/COMP0 | | 5 | VCL | VCL | | 6 | MD/FINED | MD/FINED | | 7 | P01/A10/MTIOC9C/MTIOC9C#/GTETRGA/<br>GTETRGB/GTETRGC/GTETRGD/POE12#/<br>TXD9/SMOSI9/SSDA9/TXD12/SMOSI12/<br>SSDA12/TXDX12/SIOX12/IRQ4/ADST2/<br>COMP1 | P01/A10/MTIOC9C/MTIOC9C#/GTETRGA/<br>GTETRGB/GTETRGC/GTETRGD/POE12#/<br>TXD9/SMOSI9/SSDA9/TXD12/SMOSI12/<br>SSDA12/TXDX12/SIOX12/IRQ4/ADST2/<br>COMP1 | | 8 | PE4/A9/MTCLKC/MTCLKC#/GTETRGA/<br>GTETRGB/GTETRGC/GTETRGD/POE10#/<br>SCK9/IRQ1 | PE4/A9/MTCLKC/MTCLKC#/GTETRGA/<br>GTETRGB/GTETRGC/GTETRGD/POE10#/<br>SCK9/IRQ1 | | 9 | PE3/A8/MTCLKD/MTCLKD#/GTETRGA/<br>GTETRGB/GTETRGC/GTETRGD/POE11#/<br>CTS9#/RTS9#/SS9#/IRQ2-DS | PE3/A8/MTCLKD/MTCLKD#/GTETRGA/<br>GTETRGB/GTETRGC/GTETRGD/POE11#/<br>CTS9#/RTS9#/SS9#/IRQ2-DS | | 10 | RES# | RES# | | 11 | XTAL/P37 | XTAL/P37 | | 12 | VSS | VSS | | 13 | EXTAL/P36 | EXTAL/P36 | | 14 | VCC | VCC | | 15 | PE2/POE10#/NMI | PE2/POE10#/NMI | | 16 | PE1/WR0#/WR#/MTIOC9D/MTIOC9D#/<br>TMO5/CTS5#/RTS5#/SS5#/CTS12#/<br>RTS12#/SS12#/SSLA3/IRQ15 | PE1/WR0#/WR#/MTIOC9D/MTIOC9D#/<br>TMO5/CTS5#/RTS5#/SS5#/CTS12#/<br>RTS12#/SS12#/SSLA3/IRQ15 | | 100-Pin | RX66T (64 KB RAM Capacity) | RX72T | |---------|-----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------| | 17 | PE0/WR1#/BC1#/WAIT#/MTIOC9B/<br>MTIOC9B#/TMCI1/TMCI5/RXD5/SMISO5/<br>SSCL5/SSLA2/CRX0/IRQ7 | PE0/WR1#/BC1#/WAIT#/MTIOC9B/<br>MTIOC9B#/TMCI1/TMCI5/RXD5/SMISO5/<br>SSCL5/SSLA2/CRX0/IRQ7 | | 18 | TRST#/PD7/MTIOC9A/MTIOC9A#/ GTIOC0A/GTIOC3A/GTIOC0A#/ GTIOC3A#/TMRI1/TMRI5/TXD5/SMOSI5/ SSDA5/SSLA1/CTX0/IRQ8 | TRST#/PD7/MTIOC9A/MTIOC9A#/ GTIOC0A/GTIOC3A/GTIOC0A#/ GTIOC3A#/TMRI1/TMRI5/TXD5/SMOSI5/ SSDA5/SSLA1/CTX0/IRQ8 | | 19 | TMS/PD6/MTIOC9C/MTIOC9C#/GTIOC0B/<br>GTIOC3B/GTIOC0B#/GTIOC3B#/TMO1/<br>CTS1#/RTS1#/SS1#/CTS11#/RTS11#/<br>SS11#/SSLA0/IRQ5/ADST0 | TMS/PD6/MTIOC9C/MTIOC9C#/GTIOC0B/<br>GTIOC3B/GTIOC0B#/GTIOC3B#/TMO1/<br>CTS1#/RTS1#/SS1#/CTS11#/RTS11#/<br>SS11#/SSLA0/IRQ5/ADST0 | | 20 | TDI/PD5/GTIOC1A/GTETRGA/GTIOC1A#/ TMRI0/TMRI6/RXD1/SMISO1/SSCL1/ RXD11/SMISO11/SSCL11/IRQ6 | TDI/PD5/GTIOC1A/GTETRGA/GTIOC1A#/<br>TMRI0/TMRI6/RXD1/SMISO1/SSCL1/<br>RXD11/SMISO11/SSCL11/IRQ6 | | 21 | TCK/PD4/GTIOC1B/GTETRGB/GTIOC1B#/<br>TMCI0/TMCI6/SCK1/SCK11/IRQ2 | TCK/PD4/GTIOC1B/GTETRGB/GTIOC1B#/<br>TMCI0/TMCI6/SCK1/SCK11/IRQ2 | | 22 | TDO/PD3/GTIOC2A/GTETRGC/GTIOC2A#/ TMO0/TXD1/SMOSI1/SSDA1/TXD11/ SMOSI11/SSDA11 | TDO/PD3/GTIOC2A/GTETRGC/GTIOC2A#/ TMO0/TXD1/SMOSI1/SSDA1/TXD11/ SMOSI11/SSDA11 | | 23 | TRCLK/PD2/A7/GTIOC2B/GTIOC0A/<br>GTIOC2B#/GTIOC0A#/TMCI1/TMO4/<br>SCK5/SCK8/MOSIA | TRCLK/PD2/A7/GTIOC2B/GTIOC0A/<br>GTIOC2B#/GTIOC0A#/TMCI1/TMO4/<br>SCK5/SCK8/MOSIA | | 24 | TRDATA3/PD1/A6/GTIOC3A/GTIOC0B/<br>GTIOC3A#/GTIOC0B#/TMO2/RXD8/<br>SMISO8/SSCL8/MISOA | TRDATA3/PD1/A6/GTIOC3A/GTIOC0B/<br>GTIOC3A#/GTIOC0B#/TMO2/RXD8/<br>SMISO8/SSCL8/MISOA | | 25 | TRDATA2/PD0/A5/GTIOC3B/GTIOC1A/<br>GTIOC3B#/GTIOC1A#/TMO6/TXD8/<br>SMOSI8/SSDA8/RSPCKA | TRDATA2/PD0/A5/GTIOC3B/GTIOC1A/<br>GTIOC3B#/GTIOC1A#/TMO6/TXD8/<br>SMOSI8/SSDA8/RSPCKA | | 26 | TRDATA1/PB7/A4/GTIOC1B/GTIOC1B#/<br>SCK5/SCK11/SCK12 | TRDATA1/PB7/A4/GTIOC1B/GTIOC1B#/<br>SCK5/SCK11/SCK12 | | 27 | TRDATA0/PB6/A3/GTIOC2A/GTIOC2A#/ RXD5/SMISO5/SSCL5/RXD11/SMISO11/ SSCL11/RXD12/SMISO12/SSCL12/ RXDX12/CRX0/IRQ2 | TRDATA0/PB6/A3/GTIOC2A/GTIOC2A#/ RXD5/SMISO5/SSCL5/RXD11/SMISO11/ SSCL11/RXD12/SMISO12/SSCL12/ RXDX12/CRX0/IRQ2 | | 28 | TRSYNC/PB5/A2/GTIOC2B/GTIOC2B#/ TXD5/SMOSI5/SSDA5/TXD11/SMOSI11/ SSDA11/TXD12/SMOSI12/SSDA12/ TXDX12/SIOX12/CTX0 | TRSYNC/PB5/A2/GTIOC2B/GTIOC2B#/ TXD5/SMOSI5/SSDA5/TXD11/SMOSI11/ SSDA11/TXD12/SMOSI12/SSDA12/ TXDX12/SIOX12/CTX0 | | 29 | VCC | VCC | | 30 | PB4/A1/GTETRGA/GTETRGB/GTETRGC/<br>GTETRGD/POE8#/CTS5#/RTS5#/SS5#/<br>SCK11/CTS11#/RTS11#/SS11#/IRQ3-DS | PB4/A1/GTETRGA/GTETRGB/GTETRGC/<br>GTETRGD/POE8#/CTS5#/RTS5#/SS5#/<br>SCK11/CTS11#/RTS11#/SS11#/IRQ3-DS | | 31 | VSS | VSS | | 32 | PB3/MTIOC0A/MTIOC0A#/CACREF/<br>SCK6/RSPCKA/IRQ9 | PB3/A7/MTIOC0A/MTIOC0A#/CACREF/<br>SCK6/RSPCKA/IRQ9 | | 33 | PB2/MTIOC0B/MTIOC0B#/GTADSM0/<br>TMRI0/TXD6/SMOSI6/SSDA6/SDA/ADSM0 | PB2/A6/MTIOC0B/MTIOC0B#/GTADSM0/<br>TMRI0/TXD6/SMOSI6/SSDA6/SDA/ADSM0 | | 34 | PB1/MTIOC0C/MTIOC0C#/GTADSM1/<br>TMCI0/RXD6/SMISO6/SSCL6/SCL/IRQ4/<br>ADSM1 | PB1/A5/MTIOC0C/MTIOC0C#/GTADSM1/<br>TMCI0/RXD6/SMISO6/SSCL6/SCL/IRQ4/<br>ADSM1 | | 35 | PB0/A0/BC0#/MTIOC0D/MTIOC0D#/ TMO0/TXD6/SMOSI6/SSDA6/CTS11#/ RTS11#/SS11#/MOSIA/IRQ8/ADTRG2# | PB0/A0/A4/BC0#/MTIOC0D/MTIOC0D#/ TMO0/TXD6/SMOSI6/SSDA6/CTS11#/ RTS11#/SS11#/MOSIA/IRQ8/ADTRG2# | | 36 | PA5/MTIOC1A/MTIOC1A#/TMCI3/<br>RXD6/SMISO6/SSCL6/RXD8/SMISO8/<br>SSCL8/MISOA/IRQ1/ADTRG1# | PA5/A3/MTIOC1A/MTIOC1A#/TMCI3/<br>RXD6/SMISO6/SSCL6/RXD8/SMISO8/<br>SSCL8/MISOA/IRQ1/ADTRG1# | | 100-Pin | RX66T (64 KB RAM Capacity) | RX72T | |---------|--------------------------------------------------------------------|-----------------------------------------------------------------------| | 37 | PA4/MTIOC1B/MTIOC1B#/TMCI7/ | PA4/A2/MTIOC1B/MTIOC1B#/TMCI7/ | | | SCK6/TXD8/SMOSI8/SSDA8/RSPCKA/ | SCK6/TXD8/SMOSI8/SSDA8/RSPCKA/ | | | ADTRG0# | ADTRG0# | | 38 | PA3/MTIOC2A/MTIOC2A#/GTADSM0/ | PA3/A1/MTIOC2A/MTIOC2A#/GTADSM0/ | | | TMRI7/TXD9/SMOSI9/SSDA9/SCK8/SSLA0 | TMRI7/TXD9/SMOSI9/SSDA9/SCK8/SSLA0 | | 39 | PA2/A0/BC0#/MTIOC2B/MTIOC2B#/ | PA2/A0/BC0#/MTIOC2B/MTIOC2B#/ | | | GTADSM1/TMO7/CTS6#/RTS6#/SS6#/ | GTADSM1/TMO7/CTS6#/RTS6#/SS6#/ | | 10 | RXD9/SMISO9/SSCL9/SSLA1 | RXD9/SMISO9/SSCL9/SCK11/SSLA1 | | 40 | PA1/MTIOC6A/MTIOC6A#/TMO4/TXD9/ | PA1/MTIOC6A/MTIOC6A#/TMO4/TXD9/<br>SMOSI9/SSDA9/RXD11/SMISO11/SSCL11/ | | | SMOSI9/SSDA9/RXD11/SMISO11/SSCL11/ | SSLA2/CRX0/IRQ14-DS/ADTRG0# | | 4.4 | SSLA2/CRX0/IRQ14-DS/ADTRG0# | | | 41 | PA0/MTIOC6C/MTIOC6C#/TMO2/SCK9/<br>TXD11/SMOSI11/SSDA11/SSLA3/CTX0 | PA0/MTIOC6C/MTIOC6C#/TMO2/SCK9/<br>TXD11/SMOSI11/SSDA11/SSLA3/CTX0 | | 40 | VCC | VCC | | 42 | | | | 43 | P96/CS0#/WAIT#/GTETRGA/GTETRGB/<br>GTETRGC/GTETRGD/POE4#/CTS8#/ | P96/CS0#/WAIT#/GTETRGA/GTETRGB/<br>GTETRGC/GTETRGD/POE4#/CTS8#/ | | | RTS8#/SS8#/IRQ4-DS | RTS8#/SS8#/IRQ4-DS | | 44 | VSS | VSS | | | | P95/MTIOC6B/MTIOC6B#/GTIOC4A/ | | 45 | P95/MTIOC6B/MTIOC6B#/GTIOC4A/<br>GTIOC7A/GTIOC4A#/GTIOC7A# | GTIOC7A/GTIOC4A#/GTIOC7A# | | 46 | P94/MTIOC7A/MTIOC7A#/GTIOC5A/ | P94/MTIOC7A/MTIOC7A#/GTIOC5A/ | | 40 | GTIOC8A/GTIOC5A#/GTIOC8A# | GTIOC8A/GTIOC5A#/GTIOC8A# | | 47 | P93/MTIOC7B/MTIOC7B#/GTIOC6A/ | P93/MTIOC7B/MTIOC7B#/GTIOC6A/ | | | GTIOC9A/GTIOC6A#/GTIOC9A# | GTIOC9A/GTIOC6A#/GTIOC9A# | | 48 | P92/MTIOC6D/MTIOC6D#/GTIOC4B/ | P92/MTIOC6D/MTIOC6D#/GTIOC4B/ | | | GTIOC7B/GTIOC4B#/GTIOC7B# | GTIOC7B/GTIOC4B#/GTIOC7B# | | 49 | P91/MTIOC7C/MTIOC7C#/GTIOC5B/ | P91/MTIOC7C/MTIOC7C#/GTIOC5B/ | | | GTIOC8B/GTIOC5B#/GTIOC8B# | GTIOC8B/GTIOC5B#/GTIOC8B# | | 50 | P90/MTIOC7D/MTIOC7D#/GTIOC6B/ | P90/MTIOC7D/MTIOC7D#/GTIOC6B/ | | | GTIOC9B/GTIOC6B#/GTIOC9B# | GTIOC9B/GTIOC6B#/GTIOC9B# | | 51 | P76/D0[A0/D0]/MTIOC4D/MTIOC4D#/ | P76/D0[A0/D0]/MTIOC4D/MTIOC4D#/ | | | GTIOC2B/GTIOC6B/GTIOC2B#/GTIOC6B# | GTIOC2B/GTIOC6B/GTIOC2B#/GTIOC6B# | | 52 | P75/D1[A1/D1]/MTIOC4C/MTIOC4C#/ | P75/D1[A1/D1]/MTIOC4C/MTIOC4C#/ | | | GTIOC1B/GTIOC5B/GTIOC1B#/GTIOC5B# | GTIOC1B/GTIOC5B/GTIOC1B#/GTIOC5B# | | 53 | P74/D2[A2/D2]/MTIOC3D/MTIOC3D#/ | P74/D2[A2/D2]/MTIOC3D/MTIOC3D#/ | | | GTIOC0B/GTIOC4B/GTIOC0B#/GTIOC4B# | GTIOC0B/GTIOC4B/GTIOC0B#/GTIOC4B# | | 54 | P73/D3[A3/D3]/MTIOC4B/MTIOC4B#/ | P73/D3[A3/D3]/MTIOC4B/MTIOC4B#/ | | | GTIOC2A/GTIOC6A/GTIOC2A#/GTIOC6A# | GTIOC2A/GTIOC6A/GTIOC2A#/GTIOC6A# | | 55 | P72/D4[A4/D4]/MTIOC4A/MTIOC4A#/ GTIOC1A/GTIOC5A/GTIOC1A#/GTIOC5A# | P72/D4[A4/D4]/MTIOC4A/MTIOC4A#/<br>GTIOC1A/GTIOC5A/GTIOC1A#/GTIOC5A# | | 56 | P71/D5[A5/D5]/MTIOC3B/MTIOC3B#/ | P71/D5[A5/D5]/MTIOC3B/MTIOC3B#/ | | 90 | GTIOC0A/GTIOC4A/GTIOC0A#/GTIOC4A# | GTIOCOA/GTIOC4A/GTIOCOA#/GTIOC4A# | | 57 | P70/D6[A6/D6]/GTETRGA/GTETRGB/ | P70/D6[A6/D6]/GTETRGA/GTETRGB/ | | 37 | GTETRGC/GTETRGD/POE0#/CTS9#/ | GTETRGC/GTETRGD/POE0#/CTS9#/ | | | RTS9#/SS9#/IRQ5-DS | RTS9#/SS9#/IRQ5-DS | | 58 | P33/D7[A7/D7]/MTIOC3A/MTCLKA/ | P33/D7[A7/D7]/MTIOC3A/MTCLKA/ | | | MTIOC3A#/MTCLKA#/GTIOC3B/ | MTIOC3A#/MTCLKA#/GTIOC3B/ | | | GTIOC3B#/TMO0/SSLA3/IRQ13-DS | GTIOC3B#/TMO0/SSLA3/IRQ13-DS | | 59 | P32/D8[A8/D8]/MTIOC3C/MTCLKB/ | P32/D8[A8/D8]/MTIOC3C/MTCLKB/ | | | MTIOC3C#/MTCLKB#/GTIOC3A/ | MTIOC3C#/MTCLKB#/GTIOC3A/ | | | GTIOC3A#/TMO6/SSLA2/IRQ12-DS | GTIOC3A#/TMO6/SSLA2/IRQ12-DS | | 60 | VCC | VCC | | 61 | P31/D9[A9/D9]/MTIOC0A/MTCLKC/ | P31/D9[A9/D9]/MTIOC0A/MTCLKC/ | | | MTIOC0A#/MTCLKC#/TMRI6/SSLA1/IRQ6 | MTIOC0A#/MTCLKC#/TMRI6/SSLA1/IRQ6 | | 62 | VSS | VSS | | 100-Pin | RX66T (64 KB RAM Capacity) | RX72T | |---------|-------------------------------------------------------------------|-------------------------------------------------------------------| | 63 | P30/D10[A10/D10]/MTIOC0B/MTCLKD/ | P30/D10[A10/D10]/MTIOC0B/MTCLKD/ | | | MTIOC0B#/MTCLKD#/TMCI6/SCK8/ | MTIOC0B#/MTCLKD#/TMCI6/SCK8/ | | 0.4 | CTS8#/RTS8#/SS8#/SSLA0/IRQ7/COMP3 | CTS8#/RTS8#/SS8#/SSLA0/IRQ7/COMP3 | | 64 | P27/MTIOC1A/MTIOC0C/<br>MTIOC1A#/MTIOC0C#/POE9#/IRQ15 | P27/CS3#/MTIOC1A/MTIOC0C/<br>MTIOC1A#/MTIOC0C#/POE9#/IRQ15 | | 65 | P24/D11[A11/D11]/MTIC5U/MTIC5U#/ | P24/D11[A11/D11]/MTIC5U/MTIC5U#/ | | 03 | TMCI2/TMO6/CTS8#/RTS8#/SS8#/SCK8/ | TMCI2/TMO6/CTS8#/RTS8#/SS8#/SCK8/ | | | RSPCKA/IRQ4/COMP0 | RSPCKA/IRQ4/COMP0 | | 66 | P23/D12[A12/D12]/MTIC5V/MTIC5V#/ | P23/D12[A12/D12]/MTIC5V/MTIC5V#/ | | | TMO2/CACREF/TXD8/SMOSI8/SSDA8/ | TMO2/CACREF/TXD8/SMOSI8/SSDA8/ | | | TXD12/SMOSI12/SSDA12/TXDX12/ | TXD12/SMOSI12/SSDA12/TXDX12/ | | | SIOX12/MOSIA/CTX0/IRQ11/COMP1 | SIOX12/MOSIA/CTX0/IRQ11/COMP1 | | 67 | P22/D13[A13/D13]/MTIC5W/MTCLKD/<br>MTIC5W#/MTCLKD#/MTIOC9B/TMRI2/ | P22/D13[A13/D13]/MTIC5W/MTCLKD/<br>MTIC5W#/MTCLKD#/MTIOC9B/TMRI2/ | | | TMO4/RXD8/SMISO8/SSCL8/RXD12/ | TMO4/RXD8/SMISO8/SSCL8/RXD12/ | | | SMISO12/SSCL12/RXDX12/MISOA/CRX0/ | SMISO12/SSCL12/RXDX12/MISOA/CRX0/ | | | IRQ10/ADTRG2#/COMP2 | IRQ10/ADTRG2#/COMP2 | | 68 | P21/D14[A14/D14]/MTIOC9A/MTCLKA/ | P21/D14[A14/D14]/MTIOC9A/MTCLKA/ | | | MTIOC9A#/MTCLKA#/TMCI4/TXD8/ | MTIOC9A#/MTCLKA#/TMCI4/TXD8/ | | | SMOSI8/SSDA8/TXD12/SMOSI12/ | SMOSI8/SSDA8/TXD12/SMOSI12/ | | | SSDA12/TXDX12/SIOX12/MOSIA/ | SSDA12/TXDX12/SIOX12/MOSIA/ | | 00 | IRQ6-DS/AN217/ADTRG1#/COMP5 | IRQ6-DS/AN217/ADTRG1#/COMP5 | | 69 | P20/D15[A15/D15]/MTIOC9C/MTCLKB/<br>MTIOC9C#/MTCLKB#/TMRI4/CTS8#/ | P20/D15[A15/D15]/MTIOC9C/MTCLKB/<br>MTIOC9C#/MTCLKB#/TMRI4/CTS8#/ | | | RTS8#/SS8#/SCK8/RSPCKA/IRQ7-DS/ | RTS8#/SS8#/SCK8/RSPCKA/IRQ7-DS/ | | | AN216/ADTRG0#/COMP4 | AN216/ADTRG0#/COMP4 | | 70 | P65/A12/IRQ9/AN211/CMPC53/DA1 | P65/A12/IRQ9/AN211/CMPC53/DA1 | | 71 | P64/A13/IRQ8/AN210/CMPC33/DA0 | P64/A13/IRQ8/AN210/CMPC33/DA0 | | 72 | AVCC2 | AVCC2 | | 73 | AVSS2 | AVSS2 | | 74 | P63/A14/IRQ7/AN209/CMPC23 | P63/A12/A14/IRQ7/AN209/CMPC23 | | 75 | P62/A15/IRQ6/AN208/CMPC43 | P62/A13/A15/IRQ6/AN208/CMPC43 | | 76 | P61/A16/IRQ5/AN207/CMPC13 | P61/A14/A16/IRQ5/AN207/CMPC13 | | 77 | P60/A17/IRQ4/AN206/CMPC03 | P60/A15/A17/IRQ4/AN206/CMPC03 | | 78 | P55/A18/IRQ3/AN203/CMPC32 | P55/A16/A18/IRQ3/AN203/CMPC32 | | 79 | P54/A19/IRQ2/AN202/CMPC22 | P54/A17/A19/IRQ2/AN202/CMPC22 | | 80 | P53/A20/IRQ1/AN201/CMPC12 | P53/A18/A20/IRQ1/AN201/CMPC12 | | 81 | P52/IRQ0/AN200/CMPC02 | P52/IRQ0/AN200/CMPC02 | | 82 | P47/AN103 | P47/AN103 | | 83 | P46/AN102/CMPC50/CMPC51 | P46/AN102/CMPC50/CMPC51 | | 84 | P45/AN101/CMPC40/CMPC41 | P45/AN101/CMPC40/CMPC41 | | 85 | P44/AN100/CMPC30/CMPC31 | P44/AN100/CMPC30/CMPC31 | | 86 | PH4/AN107/PGAVSS1 | PH4/AN107/PGAVSS1 | | 87 | P43/AN003 | P43/AN003 | | 88 | P42/AN002/CMPC20/CMPC21 | P42/AN002/CMPC20/CMPC21 | | 89 | P41/AN001/CMPC10/CMPC11 | P41/AN001/CMPC10/CMPC11 | | 90 | P40/AN000/CMPC00/CMPC01 | P40/AN000/CMPC00/CMPC01 | | 91 | PH0/AN007/PGAVSS0 | PH0/AN007/PGAVSS0 | | 92 | AVCC1 | AVCC1 | | 93 | AVCC0 | AVCC0 | | 94 | AVSS0 | AVSS0 | | 95 | AVSS1 | AVSS1 | | 96 | P82/ALE/WAIT#/MTIC5U/MTIC5U#/ | P82/ALE/WAIT#/MTIC5U/MTIC5U#/ | | | TMO4/SCK6/SCK12/IRQ3/COMP5 | TMO4/SCK6/SCK12/IRQ3/COMP5 | | 100-Pin | RX66T (64 KB RAM Capacity) | RX72T | |---------|----------------------------------|----------------------------------| | 97 | P81/CS2#/MTIC5V/MTIC5V#/TMCI4/ | P81/CS2#/MTIC5V/MTIC5V#/TMCI4/ | | | TXD6/SMOSI6/SSDA6/TXD12/SMOSI12/ | TXD6/SMOSI6/SSDA6/TXD12/SMOSI12/ | | | SSDA12/TXDX12/SIOX12/COMP4 | SSDA12/TXDX12/SIOX12/COMP4 | | 98 | P80/CS1#/MTIC5W/MTIC5W#/TMRI4/ | P80/CS1#/MTIC5W/MTIC5W#/TMRI4/ | | | RXD6/SMISO6/SSCL6/RXD12/SMISO12/ | RXD6/SMISO6/SSCL6/RXD12/SMISO12/ | | | SSCL12/RXDX12/IRQ5/COMP3 | SSCL12/RXDX12/IRQ5/COMP3 | | 99 | P11/RD#/MTIOC3A/MTCLKC/ | P11/RD#/MTIOC3A/MTCLKC/ | | | MTIOC3A#/MTCLKC#/MTIOC9D/ | MTIOC3A#/MTCLKC#/MTIOC9D/ | | | GTIOC3B/GTETRGA/GTIOC3B#/ | GTIOC3B/GTETRGA/GTIOC3B#/ | | | GTETRGC/TMO3/POE9#/IRQ1-DS | GTETRGC/TMO3/POE9#/IRQ1-DS | | 100 | P10/MTIOC9B/MTCLKD/MTIOC9B#/ | P10/MTIOC9B/MTCLKD/MTIOC9B#/ | | | MTCLKD#/GTETRGB/GTETRGD/TMRI3/ | MTCLKD#/GTETRGB/GTETRGD/TMRI3/ | | | POE12#/CTS6#/RTS6#/SS6#/IRQ0-DS | POE12#/CTS6#/RTS6#/SS6#/IRQ0-DS | # 3.2 100-Pin Package (without PGA Pseudo-Differential Input and USB pins, RX66T: 64 KB RAM Capacity) Table 3.2 shows a comparison of pin functions on the 100-pin package product (without PGA pseudo-differential input and USB pins, RX66T: 64 KB RAM capacity) Table 3.2 Comparison of Pin Functions on 100-Pin Package (without PGA Pseudo-Differential Input and USB pins, RX66T: 64 KB RAM Capacity) | 100-Pin | RX66T (64 KB RAM Capacity) | RX72T | |---------|------------------------------------------------------------|------------------------------------------------------------| | 1 | PE5/BCLK/MTIOC9D/MTIOC9D#/GTIOC3A/ | PE5/BCLK/MTIOC9D/MTIOC9D#/GTIOC3A/ | | | GTETRGB/GTIOC3A#/GTETRGD/SCK9/ | GTETRGB/GTIOC3A#/GTETRGD/SCK9/ | | | CTS9#/RTS9#/SS9#/IRQ0/ADST0 | CTS9#/RTS9#/SS9#/IRQ0/ADST0 | | 2 | EMLE | EMLE | | 3 | VSS | VSS | | 4 | UB/P00/A11/MTIOC9A/MTIOC9A#/CACREF/ | UB/P00/A11/MTIOC9A/MTIOC9A#/CACREF/ | | | RXD9/SMISO9/SSCL9/RXD12/SMISO12/ | RXD9/SMISO9/SSCL9/RXD12/SMISO12/ | | | SSCL12/RXDX12/IRQ2/ADST1/COMP0 | SSCL12/RXDX12/IRQ2/ADST1/COMP0 | | 5 | VCL | VCL | | 6 | MD/FINED | MD/FINED | | 7 | P01/A10/MTIOC9C/MTIOC9C#/GTETRGA/ | P01/A10/MTIOC9C/MTIOC9C#/GTETRGA/ | | | GTETRGB/GTETRGC/GTETRGD/POE12#/ | GTETRGB/GTETRGC/GTETRGD/POE12#/ | | | TXD9/SMOSI9/SSDA9/TXD12/SMOSI12/ | TXD9/SMOSI9/SSDA9/TXD12/SMOSI12/ | | İ | SSDA12/TXDX12/SIOX12/IRQ4/ADST2/<br>COMP1 | SSDA12/TXDX12/SIOX12/IRQ4/ADST2/<br>COMP1 | | 8 | PE4/A9/MTCLKC/MTCLKC#/GTETRGA/ | PE4/A9/MTCLKC/MTCLKC#/GTETRGA/ | | J | GTETRGB/GTETRGC/GTETRGD/POE10#/ | GTETRGB/GTETRGC/GTETRGD/POE10#/ | | | SCK9/IRQ1 | SCK9/IRQ1 | | 9 | PE3/A8/MTCLKD/MTCLKD#/GTETRGA/ | PE3/A8/MTCLKD/MTCLKD#/GTETRGA/ | | | GTETRGB/GTETRGC/GTETRGD/POE11#/ | GTETRGB/GTETRGC/GTETRGD/POE11#/ | | | CTS9#/RTS9#/SS9#/IRQ2_DS | CTS9#/RTS9#/SS9#/IRQ2_DS | | 10 | RES# | RES# | | 11 | XTAL/P37 | XTAL/P37 | | 12 | VSS | VSS | | 13 | EXTAL/P36 | EXTAL/P36 | | 14 | VCC | VCC | | 15 | PE2/POE10#/NMI | PE2/POE10#/NMI | | 16 | PE1/WR0#/WR#/MTIOC9D/MTIOC9D#/ | PE1/WR0#/WR#/MTIOC9D/MTIOC9D#/ | | | TMO5/CTS5#/RTS5#/SS5#/CTS12#/ | TMO5/CTS5#/RTS5#/SS5#/CTS12#/ | | | RTS12#/SS12#/SSLA3/IRQ15 | RTS12#/SS12#/SSLA3/IRQ15 | | 17 | PE0/WR1#/BC1#/WAIT#/MTIOC9B/ | PE0/WR1#/BC1#/WAIT#/MTIOC9B/ | | | MTIOC9B#/TMCI1/TMCI5/RXD5/SMISO5/ | MTIOC9B#/TMCI1/TMCI5/RXD5/SMISO5/ | | | SSCL5/SSLA2/CRX0/IRQ7 | SSCL5/SSLA2/CRX0/IRQ7 | | 18 | TRST#/PD7/MTIOC9A/MTIOC9A#/ | TRST#/PD7/MTIOC9A/MTIOC9A#/ | | | GTIOC0A/GTIOC3A/GTIOC0A#/ | GTIOCOA/GTIOC3A/GTIOCOA#/ | | | GTIOC3A#/TMRI1/TMRI5/TXD5/SMOSI5/<br>SSDA5/SSLA1/CTX0/IRQ8 | GTIOC3A#/TMRI1/TMRI5/TXD5/SMOSI5/<br>SSDA5/SSLA1/CTX0/IRQ8 | | 19 | TMS/PD6/MTIOC9C/MTIOC9C#/GTIOC0B/ | TMS/PD6/MTIOC9C/MTIOC9C#/GTIOC0B/ | | 19 | GTIOC3B/GTIOC0B#/GTIOC3B#/TMO1/ | GTIOC3B/GTIOC0B#/GTIOC3B#/TMO1/ | | | CTS1#/RTS1#/SS1#/CTS11#/RTS11#/ | CTS1#/RTS1#/SS1#/CTS11#/RTS11#/ | | | SS11#/SSLA0/IRQ5/ADST0 | SS11#/SSLA0/IRQ5/ADST0 | | 20 | TDI/PD5/GTIOC1A/GTETRGA/GTIOC1A#/ | TDI/PD5/GTIOC1A/GTETRGA/GTIOC1A#/ | | | TMRI0/TMRI6/RXD1/SMISO1/SSCL1/ | TMRI0/TMRI6/RXD1/SMISO1/SSCL1/ | | | RXD11/SMISO11/SSCL11/IRQ6 | RXD11/SMISO11/SSCL11/IRQ6 | | 21 | TCK/PD4/GTIOC1B/GTETRGB/GTIOC1B#/ | TCK/PD4/GTIOC1B/GTETRGB/GTIOC1B#/ | | | TMCI0/TMCI6/SCK1/SCK11/IRQ2 | TMCI0/TMCI6/SCK1/SCK11/IRQ2 | | 100-Pin | RX66T (64 KB RAM Capacity) | RX72T | | |---------|------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--| | 22 | TDO/PD3/GTIOC2A/GTETRGC/GTIOC2A#/ TMO0/TXD1/SMOSI1/SSDA1/TXD11/ | TDO/PD3/GTIOC2A/GTETRGC/GTIOC2A#/ TMO0/TXD1/SMOSI1/SSDA1/TXD11/ | | | | SMOSI11/SSDA11 | SMOSI11/SSDA11 | | | 23 | TRCLK/PD2/A7/GTIOC2B/GTIOC0A/<br>GTIOC2B#/GTIOC0A#/TMCI1/TMO4/<br>SCK5/SCK8/MOSIA | TRCLK/PD2/A7/GTIOC2B/GTIOC0A/<br>GTIOC2B#/GTIOC0A#/TMCI1/TMO4/<br>SCK5/SCK8/MOSIA | | | 24 | TRDATA3/PD1/A6/GTIOC3A/GTIOC0B/<br>GTIOC3A#/GTIOC0B#/TMO2/RXD8/<br>SMISO8/SSCL8/MISOA | TRDATA3/PD1/A6/GTIOC3A/GTIOC0B/<br>GTIOC3A#/GTIOC0B#/TMO2/RXD8/<br>SMISO8/SSCL8/MISOA | | | 25 | TRDATA2/PD0/A5/GTIOC3B/GTIOC1A/<br>GTIOC3B#/GTIOC1A#/TMO6/TXD8/<br>SMOSI8/SSDA8/RSPCKA | TRDATA2/PD0/A5/GTIOC3B/GTIOC1A/<br>GTIOC3B#/GTIOC1A#/TMO6/TXD8/<br>SMOSI8/SSDA8/RSPCKA | | | 26 | TRDATA1/PB7/A4/GTIOC1B/GTIOC1B#/<br>SCK5/SCK11/SCK12 | TRDATA1/PB7/A4/GTIOC1B/GTIOC1B#/<br>SCK5/SCK11/SCK12 | | | 27 | TRDATA0/PB6/A3/GTIOC2A/GTIOC2A#/ RXD5/SMISO5/SSCL5/RXD11/SMISO11/ SSCL11/RXD12/SMISO12/SSCL12/ RXDX12/CRX0/IRQ2 | TRDATA0/PB6/A3/GTIOC2A/GTIOC2A#/<br>RXD5/SMISO5/SSCL5/RXD11/SMISO11/<br>SSCL11/RXD12/SMISO12/SSCL12/<br>RXDX12/CRX0/IRQ2 | | | 28 | TRSYNC/PB5/A2/GTIOC2B/GTIOC2B#/ TXD5/SMOSI5/SSDA5/TXD11/SMOSI11/ SSDA11/TXD12/SMOSI12/SSDA12/ TXDX12/SIOX12/CTX0 | TRSYNC/PB5/A2/GTIOC2B/GTIOC2B#/ TXD5/SMOSI5/SSDA5/TXD11/SMOSI11/ SSDA11/TXD12/SMOSI12/SSDA12/ TXDX12/SIOX12/CTX0 | | | 29 | VCC | VCC | | | 30 | PB4/A1/GTETRGA/GTETRGB/GTETRGC/<br>GTETRGD/POE8#/CTS5#/RTS5#/SS5#/<br>SCK11/CTS11#/RTS11#/SS11#/IRQ3 DS | PB4/A1/GTETRGA/GTETRGB/GTETRGC/<br>GTETRGD/POE8#/CTS5#/RTS5#/SS5#/<br>SCK11/CTS11#/RTS11#/SS11#/IRQ3 DS | | | 31 | VSS | VSS | | | 32 | PB3/MTIOC0A/MTIOC0A#/CACREF/<br>SCK6/ RSPCKA/IRQ9 | PB3/A7/MTIOC0A/MTIOC0A#/CACREF/<br>SCK6/ RSPCKA/IRQ9 | | | 33 | PB2/MTIOC0B/MTIOC0B#/GTADSM0/<br>TMRI0/TXD6/SMOSI6/SSDA6/SDA/ADSM0 | PB2/A6/MTIOC0B/MTIOC0B#/GTADSM0/<br>TMRI0/TXD6/SMOSI6/SSDA6/SDA/ADSM0 | | | 34 | PB1/MTIOC0C/MTIOC0C#/GTADSM1/<br>TMCI0/RXD6/SMISO6/SSCL6/SCL/IRQ4/<br>ADSM1 | PB1/A5/MTIOC0C/MTIOC0C#/GTADSM1/<br>TMCI0/RXD6/SMISO6/SSCL6/SCL/IRQ4/<br>ADSM1 | | | 35 | PB0/A0/BC0#/MTIOC0D/MTIOC0D#/ TMO0/TXD6/SMOSI6/SSDA6/CTS11#/ RTS11#/SS11#/MOSIA/IRQ8/ADTRG2# | PB0/A0/A4/BC0#/MTIOC0D/MTIOC0D#/ TMO0/TXD6/SMOSI6/SSDA6/CTS11#/ RTS11#/SS11#/MOSIA/IRQ8/ADTRG2# | | | 36 | PA5/MTIOC1A/MTIOC1A#/TMCI3/<br>RXD6/SMISO6/SSCL6/RXD8/SMISO8/<br>SSCL8/MISOA/IRQ1/ADTRG1# | PA5/A3/MTIOC1A/MTIOC1A#/TMCI3/<br>RXD6/SMISO6/SSCL6/RXD8/SMISO8/<br>SSCL8/MISOA/IRQ1/ADTRG1# | | | 37 | PA4/MTIOC1B/MTIOC1B#/TMCI7/<br>SCK6/TXD8/SMOSI8/SSDA8/RSPCKA/<br>ADTRG0# | PA4/A2/MTIOC1B/MTIOC1B#/TMCI7/<br>SCK6/TXD8/SMOSI8/SSDA8/RSPCKA/<br>ADTRG0# | | | 38 | PA3/MTIOC2A/MTIOC2A#/GTADSM0/<br>TMRI7/TXD9/SMOSI9/SSDA9/SCK8/SSLA0 | PA3/A1/MTIOC2A/MTIOC2A#/GTADSM0/<br>TMRI7/TXD9/SMOSI9/SSDA9/SCK8/SSLA0 | | | 39 | PA2/A0/BC0#/MTIOC2B/MTIOC2B#/<br>GTADSM1/TMO7/CTS6#/RTS6#/SS6#/<br>RXD9/SMISO9/SSCL9/SSLA1 | PA2/A0/BC0#/MTIOC2B/MTIOC2B#/<br>GTADSM1/TMO7/CTS6#/RTS6#/SS6#/<br>RXD9/SMISO9/SSCL9/SCK11/SSLA1 | | | 40 | PA1/MTIOC6A/MTIOC6A#/TMO4/TXD9/<br>SMOSI9/SSDA9/RXD11/SMISO11/SSCL11/<br>SSLA2/CRX0/IRQ14_DS/ADTRG0# | PA1/MTIOC6A/MTIOC6A#/TMO4/TXD9/<br>SMOSI9/SSDA9/RXD11/SMISO11/SSCL11/<br>SSLA2/CRX0/IRQ14_DS/ADTRG0# | | | 41 | PA0/MTIOC6C/MTIOC6C#/TMO2/SCK9/<br>TXD11/SMOSI11/SSDA11/SSLA3/CTX0 | PA0/MTIOC6C/MTIOC6C#/TMO2/SCK9/<br>TXD11/SMOSI11/SSDA11/SSLA3/CTX0 | | | 42 | VCC | VCC | | | 100-Pin | RX66T (64 KB RAM Capacity) | RX72T | |---------|----------------------------------------------------------------|-------------------------------------------------------------| | 43 | P96/CS0#/WAIT#/GTETRGA/ | P96/CS0#/WAIT#/GTETRGA/ | | | GTETRGB/GTETRGC/GTETRGD/ | GTETRGB/GTETRGC/GTETRGD/ | | | POE4#/CTS8#/RTS8#/SS8#/IRQ4_DS | POE4#/CTS8#/RTS8#/SS8#/IRQ4_DS | | 44 | VSS | VSS | | 45 | P95/MTIOC6B/MTIOC6B#/GTIOC4A/ | P95/MTIOC6B/MTIOC6B#/GTIOC4A/ | | | GTIOC7A/GTIOC4A#/GTIOC7A# | GTIOC7A/GTIOC4A#/GTIOC7A# | | 46 | P94/MTIOC7A/MTIOC7A#/GTIOC5A/ | P94/MTIOC7A/MTIOC7A#/GTIOC5A/ | | | GTIOC8A/GTIOC5A#/GTIOC8A# | GTIOC8A/GTIOC5A#/GTIOC8A# | | 47 | P93/MTIOC7B/MTIOC7B#/GTIOC6A/ | P93/MTIOC7B/MTIOC7B#/GTIOC6A/ | | | GTIOC9A/GTIOC6A#/GTIOC9A# | GTIOC9A/GTIOC6A#/GTIOC9A# | | 48 | P92/MTIOC6D/MTIOC6D#/GTIOC4B/ | P92/MTIOC6D/MTIOC6D#/GTIOC4B/ | | | GTIOC7B/GTIOC4B#/GTIOC7B# | GTIOC7B/GTIOC4B#/GTIOC7B# | | 49 | P91/MTIOC7C/MTIOC7C#/GTIOC5B/ | P91/MTIOC7C/MTIOC7C#/GTIOC5B/ | | | GTIOC8B/GTIOC5B#/GTIOC8B# | GTIOC8B/GTIOC5B#/GTIOC8B# | | 50 | P90/MTIOC7D/MTIOC7D#/GTIOC6B/ | P90/MTIOC7D/MTIOC7D#/GTIOC6B/ | | | GTIOC9B/GTIOC6B#/GTIOC9B# | GTIOC9B/GTIOC6B#/GTIOC9B# | | 51 | P76/D0[A0/D0]/MTIOC4D/MTIOC4D#/ | P76/D0[A0/D0]/MTIOC4D/MTIOC4D#/ | | | GTIOC2B/GTIOC6B/GTIOC2B#/GTIOC6B# | GTIOC2B/GTIOC6B/GTIOC2B#/GTIOC6B# | | 52 | P75/D1[A1/D1]/MTIOC4C/MTIOC4C#/ | P75/D1[A1/D1]/MTIOC4C/MTIOC4C#/ | | | GTIOC1B/GTIOC5B/GTIOC1B#/GTIOC5B# | GTIOC1B/GTIOC5B/GTIOC1B#/GTIOC5B# | | 53 | P74/D2[A2/D2]/MTIOC3D/MTIOC3D#/ | P74/D2[A2/D2]/MTIOC3D/MTIOC3D#/ | | | GTIOC0B/GTIOC4B/GTIOC0B#/GTIOC4B# | GTIOC0B/GTIOC4B/GTIOC0B#/GTIOC4B# | | 54 | P73/D3[A3/D3]/MTIOC4B/MTIOC4B#/ | P73/D3[A3/D3]/MTIOC4B/MTIOC4B#/ | | | GTIOC2A/GTIOC6A/GTIOC2A#/GTIOC6A# | GTIOC2A/GTIOC6A/GTIOC2A#/GTIOC6A# | | 55 | P72/D4[A4/D4]/MTIOC4A/MTIOC4A#/ | P72/D4[A4/D4]/MTIOC4A/MTIOC4A#/ | | | GTIOC1A/GTIOC5A/GTIOC1A#/GTIOC5A# | GTIOC1A/GTIOC5A/GTIOC1A#/GTIOC5A# | | 56 | P71/D5[A5/D5]/MTIOC3B/MTIOC3B#/ | P71/D5[A5/D5]/MTIOC3B/MTIOC3B#/ | | | GTIOC0A/GTIOC4A/GTIOC0A#/GTIOC4A# | GTIOC0A/GTIOC4A/GTIOC0A#/GTIOC4A# | | 57 | P70/D6[A6/D6]/GTETRGA/GTETRGB/ | P70/D6[A6/D6]/GTETRGA/GTETRGB/ | | | GTETRGC/GTETRGD/POE0#/CTS9#/ | GTETRGC/GTETRGD/POE0#/CTS9#/ | | | RTS9#/SS9#/IRQ5_DS | RTS9#/SS9#/IRQ5_DS | | 58 | P33/D7[A7/D7]/MTIOC3A/MTCLKA/ | P33/D7[A7/D7]/MTIOC3A/MTCLKA/ | | | MTIOC3A#/MTCLKA#/GTIOC3B/ | MTIOC3A#/MTCLKA#/GTIOC3B/ | | | GTIOC3B#/TMO0/SSLA3/IRQ13_DS | GTIOC3B#/TMO0/SSLA3/IRQ13_DS | | 59 | P32/D8[A8/D8]/MTIOC3C/MTCLKB/ | P32/D8[A8/D8]/MTIOC3C/MTCLKB/ | | | MTIOC3C#/MTCLKB#/GTIOC3A/ | MTIOC3C#/MTCLKB#/GTIOC3A/ | | | GTIOC3A#/TMO6/SSLA2/IRQ12_DS | GTIOC3A#/TMO6/SSLA2/IRQ12_DS | | 60 | VCC | VCC | | 61 | P31/D9[A9/D9]/MTIOC0A/MTCLKC/ | P31/D9[A9/D9]/MTIOC0A/MTCLKC/ | | | MTIOC0A#/MTCLKC#/TMRI6/SSLA1/IRQ6 | MTIOC0A#/MTCLKC#/TMRI6/SSLA1/IRQ6 | | 62 | VSS | VSS | | 63 | P30/D10[A10/D10]/MTIOC0B/MTCLKD/ | P30/D10[A10/D10]/MTIOC0B/MTCLKD/ | | | MTIOCOB#/MTCLKD#/TMCI6/SCK8/ | MTIOCOB#/MTCLKD#/TMCI6/SCK8/ | | 0.4 | CTS8#/RTS8#/SS8#/SSLA0/IRQ7/COMP3 | CTS8#/RTS8#/SS8#/SSLA0/IRQ7/COMP3 | | 64 | P24/D11[A11/D11]/MTIC5U/MTIC5U#/ | P24/D11[A11/D11]/MTIC5U/MTIC5U#/ | | | TMCI2/TMO6/CTS8#/RTS8#/SS8#/SCK8/<br>RSPCKA/IRQ4/COMP0 | TMCI2/TMO6/CTS8#/RTS8#/SS8#/SCK8/<br>RSPCKA/IRQ4/COMP0 | | 0.5 | | · | | 65 | P23/D12[A12/D12]/MTIC5V/MTIC5V#/ | P23/D12[A12/D12]/MTIC5V/MTIC5V#/ | | | TMO2/CACREF/TXD8/SMOSI8/SSDA8/<br>TXD12/SMOSI12/SSDA12/TXDX12/ | TMO2/CACREF/TXD8/SMOSI8/SSDA8/ TXD12/SMOSI12/SSDA12/TXDX12/ | | | SIOX12/MOSIA/CTX0/IRQ11/COMP1 | SIOX12/MOSIA/CTX0/IRQ11/COMP1 | | | SION 12/IVIOSIMO I NU/INQ I I/COIVIF I | SION 12/INIOSIA/OTNO/INQTI/OUIVIFT | | 100-Pin | RX66T (64 KB RAM Capacity) | RX72T | |---------|-------------------------------------------------------------|-------------------------------------------------------------| | 66 | P22/D13[A13/D13]/MTIC5W/MTCLKD/ | P22/D13[A13/D13]/MTIC5W/MTCLKD/ | | | MTIC5W#/MTCLKD#/MTIOC9B/TMRI2/ | MTIC5W#/MTCLKD#/MTIOC9B/TMRI2/ | | | TMO4/RXD8/SMISO8/SSCL8/RXD12/ | TMO4/RXD8/SMISO8/SSCL8/RXD12/ | | | SMISO12/SSCL12/RXDX12/MISOA/CRX0/ | SMISO12/SSCL12/RXDX12/MISOA/CRX0/ | | | IRQ10/ADTRG2#/COMP2 | IRQ10/ADTRG2#/COMP2 | | 67 | P21/D14[A14/D14]/MTIOC9A/MTCLKA/ | P21/D14[A14/D14]/MTIOC9A/MTCLKA/ | | | MTIOC9A#/MTCLKA#/TMCI4/TXD8/<br>SMOSI8/SSDA8/TXD12/SMOSI12/ | MTIOC9A#/MTCLKA#/TMCI4/TXD8/<br>SMOSI8/SSDA8/TXD12/SMOSI12/ | | | SSDA12/TXDX12/SIOX12/MOSIA/ | SSDA12/TXDX12/SIOX12/MOSIA/ | | | IRQ6_DS/AN217/ADTRG1#/COMP5 | IRQ6 DS/AN217/ADTRG1#/COMP5 | | 68 | P20/D15[A15/D15]/MTIOC9C/MTCLKB/ | P20/D15[A15/D15]/MTIOC9C/MTCLKB/ | | | MTIOC9C#/MTCLKB#/TMRI4/CTS8#/ | MTIOC9C#/MTCLKB#/TMRI4/CTS8#/ | | | RTS8#/SS8#/SCK8/RSPCKA/IRQ7_DS/ | RTS8#/SS8#/SCK8/RSPCKA/IRQ7_DS/ | | | AN216/ADTRG0#/COMP4 | AN216/ADTRG0#/COMP4 | | 69 | P65/A12/IRQ9/AN211/CMPC53/DA1 | P65/A12/IRQ9/AN211/CMPC53/DA1 | | 70 | P64/A13/IRQ8/AN210/CMPC33/DA0 | P64/A13/IRQ8/AN210/CMPC33/DA0 | | 71 | AVCC2 | AVCC2 | | 72 | AVCC2 | AVCC2 | | 73 | AVSS2 | AVSS2 | | 74 | P63/A14/IRQ7/AN209/CMPC23 | P63/A12/A14/IRQ7/AN209/CMPC23 | | 75 | P62/A15/IRQ6/AN208/CMPC43 | P62/A13/A15/IRQ6/AN208/CMPC43 | | 76 | P61/A16/IRQ5/AN207/CMPC13 | P61/A14/A16/IRQ5/AN207/CMPC13 | | 77 | P60/A17/IRQ4/AN206/CMPC03 | P60/A15/A17/IRQ4/AN206/CMPC03 | | 78 | P55/A18/IRQ3/AN203/CMPC32 | P55/A16/A18/IRQ3/AN203/CMPC32 | | 79 | P54/A19/IRQ2/AN202/CMPC22 | P54/A17/A19/IRQ2/AN202/CMPC22 | | 80 | P53/A20/IRQ1/AN201/CMPC12 | P53/A18/A20/IRQ1/AN201/CMPC12 | | 81 | P52/IRQ0/AN200/CMPC02 | P52/IRQ0/AN200/CMPC02 | | 82 | P51/AN205/CMPC52 | P51/AN205/CMPC52 | | 83 | P50/AN204/CMPC42 | P50/AN204/CMPC42 | | 84 | P47/AN103 | P47/AN103 | | 85 | P46/AN102/CMPC50/CMPC51 | P46/AN102/CMPC50/CMPC51 | | 86 | P45/AN101/CMPC40/CMPC41 | P45/AN101/CMPC40/CMPC41 | | 87 | P44/AN100/CMPC30/CMPC31 | P44/AN100/CMPC30/CMPC31 | | 88 | P43/AN003 | P43/AN003 | | 89 | P42/AN002/CMPC20/CMPC21 | P42/AN002/CMPC20/CMPC21 | | 90 | P41/AN001/CMPC10/CMPC11 | P41/AN001/CMPC10/CMPC11 | | 91 | P40/AN000/CMPC00/CMPC01 | P40/AN000/CMPC00/CMPC01 | | 92 | AVCC1 | AVCC1 | | 93 | AVCC0 | AVCC0 | | 94 | AVSS0 | AVSS0 | | 95 | AVSS1 | AVSS1 | | 96 | P82/ALE/WAIT#/MTIC5U/MTIC5U#/ | P82/ALE/WAIT#/MTIC5U/MTIC5U#/ | | | TMO4/SCK6/SCK12/IRQ3/COMP5 | TMO4/SCK6/SCK12/IRQ3/COMP5 | | 97 | P81/CS2#/MTIC5V/MTIC5V#/TMCI4/ | P81/CS2#/MTIC5V/MTIC5V#/TMCI4/ | | | TXD6/SMOSI6/SSDA6/TXD12/SMOSI12/ | TXD6/SMOSI6/SSDA6/TXD12/SMOSI12/ | | | SSDA12/TXDX12/SIOX12/COMP4 | SSDA12/TXDX12/SIOX12/COMP4 | | 98 | P80/CS1#/MTIC5W/MTIC5W#/TMRI4/ | P80/CS1#/MTIC5W/MTIC5W#/TMRI4/ | | | RXD6/SMISO6/SSCL6/RXD12/SMISO12/ | RXD6/SMISO6/SSCL6/RXD12/SMISO12/ | | | SSCL12/RXDX12/IRQ5/COMP3 | SSCL12/RXDX12/IRQ5/COMP3 | | 99 | P11/RD#/MTIOC3A/MTCLKC/ | P11/RD#/MTIOC3A/MTCLKC/ | | | MTIOC3A#/MTCLKC#/MTIOC9D/ | MTIOC3A#/MTCLKC#/MTIOC9D/ | | | GTIOC3B/GTETRGA/GTIOC3B#/ | GTIOC3B/GTETRGA/GTIOC3B#/ | | | GTETRGC/TMO3/POE9#/IRQ1_DS | GTETRGC/TMO3/POE9#/IRQ1_DS | Feb.02.21 | 100-Pin | RX66T (64 KB RAM Capacity) | RX72T | |---------|---------------------------------|---------------------------------| | 100 | P10/MTIOC9B/MTCLKD/MTIOC9B#/ | P10/MTIOC9B/MTCLKD/MTIOC9B#/ | | | MTCLKD#/GTETRGB/GTETRGD/TMRI3/ | MTCLKD#/GTETRGB/GTETRGD/TMRI3/ | | | POE12#/CTS6#/RTS6#/SS6#/IRQ0 DS | POE12#/CTS6#/RTS6#/SS6#/IRQ0 DS | ### 4. Important Information when Migrating Between MCUs This section presents important information on differences between the RX72T Group and the RX66T Group. 4.1, Notes on Pin Design, presents information regarding the hardware, and 4.2, Notes on Functional Design, presents information regarding the software. ### 4.1 Notes on Pin Design ### 4.1.1 Capacitors Connected to Analog Power Supply Pins If the A/D conversion clock frequency exceeds 40 MHz, add the capacitor listed in Table 4.1 between the 0.1 µF capacitor and the analog power supply pin. Table 4.1 Comparison of Capacitor Ratings | RX66T | | | |---------------------------------|--------------------------------|--------------------------------| | RAM 64 KB | RAM 128 KB | RX72T | | Add a 1,000 pF capacitor to the | Add a 0.01 µF capacitor to the | Add a 0.01 µF capacitor to the | | 0.1 μF capacitor. | 0.1 μF capacitor. | 0.1 μF capacitor. | ### 4.2 Notes on Functional Design Some software that runs on the RX66T Group is compatible with the RX72T Group. However, careful evaluation is required since specifications such as operating timing and electrical characteristics differ between the groups. This section presents notes on software regarding the settings of functions that differ between the RX72T Group and the RX66T Group. For differences in modules and functions, refer to 2, Comparative Overview of Specifications. For further information, refer to the User's Manual: Hardware listed in 5, Reference Documents. ### 4.2.1 Performing RAM Self-Diagnostics on Save Register Banks On the RX72T the RAM is configured as save register banks. The save register banks are provided with a buffer, so when a SAVE instruction is used to write data to a register and then a RSTR instruction is used to read data from the same register, the data is actually read from the buffer and not from the RAM memory cells. When performing self-diagnostics on the RAM in a save register bank, use the following sequence of steps for checking the written data in order to prevent the data from being read from the buffer: - 1. Use the SAVE instruction to write data to the bank that is the target of the diagnostic test. - 2. Use the SAVE instruction to write data to a bank other than that written to in step 1. - 3. Use the RSTR instruction to read data from the bank written to in step 1. ### 4.2.2 Selecting the GPTW Count Clock When PCLKA is selected as the operation clock for the high resolution PWM waveform generation circuit on the RX72T, select one of the following as the GPTW count clock: PCLKC/2, PCLKC/4, PCLKC/8, PCLKC/16, PCLKC/32, PCLKC/64, PCLKC/256, or PCLKC/1024. PWM waveforms may not be generated as intended if PCLKC/1, GTETRGA, GTETRGB, GTETRGC, or GTETRGD is selected. ### 5. Reference Documents User's Manual: Hardware RX66T Group User's Manual: Hardware, Rev. 1.10 (R01UH0749EJ0110) (The latest version can be downloaded from the Renesas Electronics website.) RX72T Group User's Manual: Hardware, Rev. 1.00 (R01UH0803EJ0100) (The latest version can be downloaded from the Renesas Electronics website.) Technical Updates/Technical News (The latest version can be downloaded from the Renesas Electronics website.) # **Related Technical Updates** This module reflects the content of the following technical updates: - TN-RX\*-A0213A/E - TN-RX\*-A0218A/E - TN-RX\*-A0219A/E - TN-RX\*-A0227A/E # **Revision History** | | | Description | | |---------------------------------------------------------|--------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | Rev. | Date | Page | Summary | | 1.00 | Feb.13, 2019 | _ | First edition issued | | 1.10 Feb. 2, 2021 15 Revised 2.7 "Table Specifications" | | 15 | Revised 2.7 "Table 2.8 Comparison of Flash Memory Specifications" | | | | 17 | Revised 2.8 "Table 2.9 Package" | | | | 18 | Revised "3. Comparison of Pin Functions" | | | | | Added "Table 3.1 Comparison of Pin Functions on 100-Pin Package (with PGA Pseudo-Differential Input and without USB pins, RX66T: 64 KB RAM Capacity)" | | | | 23 | Added "Table 3.2 Comparison of Pin Functions on 100-Pin Package (without PGA Pseudo-Differential Input and USB pins, RX66T: 64 KB RAM Capacity)" | | | | 29 | Revised "5. Reference Documents" | | | | 30 | Revised "Related Technical Updates" | # General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products. 1. Precaution against Electrostatic Discharge (ESD) A strong electrical field, when exposed to a CMOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop the generation of static electricity as much as possible, and quickly dissipate it when it occurs. Environmental control must be adequate. When it is dry, a humidifier should be used. This is recommended to avoid using insulators that can easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors must be grounded. The operator must also be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions must be taken for printed circuit boards with mounted semiconductor devices. 2. Processing at power-on The state of the product is undefined at the time when power is supplied. The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the time when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the time when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the time when power is supplied until the power reaches the level at which resetting is specified. 3. Input of signal during power-off state Do not input signals or an I/O pull-up power supply while the device is powered off. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Follow the guideline for input signal during power-off state as described in your product documentation. 4. Handling of unused pins Handle unused pins in accordance with the directions given under handling of unused pins in the manual. The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of the LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. 5. Clock signals After applying a reset, only release the reset line after the operating clock signal becomes stable. When switching the clock signal during program execution, wait until the target clock signal is stabilized. When the clock signal is generated with an external resonator or from an external oscillator during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Additionally, when switching to a clock signal produced with an external resonator or by an external oscillator while program execution is in progress, wait until the target clock signal is stable. - 6. Voltage application waveform at input pin - Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between $V_{IL}$ (Max.) and $V_{IH}$ (Min.) due to noise, for example, the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between $V_{IL}$ (Max.) and $V_{IH}$ (Min.). - 7. Prohibition of access to reserved addresses Access to reserved addresses is prohibited. The reserved addresses are provided for possible future expansion of functions. Do not access these addresses as the correct operation of the LSI is not quaranteed. 8. Differences between products Before changing from one product to another, for example to a product with a different part number, confirm that the change will not lead to problems. The characteristics of a microprocessing unit or microcontroller unit products in the same group but having a different part number might differ in terms of internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product. #### **Notice** - 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information. - 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples. - 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others - 4. You shall be responsible for determining what licenses are required from any third parties, and obtaining such licenses for the lawful import, export, manufacture, sales, utilization, distribution or other disposal of any products incorporating Renesas Electronics products, if required. - 5. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering. - 6. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc. - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc. Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document. - 7. No semiconductor product is absolutely secure. Notwithstanding any security measures or features that may be implemented in Renesas Electronics hardware or software products, Renesas Electronics shall have absolutely no liability arising out of any vulnerability or security breach, including but not limited to any unauthorized access to or use of a Renesas Electronics product or a system that uses a Renesas Electronics product. RENESAS ELECTRONICS DOES NOT WARRANT OR GUARANTEE THAT RENESAS ELECTRONICS PRODUCTS, OR ANY SYSTEMS CREATED USING RENESAS ELECTRONICS PRODUCTS WILL BE INVULNERABLE OR FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION ("Vulnerability Issues"). RENESAS ELECTRONICS DISCLAIMS ANY AND ALL RESPONSIBILITY OR LIABILITY ARISING FROM OR RELATED TO ANY VULNERABILITY ISSUES. FURTHERMORE, TO THE EXTENT PERMITTED BY APPLICABLE LAW, RENESAS ELECTRONICS DISCLAIMS ANY AND ALL WARRANTIES, EXPRESS OR IMPLIED, WITH RESPECT TO THIS DOCUMENT AND ANY RELATED OR ACCOMPANYING SOFTWARE OR HARDWARE, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY, OR FITNESS FOR A PARTICULAR PURPOSE. - 8. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges. - 9. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you. - 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - 11. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions. - 12. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document. - 13. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics. - 14. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products. - (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries. - (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. (Rev.5.0-1 October 2020) ### **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com ### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. ### **Contact information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <a href="https://www.renesas.com/contact/">www.renesas.com/contact/</a>.