# RX671 Group, RX62N/RX621 Group Differences Between the RX671 Group and the RX62N Group #### Introduction This application note is intended as a reference to points of difference between the peripheral functions, I/O registers, and pin functions of the RX671 Group and RX62N Group, as well as a guide to key points to consider when migrating between the two groups. Unless specifically otherwise noted, the information in this application note applies to the 145-pin package version of the RX671 Group and the 176-pin package version of the RX62N Group as the maximum specifications. To confirm details of differences in the specifications of the electrical characteristics, usage notes, and setting procedures, refer to the User's Manual: Hardware of the products in question. #### **Target Devices** RX671 Group and RX62N Group # Contents | 1. | Comparison of Built-In Functions of RX671 Group and RX62N Group | 5 | |------|-----------------------------------------------------------------|-----| | 2. | Comparative Overview of Specifications | 7 | | 2.1 | CPU | 7 | | 2.2 | Operating Modes | 9 | | 2.3 | Address Space | 10 | | 2.4 | Resets | 13 | | 2.5 | Option-Setting Memory | 14 | | 2.6 | Voltage Detection Circuit | 16 | | 2.7 | Clock Generation Circuit | 18 | | 2.8 | Low Power Consumption | 23 | | 2.9 | Exception Handling | 26 | | 2.10 | Interrupt Controller | 27 | | 2.11 | Buses | 32 | | 2.12 | Memory Protection Unit | 36 | | 2.13 | DMA Controller | 37 | | 2.14 | EXDMA Controller | 40 | | 2.15 | Data Transfer Controller | 44 | | 2.16 | I/O Ports | 47 | | 2.17 | Multi-Function Timer Pulse Units 2 and 3 | 51 | | 2.18 | Port Output Enable 2 and 3 | 65 | | 2.19 | Programmable Pulse Generator | 69 | | 2.20 | 8-Bit Timer | 73 | | 2.21 | Compare Match Timer | 75 | | 2.22 | Realtime Clock | 76 | | 2.23 | Watchdog Timer | 80 | | 2.24 | Independent Watchdog Timer | 82 | | 2.25 | USB 2.0 Host/Function Module | 85 | | 2.26 | Serial Communications Interface | 89 | | 2.27 | I <sup>2</sup> C bus Interface | 95 | | 2.28 | CAN Module | 98 | | 2.29 | Serial Peripheral Interface | 101 | | 2.30 | CRC Calculator | 105 | | 2.31 | Boundary Scan | 107 | | 2.32 | 12-Bit A/D Converter | 108 | | 2.33 | RAM | 116 | | 2.34 | Flash Memory | 117 | | 2.35 | Packages | 124 | | 3. | Comparison of Pin Functions | 125 | | 3.1 | 145-Pin TFLGA Package (RX671: 0.65 mm Pin Pitch) | 125 | |--------|-------------------------------------------------------------|-----| | 3.2 | 145-Pin TFLGA Package (RX671: 0.50 mm Pin Pitch) | 132 | | 3.3 | 144-Pin LQFP/144-Pin LFQFP Package | 138 | | 3.4 | 100-Pin LQFP/100-Pin LFQFP Package | 144 | | 4. N | lotes on Migration | 149 | | 4.1 | Notes on Pin Design | 149 | | 4.1.1 | VCL Pin (External Capacitor) | 149 | | 4.1.2 | Transition to Boot Mode (FINE Interface) | 149 | | 4.1.3 | Main Clock Oscillator | 149 | | 4.1.4 | Inputting an External Clock | 149 | | 4.1.5 | USB External Connection Circuit | 149 | | 4.2 | Notes on Function Settings | 150 | | 4.2.1 | Exception Vector Table | 150 | | 4.2.2 | Performing RAM Self-Diagnostics on Save Register Banks | 150 | | 4.2.3 | Option-Setting Memory | 150 | | 4.2.4 | Flash Access Window Setting Register (FAW) | 150 | | 4.2.5 | Software Standby Mode | 150 | | 4.2.6 | Operation of Main Clock Oscillation Stop Detection Function | 151 | | 4.2.7 | Note on RX671 Group 48-Pin Package Products | 151 | | 4.2.8 | Inrush Current to VBATT Pin | 151 | | 4.2.9 | Software Configurable Interrupts | 151 | | 4.2.10 | Bus Priority | 151 | | 4.2.11 | Watchdog Timer and Independent Watchdog Timer | 151 | | 4.2.12 | Initialization of Port Direction Register (PDR) | 151 | | 4.2.13 | Pin Assignments | 151 | | 4.2.14 | MTIOC Pin Output Level When Counter Stops | 152 | | 4.2.15 | A/D Conversion Start Requests in Complementary PWM Mode | 152 | | 4.2.16 | Note on Timer Mode Register Setting for ELC Event Input | 152 | | 4.2.17 | High-Impedance Control of Unselected MTU Pins | 152 | | 4.2.18 | Eliminating I <sup>2</sup> C Bus Interface Noise | 152 | | 4.2.19 | Restrictions on Comparison Function | 152 | | 4.2.20 | Changing Option-Setting Memory by Self-Programming | 152 | | 4.2.21 | Setting Number of Flash Memory Access Wait States | 153 | | 4.2.22 | User Boot Mode | 153 | | 4.2.23 | Transferring Firmware to FCU RAM | 153 | | 4.2.24 | Command Usage with Flash Memory | 153 | | 4.2.25 | ROM Cache | 154 | | 4.2.26 | Notes on Sub-Clock Oscillator | 154 | | 5 P | Peference Documents | 155 | | RX671 Group, RX62N/RX621 Group | Differences Between the RX671 Group and the RX62N Group | |--------------------------------|---------------------------------------------------------| | Revision History | | #### 1. Comparison of Built-In Functions of RX671 Group and RX62N Group A comparison of the built-in functions of the RX671 Group and RX62N Group is provided below. For details of the functions, see section 2, Comparative Overview of Specifications and section 5, Reference Documents. Table 1.1 is a comparison of built-in functions of RX671 Group and RX62N Group. Table 1.1 Comparison of Built-In Functions of RX671 Group and RX62N Group | Function | RX62N | RX671 | |--------------------------------------------------------------|-------|------------| | CPU | • | | | Operating mode | ●/▲ | | | Address space | | | | Resets | | | | Option-setting memory (OFSM) | X | 0 | | Voltage detection circuit (LVD): RX62N, (LVDA): RX671 | | | | Clock generation circuit | | | | Clock frequency accuracy measurement circuit (CAC) | × | 0 | | Low power consumption function | | | | Battery backup function (VBATTB) | × | 0 | | Register write protection function | × | 0 | | Exception handling | | / <u> </u> | | Interrupt controller (ICUa): RX62N, (ICUE): RX671 | | | | Buses | | / 🛦 | | Memory-protection unit (MPU) | | <u> </u> | | DMA controller (DMACA): RX62N, (DMACAb): RX671 | | | | EXDMA controller (EXDMAC): RX62N, (EXDMACa): RX671 | | | | Data transfer controller (DTCa): RX62N, (DTCb): RX671 | | | | Event link controller (ELC) | × | 0 | | I/O ports | | / <b>-</b> | | Multi-function pin controller (MPC) | × | 0 | | Multi-function timer pulse unit 2 (MTU2): RX62N | ^ | | | Multi-function timer pulse unit 3 (MTU3a): RX671 | | | | Port output enable 2 (POE2): RX62N | | | | Port output enable 3 (POE3a): RX671 | | | | 16-bit timer pulse unit (TPUa) | × | 0 | | Programmable pulse generator (PPG) | | | | 8-bit timer (TMR): RX62N, (TMRb): RX671 | | | | Compare match timer (CMT) | | | | Compare match timer W (CMTW) | × O | | | Realtime clock (RTC): RX62N, (RTCd): RX671 | | | | Watchdog timer (WDT): RX62N, (WDTA): RX671 | | / | | Independent watchdog timer (IWDT): RX62N, (IWDTa): RX671 | | | | Ethernet controller (ETHERC) | 0 | × | | DMA controller for the ethernet controller (EDMAC) | 0 | × | | USB 2.0 Host/Function module (USB): RX62N | | ^ | | USB 2.0 FS Host/Function module (USBb): RX671 | | | | Serial communications interface (SCIa): RX62N, | | | | (SClk, SClm, SClh): RX671 | | | | Serial communications interface (RSCI) | × | 0 | | I <sup>2</sup> C bus interface (RIIC): RX62N, (RIICa): RX671 | | | | High-speed I <sup>2</sup> C bus interface (RIICHS) | × | 0 | | CAN module (CAN) | | | | Function | RX62N | RX671 | |-----------------------------------------------------------|-------|-------| | Serial peripheral interface (RSPI): RX62N, (RSPId): RX671 | | | | Serial peripheral interface (RSPIA) | X | 0 | | Quad SPI memory interface (QSPIX) | X | 0 | | CRC calculator (CRC): RX62N, (CRCA): RX671 | | | | SD host interface (SDHI) | X | 0 | | Serial sound interface (SSIE) | X | 0 | | Remote control signal receiver (REMCa) | X | 0 | | Capacitive touch sensing unit (CTSUa) | X | 0 | | Boundary scan | | | | Trusted Secure IP (TSIP) | X | 0 | | 12-bit A/D converter (S12AD): RX62N, (S12ADFa): RX671 | | | | 10-bit A/D converter (ADb) | 0 | × | | D/A converter | 0 | × | | Temperature sensor | X | 0 | | Data operation circuit (DOCA) | X | 0 | | RAM | | | | Standby RAM | X | 0 | | Flash memory | | /_ | | <u>Packages</u> | ●/▲/■ | | <sup>○:</sup> Available, X: Unavailable, ○: Differs due to added functionality, <sup>▲:</sup> Differs due to change in functionality, ■: Differs due to removed functionality. # 2. Comparative Overview of Specifications This section presents a comparative overview of specifications, including registers. In the comparative overview, red text indicates functions which are included only in one of the MCU groups and also functions for which the specifications differ between the two groups. In the register comparison, red text indicates differences in specifications for registers that are included in both groups and **black text** indicates registers which are included only in one of the MCU groups. Differences in register specifications are not listed. #### 2.1 CPU Table 2.1 is a comparative overview of CPU, and Table 2.2 is a comparison of CPU registers. Table 2.1 Comparative Overview of CPU | Item | RX62N | RX671 | |------|---------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------| | CPU | Maximum operating frequency: 100 MHz | Maximum operating frequency: 120 MHz | | | 32-bit RX CPU | 32-bit RX CPU (RXv3) | | | <ul> <li>Minimum instruction execution time: One instruction per state (system clock cycle) </li> </ul> | Minimum instruction execution time: One instruction per state (system clock cycle) | | | <ul> <li>Address space: 4 GB, linear</li> </ul> | Address space: 4 GB, linear | | | Register set of the CPU | Register set of the CPU | | | <ul> <li>General purpose: Sixteen 32-bit registers</li> </ul> | <ul> <li>General purpose: Sixteen 32-bit registers</li> </ul> | | | <ul> <li>Control: Nine 32-bit registers</li> </ul> | — Control: Ten 32-bit registers | | | <ul> <li>Accumulator: One 64-bit register</li> </ul> | — Accumulator: Two 72-bit registers | | | Basic instructions: 73 | Basic instructions: 77 | | | Floating-point instructions: 8 | Floating-point instructions: 11 | | | DSP instructions: 9 | DSP instructions: 23 | | | | <ul> <li>Instructions for register bank save function: 2</li> </ul> | | | Addressing modes: 10 | Addressing modes: 11 | | | Data arrangement | Data arrangement | | | — Instructions: Little endian | — Instructions: Little endian | | | <ul> <li>Data: Selectable between little endian or big endian</li> </ul> | <ul> <li>Data: Selectable between little<br/>endian or big endian</li> </ul> | | | On-chip 32-bit multiplier: | On-chip 32-bit multiplier: | | | $32 \times 32 \rightarrow 64$ bits | $32 \times 32 \rightarrow 64$ bits | | | <ul> <li>On-chip divider: 32 / 32 → 32 bits</li> </ul> | <ul> <li>On-chip divider: 32 / 32 → 32 bits</li> </ul> | | | Barrel shifter: 32 bits | Barrel shifter: 32 bits | | | <ul> <li>Memory protection unit (MPU)</li> </ul> | Memory protection unit (MPU) | | FPU | Single-precision floating point (32 bits) | Single-precision floating-point (32 bits) | | | Data types and floating-point | Data types and floating-point | | | exceptions conform to IEEE 754 | exceptions conform to IEEE 754 | | | standard | standard | | Item | RX62N | RX671 | | |---------------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Double-precision floating point coprocessor | | <ul> <li>Double-precision floating-point register set</li> <li>Double-precision floating-point data registers: 64-bit × 16</li> <li>Double-precision floating-point control registers: 32-bit × 4</li> </ul> | | | | | <ul> <li>Double-precision floating-point processing instructions: 21</li> <li>Function for notifying the interrupt controller of double-precision floating-point exceptions</li> </ul> | | | Register bank save function | | <ul><li>Fast collective saving and restoration<br/>of the values of CPU registers</li><li>16 save register banks</li></ul> | | Table 2.2 Comparison of CPU Registers | Register | Bit | RX62N | RX671 | |--------------------------------------|-----|-------------|---------------------------------------------------------------------| | EXTB | _ | _ | Exception table register | | ACC (RX62N)<br>ACC0, ACC1<br>(RX671) | _ | Accumulator | Accumulator 0, accumulator 1 | | DR0 to DR15 | _ | _ | Double-precision floating-point data registers | | DPSW | _ | _ | Double-precision floating-point status word | | DCMR | | _ | Double-precision floating-point comparison result register | | DECNT | | _ | Double-precision floating-point exception handling control register | | DEPC | | _ | Double-precision floating-point exception program counter | # 2.2 Operating Modes Table 2.3 is a comparative overview of the operating modes, and Table 2.4 is a comparison of operating mode registers. **Table 2.3 Comparative Overview of Operating Modes** | Item | RX62N | RX671 | |-----------------------------|-------------------------------|-------------------------------| | Operating modes selected by | Single-chip mode | Single-chip mode | | mode-setting pins | Boot mode | Boot mode (SCI interface) | | | USB (user) boot mode | Boot mode (USB interface) | | | _ | Boot mode (FINE interface) | | Operating modes selected by | Single-chip mode | Single-chip mode | | register settings | On-chip ROM disabled extended | On-chip ROM disabled extended | | | mode | mode | | | On-chip ROM enabled extended | On-chip ROM enabled extended | | | mode | mode | | Selection of endian | MDE pin | MDE register | Table 2.4 Comparison of Operating Mode Registers | Register | Bit | RX62N | RX671 | |----------|---------|-------------------------------------------|---------------------------| | MDMONR | MD0 | MD0 status flag | _ | | | MD1 | MD1 status flag | | | | MDE | MDE status flag (b7) | MDE status flag (b0) | | MDSR | _ | Mode status register | | | SYSCR1 | | System control register 1 | System control register 1 | | | | Initial values after a reset are differen | nt. | | | SBYRAME | _ | Standby RAM enable bit | #### 2.3 Address Space Figure 2.1 is a comparative memory map of single-chip mode, Figure 2.2 is a comparative memory map of on-chip ROM enabled extended mode, and Figure 2.3 is a comparative memory map of on-chip ROM disabled extended mode. Figure 2.1 Comparative Memory Map of Single-Chip Mode Figure 2.2 Comparative Memory Map of On-Chip ROM Enabled Extended Mode Figure 2.3 Comparative Memory Map of On-Chip ROM Disabled Extended Mode #### 2.4 Resets Table 2.5 is a comparative overview of resets, and Table 2.6 is a comparison of reset-related registers. **Table 2.5 Comparative Overview of Resets** | Item | RX62N | RX671 | |----------------------------------|---------------------------------------------------------------|----------------------------------------------------------------------| | RES# pin reset | Voltage input to the RES# pin is driven low. | Voltage input to the RES# pin is driven low. | | Power-on reset | V <sub>CC</sub> rises (voltage detection: V <sub>POR</sub> ). | V <sub>CC</sub> rises (voltage detection: V <sub>POR</sub> ). | | Voltage monitoring 0 reset | _ | Vcc falls (voltage detection: Vdet0). | | Voltage monitoring 1 reset | Vcc falls (voltage detection: Vdet1). | Vcc falls (voltage detection: Vdet1). | | Voltage monitoring 2 reset | Vcc falls (voltage detection: Vdet2). | Vcc falls (voltage detection: Vdet2). | | Deep software standby reset | Deep software standby mode is canceled by an interrupt. | Deep software standby mode is canceled by an interrupt. | | Independent watchdog timer reset | The independent watchdog timer underflows. | The independent watchdog timer underflows or a refresh error occurs. | | Watchdog timer reset | The watchdog timer overflows. | The watchdog timer underflows or a refresh error occurs. | | Software reset | _ | Register setting | Table 2.6 Comparison of Reset-Related Registers | Register | Bit | RX62N | RX671 | |-----------------|--------|-------------------------------|--------------------------------| | RSTSR (RX62N)*1 | LVD0RF | _ | Voltage monitor 0 reset detect | | RSTSR0 (RX671) | | | flag | | | LVD1F | LVD1 detection flag (b1) | LVD1 detection flag (b2) | | | LVD2F | LVD1 detection flag (b2) | LVD2 detection flag (b3) | | RSTCSR*1 | _ | Reset control/status register | _ | | IWDTSR*1 | _ | IWDT status register | _ | | RSTSR1 | _ | _ | Reset status register 1 | | RSTSR2 | _ | _ | Reset status register 2 | | SWRR | _ | _ | Software reset register | Note: 1. In the User's Manual: Hardware for the RX62N Group, information on RSTSR appears in section 9, Low Power Consumption, information on RSTCSR in section 24, Watchdog Timer (WDT), and information on IWDTSR in section 25, Independent Watchdog Timer (IWDT). #### 2.5 Option-Setting Memory Figure 2.4 is a comparison of option-setting memory areas, and Table 2.7 is a comparison of option-setting memory registers. Figure 2.4 Comparison of Option-Setting Memory Areas Table 2.7 Comparative Overview of Option-Setting Memory Registers | Register | Bit | RX62N | RX671 (OFSM) | |----------|-------------|------------------------------------------------------------------|---------------------------------------------------------------------------------------| | SPCC | _ | _ | Serial programmer command | | | | | control register | | OSIS | _ | _ | OCD/serial program ID setting register | | OFS0 | IWDTRSTIRQS | IWDT reset interrupt request select bit | IWDT reset interrupt request select bit | | | | Non-maskable interrupt request is enabled. Reset is enabled. | Non-maskable interrupt request or interrupt request is enabled. 1: Reset is enabled. | | | WDTRSTIRQS | IWDT reset interrupt request select bit | IWDT reset interrupt request select bit | | | | 0: Non-maskable interrupt request is enabled. | 0: Non-maskable interrupt request<br>or interrupt request is enabled. | | | | 1: Reset is enabled. | 1: Reset is enabled. | | OFS1 | VDSEL[1:0] | _ | Voltage detection 0 level select bits | | MDEB | _ | Endian select register B | _ | | MDES | _ | Endian select register S | _ | | MDE | _ | _ | Endian select register | | TMEF | _ | _ | TM enable flag register | | TMINF | _ | _ | TM identification data register | | BANKSEL | _ | _ | Bank select register | | FAW | _ | | Flash access window setting register | | ROMCODE | | _ | ROM code protection register | # 2.6 Voltage Detection Circuit Table 2.8 is a comparative overview of the voltage detection circuits, and Table 2.9 is a comparison of voltage detection circuit registers. **Table 2.8 Comparative Overview of Voltage Detection Circuits** | | | RX62N (LVD) | | RX671 (LVDA) | | | |-------------------|---------------------------------|------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Voltage | Voltage | Voltage | Voltage | Voltage | | Item | | Monitoring 1 | Monitoring 2 | Monitoring 0 | Monitoring 1 | Monitoring 2 | | VCC<br>monitoring | Monitored voltage | Vdet1 | Vdet2 | Vdet0 | Vdet1 | Vdet2 | | | Detection target | Voltage falls lower than Vdet1. | Voltage falls lower than Vdet2. | Voltage falls lower than Vdet0. | Voltage rises or falls past Vdet1. | Voltage rises or falls past Vdet2. | | | Detection voltage | One level only | One level only | Selectable from<br>three levels using<br>OFS1.VDSEL<br>[1:0] bits. | Selectable from<br>three levels using<br>LVDLVLR.LVD1LV<br>L[3:0] bits. | Selectable from<br>three levels using<br>LVDLVLR.LVD2LV<br>L[3:0] bits. | | | Monitor flag | | | _ | LVD1SR.LVD1<br>MON flag:<br>Monitors if higher<br>or lower than<br>Vdet1. | LVD2SR.LVD2<br>MON flag:<br>Monitors if higher<br>or lower than<br>Vdet2. | | | | RSTSR.LVD1F<br>flag: Detects rise<br>or fall past Vdet1. | RSTSR.LVD2F<br>flag: Detects rise<br>or fall past Vdet2. | | LVD1SR.LVD1<br>DET flag: Detects<br>rise or fall past<br>Vdet1. | LVD2SR.LVD2<br>DET flag: Detects<br>rise or fall past<br>Vdet2. | | Voltage detection | Reset | Voltage monitoring 1 reset | Voltage monitoring 2 reset | Voltage monitoring 0 reset | Voltage monitoring 1 reset | Voltage monitoring 2 reset | | processing | | Reset when Vdet1 > VCC: CPU operation restarts a fixed period of time after VCC > Vdet1. | Reset when Vdet2<br>> VCC: CPU<br>operation restarts<br>a fixed period of<br>time after VCC ><br>Vdet2. | Reset when Vdet0 > VCC: CPU operation restarts a fixed period of time after VCC > Vdet0. | Reset when Vdet1 > VCC: Selectable between CPU operation restarts a fixed period of time after VCC > Vdet1 and CPU operation restarts a fixed period of time after Vdet1 > VCC. | Reset when Vdet2 > VCC: Selectable between CPU operation restarts a fixed period of time after VCC > Vdet2 and CPU operation restarts a fixed period of time after Vdet2 > VCC. | | | Interrupt | Voltage monitoring 1 interrupt Non-maskable interrupt | Voltage monitoring<br>2 interrupt<br>Non-maskable<br>interrupt | | Voltage monitoring 1 interrupt Selectable between non- maskable interrupt and interrupt. | Voltage monitoring 2 interrupt Selectable between non- maskable interrupt and interrupt. | | | | Interrupt request generated when Vdet1 > VCC. | Interrupt request<br>generated when<br>Vdet2 > VCC. | | Interrupt request<br>generated both<br>when Vdet1 > VCC<br>and when VCC ><br>Vdet1, or one or<br>the other. | Interrupt request<br>generated both<br>when Vdet2 > VCC<br>and when VCC ><br>Vdet2, or one or<br>the other. | | Digital filter | Enable/<br>disable<br>switching | _ | _ | _ | Available | Available | | | Sampling time | _ | _ | _ | 1/n LOCO<br>frequency × 2<br>(n: 2, 4, 8, 16) | 1/n LOCO<br>frequency × 2<br>(n: 2, 4, 8, 16) | | Event link fund | ction | _ | _ | _ | Available: Vdet pass-through detection event output | Available: Vdet pass-through detection event output | Table 2.9 Comparison of Voltage Detection Circuit Registers | Register | Bit | RX62N (LVD) | RX671 (LVDA) | |----------|-----|--------------------------------------------------------------|----------------------------------------------| | LVDKEYR | _ | Key code register for low-voltage detection control register | _ | | LVDCR | | Low-voltage detection control register | _ | | LVD1CR1 | | _ | Voltage monitor 1 circuit control register 1 | | LVD1SR | | _ | Voltage monitor 1 circuit status register | | LVD2CR1 | | _ | Voltage monitor 2 circuit control register 1 | | LVD2SR | | _ | Voltage monitor 2 circuit status register | | LVCMPCR | _ | _ | Voltage monitor circuit control register | | LVDLVLR | | _ | Voltage detection level select register | | LVD1CR0 | | _ | Voltage monitor 1 circuit control register 0 | | LVD2CR0 | | _ | Voltage monitor 2 circuit control register 0 | #### 2.7 Clock Generation Circuit Table 2.10 is a comparative overview of the clock generation circuits, and Table 2.11 is a comparison of clock generation circuit registers. **Table 2.10 Comparative Overview of Clock Generation Circuits** | Item | RX62N | RX671 | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Uses | Generates the system clock (ICLK) supplied to the CPU, DTC, DMACA, ETHERC, EDMAC, ROM, and RAM. | Generates the system clock (ICLK) supplied to the CPU, DMAC, DTC, QSPIX, code flash memory, and RAM. | | | Generates the peripheral module<br>clock (PCLK) to be supplied to the<br>peripheral modules. | Generates the peripheral module<br>clock (PCLKA) to be supplied to the<br>RSPI, RSPIA, SCIm, RSCI, MTU, and<br>RIICHS. | | | | <ul> <li>Generates the peripheral module<br/>clock (PCLKB) supplied to the<br/>peripheral modules.</li> </ul> | | | | <ul> <li>Generates the peripheral module (for<br/>analog conversion) clocks (PCLKC:<br/>unit 0, PCLKD: unit 1) to be supplied<br/>to the S12ADC.</li> </ul> | | | | <ul> <li>Generates the FlashIF clock (FCLK)<br/>supplied to the FlashIF.</li> </ul> | | | <ul> <li>Generates the external bus clock<br/>(BCLK) supplied to the external bus.</li> <li>Generates the SDRAM clock (SDCLK)<br/>supplied to the SDRAM.</li> </ul> | <ul> <li>Generates the external bus clock<br/>(BCLK) supplied to the external bus.</li> <li>Generates the SDRAM clock (SDCLK)<br/>supplied to the SDRAM.</li> </ul> | | | Generates the USB-dedicated clock (UCLK) supplied to the USB. | Generates the USB clock (UCLK) supplied to the USB. | | | | Generates the CAC clock (CACCLK) supplied to the CAC. | | | | Generates the CAN clock (CANMCLK) supplied to the CAN. | | | Generates the RTC-dedicated clock<br>(SUBCLK) supplied to the RTC. | Generates the RTC sub clock (RTCSCLK) supplied to the RTC. | | | | <ul> <li>Generates the RTC main clock<br/>(RTCMCLK) supplied to the RTC.</li> </ul> | | | | Generates the REMC sub clock<br>(REMSCLK) supplied to the REMC. | | | | Generates the VBATT clock<br>(VBATCLK) supplied to the VBATT. | | | Generates the on-chip oscillator clock<br>(IWDTCLK) supplied to the IWDT. | Generates the IWDT-dedicated clock (IWDTCLK) supplied to the IWDT. Generates the JTAG clock | | | | (JTAGTCK) supplied to the JTAG. | | Item | RX62N | RX671 | |-----------------------|------------------------------------------|----------------------------------------------------------------------------| | Operating | ICLK: 8 MHz to 100 MHz | • ICLK: 120 MHz (max.) | | frequencies | PCLK: 8 MHz to 50 MHz | • PCLKA: 120 MHz (max.) | | | | PCLKB: 60 MHz (max.) | | | | PCLKC: 60 MHz (max.) | | | | PCLKD: 60 MHz (max.) | | | | • FCLK: | | | | — 4 MHz to 60 MHz | | | | (when programming or erasing the | | | | code flash memory or data flash memory) | | | | — 60 MHz (max.) | | | | (for reading from the data flash | | | | memory) | | | BCLK: 8 MHz to 100 MHz | • BCLK: 120 MHz (max.) | | | BCLK pin output: 8 MHz to 50 MHz | BCLK pin output: 60 MHz (max.) | | | SDCLK: 8 MHz to 50 MHz | Boelv pin odipat. So Wilz (max.) | | | SDCLK pin output: 8 MHz to 50 MHz | SDCLK pin output: 60 MHz (max.) | | | UCLK: 48 MHz | UCLK: 48 MHz (max.) | | | (only when EXTAL = 12 MHz) | OLICOLIT dia postanete 40 MHz (many) | | | | CLKOUT pin output: 40 MHz (max.) | | | | CACCLK: Camp fraguency as each assillator. | | | | Same frequency as each oscillator | | | 01100114 00 700111 | CANMCLK: 24 MHz (max.) | | | SUBCLK: 32.768 kHz | RTCSCLK: 32.768 kHz | | | | RTCMCLK: 1 kHz to 16 MHz | | | | • REMSCLK: 32.768 kHz | | | | • VBATCLK: 32.768 kHz | | | IWDTCLK: 125 kHz (typ.) | IWDTCLK: 120 kHz | | | | JTAGTCK: 10 MHz (max.) | | | Restrictions for setting clock | | | | frequencies: ICLK ≥ PCLK, | | | Main clask | ICLK ≥ BCLK | - December from a sur | | Main clock oscillator | Resonator frequency: 8 MHz to 14 MHz | <ul> <li>Resonator frequency:</li> <li>8 MHz to 24 MHz</li> </ul> | | OSCIIIAIOI | O MINZ TO 14 MINZ | | | | | <ul> <li>External clock input frequency:</li> <li>24 MHz (max.)</li> </ul> | | | Connectable resonator or additional | Connectable resonator or additional | | | circuit: Crystal resonator | circuit: Ceramic resonator, crystal resonator | | | Connection pins: EXTAL, XTAL | Connection pins: EXTAL, XTAL | | | Function that switches to internal | Oscillation stop detection function: | | | oscillation, and function that puts the | When oscillation stop of the main | | | MTU pins in the high-impedance state, | | | | when oscillation stop of the main clock | source is switched to LOCO, and MTU | | | is detected | output can be forcedly driven to high- | | Outs also | B | impedance. | | Sub-clock | Resonator frequency: 32.768 kHz | Resonator frequency: 32.768 kHz | | oscillator | Connectable resonator or additional | Connectable resonator or additional | | | circuit: crystal resonator | circuit: crystal resonator | | | Connection pins: XCIN, XCOUT | <ul> <li>Connection pins: XCIN, XCOUT</li> </ul> | | Item | RX62N | RX671 | |-------------------------------------|---------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PLL frequency synthesizer | Input clock source: Main clock | <ul><li>Input clock source: Main clock, HOCO</li><li>Input pulse frequency division ratio:</li></ul> | | Sy | | Selectable from 1, 2, and 3 | | | Resonator frequency: 8 MHz to 14 MHz | Input frequency: Only lead to the control of | | | Frequency multiplication ratio: | <ul><li>8 MHz to 24 MHz</li><li>Frequency multiplication ratio:</li></ul> | | | 8 | Selectable within range from 10 to 30 | | | PLL frequency synthesizer output<br>clock: 64 MHz to 112 MHz | PLL frequency synthesizer output<br>clock frequency: 120 MHz to 240 MHz | | High-speed on-chip oscillator | _ | <ul> <li>Oscillation frequency: Selectable from<br/>16 MHz, 18 MHz, and 20 MHz</li> </ul> | | (HOCO) | | HOCO power supply control | | | | FLL function | | | | Support for user trimming | | Low-speed on-chip oscillator | _ | Oscillation frequency: 240 kHz | | (LOCO) | | | | IWDT-dedicated | Oscillation frequency: 125 kHz | Oscillation frequency: 120 kHz | | on-chip oscillator | | 10.000 | | External clock input (TCK) for JTAG | | Input clock frequency: 10 MHz (max.) | | Control of output on BCLK pin | BCLK clock output or high output is selectable | BCLK clock output or high output is selectable | | · | BCLK or BCLK/2 is selectable as the output clock. (When EXTAL × 1 is selected for BCLK, BCLK/2 cannot be selected.) | BCLK or BCLK/2 is selectable as the output clock | | Control of output on SDCLK pin | SDCLK clock output or high output is selectable | SDCLK clock output or high output is selectable | | Event link function | Selectable | Main clock oscillator oscillation stop | | (output) | _ | detection | | Event link function | _ | Switching of clock source to low-speed | | (input) | | on-chip oscillator | Table 2.11 Comparison of Clock Generation Circuit Registers | Register | Bit | RX62N | RX671 | |----------|-------------------|----------------------------------------|-------------------------------------------------------| | SCKCR | _ | System clock control register | System clock control register | | | | Initial values after a reset are diffe | erent. | | SCKCR | PCKD[3:0] | | Peripheral module clock D | | | | | (PCLKD) select bits | | | PCKC[3:0] | _ | Peripheral module clock C | | | | | (PCLKC) select bits | | | PCK[3:0] (RX62N) | Peripheral module clock select | Peripheral module clock B | | | PCKB[3:0] (RX671) | bits | (PCLKB) select bits | | | PCKA[3:0] | _ | Peripheral module clock A | | | BCK[3:0] | External bus clock and SDRAM | (PCLKA) select bits External bus clock (BCLK) select | | | BCN[3.0] | clock select bits | bits | | | | GIOGR GOLOGI BILO | bito | | | | b19 b16 | b19 b16 | | | | 0 0 0 0: ×8 | 0 0 0 0: ×1 | | | | 0 0 0 1: ×4 | 0 0 0 1: ×1/2 | | | | 0 0 1 0: ×2 | 0 0 1 0: ×1/4 | | | | 0 0 1 1: ×1 | 0 0 1 1: ×1/8 | | | | Settings other than the above | 0 1 0 0: ×1/16 | | | | are prohibited. | 0 1 0 1: ×1/32 | | | | | 0 1 1 0: ×1/64 | | | | | Settings other than the above | | | | | are prohibited. | | | ICK[3:0] | System clock select bits | System clock (ICLK) select bits | | | | 107.104 | 1.07.1.04 | | | | b27 b24 | b27 b24 | | | | 0 0 0 0: ×8 | 0 0 0 0: ×1/1 | | | | 0 0 0 1: ×4<br>0 0 1 0: ×2 | 0 0 0 1: ×1/2<br>0 0 1 0: ×1/4 | | | | 0 0 1 0. ×2<br>0 0 1 1: ×1 | 0 0 1 0. ×1/4<br>0 0 1 1: ×1/8 | | | | Settings other than the above | 0 1 0 0: ×1/16 | | | | are prohibited. | 0 1 0 0. ×1/10<br>0 1 0 1: ×1/32 | | | | | 0 1 1 0: ×1/64 | | | | | Settings other than the above | | | | | are prohibited. | | | FCK[3:0] | _ | FlashIF clock (FCLK) select bits | | ROMWT | _ | _ | ROM wait cycle setting register | | SCKCR2 | _ | _ | System clock control register 2 | | SCKCR3 | _ | _ | System clock control register 3 | | PLLCR | _ | _ | PLL control register | | PLLCR2 | | | PLL control register 2 | | MOSCCR | _ | _ | Main clock oscillator control register | | LOCOCR | _ | _ | Low-speed on-chip oscillator control register | | ILOCOCR | _ | _ | IWDT-dedicated on-chip oscillator control register | | HOCOCR | _ | _ | High-speed on-chip oscillator control register | | HOCOCR2 | _ | _ | High-speed on-chip oscillator control register 2 | | Register | Bit | RX62N | RX671 | |----------|---------------|----------------------------------|------------------------------------| | OSCOVFSR | | | Oscillation stabilization flag | | | | | register | | OSTDCR | OSTDIE | _ | Oscillation stop detection | | | | | interrupt enable bit | | | OSTDF | Oscillation stop detection flag | _ | | | KEY[7:0] | OSTDCR key code bits | - | | SUBOSCCR | SUBSTOP | Sub-clock oscillator control bit | Sub-clock oscillator stop bit | | (RX62N) | (RX62N) | | | | SOSCCR | SOSTP (RX671) | | | | (RX671) | | | | | OSTDSR | _ | <del>-</del> | Oscillation stop detection status | | | | | register | | MOSCWTCR | _ | _ | Main clock oscillator wait control | | | | | register | | SOSCWTCR | _ | <u> </u> | Sub-clock oscillator wait control | | | | | register | | MOFCR | | <u> </u> | Main clock oscillator forced | | | | | oscillation control register | | HOCOPCR | | <u> </u> | High-speed on-chip oscillator | | | | | power supply control register | | CKOCR | _ | <del>-</del> | CLKOUT output control register | | SOSCCR2 | _ | <u> </u> | Sub-clock oscillator control | | | | | register 2 | | BKSCCR | | <u> </u> | Backup area sub-clock control | | | | | register | | FLLCR1 | _ | _ | FLL control register 1 | | FLLCR2 | | <u> -</u> | FLL control register 2 | | HOCOTRRn | _ | _ | High-speed on-chip oscillator | | | | | trimming register n (n = 0 to 2) | # 2.8 Low Power Consumption Table 2.12 is a comparative overview of low power consumption, and Table 2.13 is a comparison of low power consumption registers. **Table 2.12 Comparative Overview of Low Power Consumption** | Item | RX62N | RX671 | |-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Reduction of power consumption by clock switching | The frequency division ratio can be set independently for the system clock (ICLK), peripheral module clock (PCLK), and external bus clock (BCLK). | The frequency division ratio can be set independently for the system clock (ICLK), peripheral module clock (PCLKA, PCLKB, PCLKC, and PCLKD), external bus clock (BCLK), and flash interface clock (FCLK). | | BCLK output control function | BCLK output or high-level output can be selected. | BCLK output or high-level output can be selected. | | SDCLK output control function | SDCLK output or high-level output can be selected. | SDCLK output or high-level output can be selected. | | Module stop function | Each peripheral module can be stopped independently. | Each peripheral module can be stopped independently. | | Function for transition to low power consumption mode | It is possible to transition to a low power consumption mode in which the CPU, peripheral modules, or oscillators are stopped. | It is possible to transition to a low power consumption mode in which the CPU, peripheral modules, or oscillators are stopped. | | Low power consumption modes | <ul> <li>Sleep mode</li> <li>All-module clock stop mode</li> <li>Software standby mode</li> <li>Deep software standby mode</li> </ul> | <ul> <li>Sleep mode</li> <li>All-module clock stop mode</li> <li>Software standby mode</li> <li>Deep software standby mode</li> </ul> | | Operating power reduction function | | <ul> <li>Power consumption can be reduced in normal operation, sleep mode, and all-module clock stop mode by selecting an appropriate operating power consumption control mode according to the operating frequency and operating voltage.</li> <li>Operating power control modes: 3 <ul> <li>High-speed operating mode</li> <li>Low-speed operating mode 2</li> </ul> </li> </ul> | | | | There is no difference in the power consumption when the same conditions (frequency and voltage) are specified in low-speed operating mode 1 and low-speed operating mode 2. | **Table 2.13 Comparison of Low Power Consumption Function Registers** | Register | Bit | RX62N | RX671 | |----------|----------|---------------------------------------------------------|-----------------------------------------------------------| | SBYCR | _ | Standby control register | Standby control register | | | | Initial values after a reset are different | ent. | | | STS[4:0] | Standby timer select bits | _ | | MSTPCRA | _ | Module stop control register A | Module stop control register A | | | | Initial values after a reset are different | ent. | | | MSTPA0 | _ | Compare match timer W (unit 1) module stop bit | | | MSTPA1 | _ | Compare match timer W (unit 0) module stop bit | | | MSTPA8 | Multifunction timer pulse unit (unit 1) module stop bit | _ | | | MSTPA9 | Multifunction timer pulse unit (unit 0) module stop bit | Multifunction timer pulse unit 3 module stop bit | | | | Target module: MTU unit 0 | Target module: MTU | | | MSTPA13 | | 16-bit timer pulse unit 0 (unit 0) module stop bit | | | MSTPA16 | _ | 12-bit A/D converter (unit 1) module stop bit | | | MSTPA19 | D/A converter module stop bit | | | | MSTPA22 | 10-bit A/D converter (unit 1) module stop bit | _ | | | MSTPA23 | 10-bit A/D converter (unit 0) module stop bit | _ | | | MSTPA24 | _ | Module stop A24 stop bit | | | MSTPA27 | _ | Module stop A27 stop bit | | MSTPCRB | MSTPB1 | _ | CAN module 1 module stop bit | | | MSTPB2 | CAN module 2 module stop bit | | | | MSTPB4 | | Serial communication interface SCIh module stop bit | | | MSTPB6 | _ | Data operation circuit module stop bit | | | MSTPB8 | _ | Temperature sensor module stop bit | | | MSTPB9 | _ | Event link controller module stop bit | | | MSTPB15 | Ethernet controller DMAC module stop bit | _ | | | MSTPB24 | _ | Serial communication interface 7 module-stop setting bit | | | MSTPB27 | _ | Serial communication interface 4 module-stop setting bit | | MSTPCRC | MSTPC1 | RAM1 module stop bit | <u> </u> | | | MSTPC7 | _ | Standby RAM module stop bit | | | MSTPC17 | _ | I <sup>2</sup> C bus interface 2 module stop bit | | | MSTPC19 | _ | CAC module stop bit | | | MSTPC22 | _ | Serial peripheral interface 2 module-stop setting bit | | | MSTPC24 | | Serial communication interface 11 module-stop setting bit | | Register | Bit | RX62N | RX671 | |----------|--------------|--------------------------------------------|---------------------------------------------------| | MSTPCRC | MSTPC25 | _ | Serial communication interface 10 | | | | | module-stop setting bit | | | MSTPC26 | _ | Serial communication interface 9 | | | | | module-stop setting bit | | | MSTPC27 | _ | Serial communication interface 8 | | | | | module-stop setting bit | | MSTPCRD | — | _ | Module stop control register D | | OPCCR | — | _ | Operating power control register | | RSTCKCR | | _ | Sleep mode return clock source switching register | | DPSBYCR | _ | Deep standby control register | Deep standby control register | | | | Initial values after a reset are different | ent. | | | RAMCUT0 | On-chip RAM off 0 bit | _ | | | RAMCUT1 | On-chip RAM off 1 bit | _ | | | RAMCUT2 | On-chip RAM off 2 bit | _ | | | DEEPCUT[1:0] | | Deep cut bits | | DPSWCR | _ | Deep standby wait control register | _ | | DPSIER | _ | Deep standby interrupt enable register | _ | | DPSIER0 | _ | _ | Deep standby interrupt enable | | | | | register 0 | | DPSIER1 | _ | _ | Deep standby interrupt enable | | | | | register 1 | | DPSIER2 | | _ | Deep standby interrupt enable register 2 | | DPSIER3 | _ | _ | Deep standby interrupt enable register 3 | | DPSIFR | _ | Deep standby interrupt flag register | _ | | DPSIFR0 | | _ | Deep standby interrupt flag register 0 | | DPSIFR1 | _ | _ | Deep standby interrupt flag register 1 | | DPSIFR2 | | _ | Deep standby interrupt flag register 2 | | DPSIFR3 | _ | _ | Deep standby interrupt flag register 3 | | DPSIEGR | _ | Deep standby interrupt edge register | _ | | DPSIEGR0 | _ | _ | Deep standby interrupt edge register 0 | | DPSIEGR1 | | _ | Deep standby interrupt edge register 1 | | DPSIEGR2 | _ | _ | Deep standby interrupt edge register 2 | | DPSIEGR3 | _ | _ | Deep standby interrupt edge register 3 | | RSTSR | _ | Reset status register | _ | | DPSBKRy | _ | Deep standby backup register (y = 0 to 31) | _ | # 2.9 Exception Handling Table 2.14 is a comparative overview of exception handling, Table 2.15 is a comparative listing of vector tables, and Table 2.16 is a comparative listing of return from exception handling routine instructions. Table 2.14 Comparative Overview of Exception Handling | Item | RX62N | RX671 | |------------------|----------------------------------|-------------------------------------------| | Exception events | Undefined instruction exception | Undefined instruction exception | | | Privileged instruction exception | Privileged instruction exception | | | Access exception | Access exception | | | | Address exception | | | Floating-point exception | Single-precision floating-point exception | | | Reset | Reset | | | Non-maskable interrupt | Non-maskable interrupt | | | Interrupt | Interrupt | | | Unconditional trap | Unconditional trap | **Table 2.15 Comparative Listing of Vector Tables** | Item | | RX62N | RX671 | |-------------------------------------------------------------------------------------------|---------------------------|---------------------------------|-------------------------------| | Undefined i | nstruction exception | Fixed vector table | Exception vector table (EXTB) | | Privileged in | nstruction exception | Fixed vector table | Exception vector table (EXTB) | | Access exc | eption | Fixed vector table | Exception vector table (EXTB) | | Floating-point exception (RX62N)/<br>single-precision floating-point<br>exception (RX671) | | Fixed vector table | Exception vector table (EXTB) | | Reset | | Fixed vector table | Exception vector table (EXTB) | | Non-maska | ble interrupt | Fixed vector table | Exception vector table (EXTB) | | Interrupt | Fast interrupt | FINTV | FINTV | | | Other than fast interrupt | Relocatable vector table (INTB) | Interrupt vector table (INTB) | | Unconditional trap | | Relocatable vector table (INTB) | Interrupt vector table (INTB) | Table 2.16 Comparative Listing of Return from Exception Handling Routine Instructions | Item | | RX62N | RX671 | |-------------------------------------------------------------------------------------------|---------------------------|---------------------|---------------------| | Undefined | instruction exception | RTE | RTE | | Privileged | instruction exception | RTE | RTE | | Access exc | ception | RTE | RTE | | Address ex | ception | _ | RTE | | Floating-point exception (RX62N)/<br>single-precision floating-point<br>exception (RX671) | | RTE | RTE | | Reset | | Return not possible | Return not possible | | Non-maska | able interrupt | Prohibited | Prohibited | | Interrupt | Fast interrupt | RTFI | RTFI | | | Other than fast interrupt | RTE | RTE | | Unconditio | nal trap | RTE | RTE | # 2.10 Interrupt Controller Table 2.17 is a comparative overview of the interrupt controllers, and Table 2.18 is a comparison of interrupt controller registers. **Table 2.17 Comparative Overview of Interrupt Controllers** | Item | | RX62N (ICUa) | RX671 (ICUE) | |------------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Interrupts | Peripheral function interrupts | RX62N (ICUa) Interrupts from peripheral modules Interrupt detection: Edge detection/level detection The detection method is fixed for each connected peripheral module source. | <ul> <li>Interrupts from peripheral modules</li> <li>Interrupt detection method: Edge detection/level detection (fixed for each interrupt source)</li> <li>Group interrupt: Multiple interrupt sources are grouped together and treated as a single interrupt source. <ul> <li>Group IE0 interrupt: Interrupt sources of coprocessors that use ICLK as the operating clock (edge detection)</li> <li>Group BE0 interrupt: Interrupt sources of peripheral modules that use PCLKB as the operating clock (edge detection)</li> <li>Group BL0/BL1/BL2 interrupt: Interrupt sources of peripheral modules that use PCLKB as the operating clock (level detection)</li> <li>Group AL0/AL1 interrupt: Interrupt sources of peripheral modules that use PCLKA as the operating clock (level detection)</li> </ul> </li> <li>Software configurable interrupt B: Any of the interrupt sources for peripheral modules that use PCLKB as the operating clock can be assigned to interrupt vector numbers 128 to 207.</li> <li>Software configurable interrupt vector numbers 128 to 207.</li> </ul> | | | | | | | Item | | RX62N (ICUa) | RX671 (ICUE) | |-------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Interrupts | External pin interrupts | <ul> <li>Interrupts from pins IRQ0 to IRQ15</li> <li>Number of sources: 16</li> <li>Interrupt detection: Ability to set as source detection of low level, falling edge, rising edge, or rising and falling edges</li> </ul> | <ul> <li>Interrupts by input signals on IRQi pins (i = 0 to 15)</li> <li>Interrupt detection: Ability to set as source detection of low level, falling edge, rising edge, or rising and falling edges</li> <li>A digital filter can be used to remove noise.</li> </ul> | | | Software interrupts | <ul> <li>An interrupt can be generated<br/>by writing to a register.</li> <li>Number of sources: 1</li> </ul> | <ul> <li>An interrupt request can be generated by writing to a register.</li> <li>Number of sources: 2</li> </ul> | | | Interrupt priority | Setting of priority level by writing to a register | Setting of priority level in interrupt source priority register (IPR) | | | Fast interrupt function | It is possible to speed up interrupt processing by the CPU. This setting can be used for one interrupt source only. | It is possible to reduce the CPU's interrupt response time. This setting can be used for one interrupt source only. | | | DTC/DMAC control | Interrupt sources can be used to start the DTC and DMAC. | Interrupt sources can be used to start the DTC and DMAC. | | | EXDMAC control | | <ul> <li>An interrupt selected by software configurable interrupt B source select register 144 or software configurable interrupt A source select register 208 can be used to start EXDMACO.</li> <li>An interrupt selected by software configurable interrupt B source select register 145 or software configurable interrupt A source select register 209 can be used to start EXDMAC1.</li> </ul> | | Non-maskable interrupts | NMI pin<br>interrupt | <ul><li>Interrupt from the NMI pin</li><li>Interrupt detection:<br/>Falling edge or rising edge</li></ul> | Interrupt by the input signal on the NMI pin Interrupt detection: Falling edge or rising edge Digital filter can be used to remove noise. | | | Oscillation stop detection interrupt | Interrupt at detection of oscillation stop | Interrupt at detection of main clock oscillation stop | | | WDT<br>underflow/<br>refresh error<br>interrupt | _ | Interrupt occurs when the watchdog timer underflows or a refresh error occurs. | | | IWDT<br>underflow/<br>refresh error<br>interrupt | | Interrupt occurs when the independent watchdog timer underflows or a refresh error occurs. | | Item | | RX62N (ICUa) | RX671 (ICUE) | |-----------------------------------|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Non-maskable interrupts | Voltage<br>monitoring<br>interrupt | Interrupt at power voltage fall detection | <ul> <li>Interrupt from voltage detection<br/>circuit 1 (LVD1)</li> <li>Interrupt from voltage detection<br/>circuit 2 (LVD2)</li> </ul> | | | RAM error interrupt | | Interrupt occurs when a parity check error is detected in the RAM. | | | Double-<br>precision<br>floating-point<br>exceptions | | Exceptions from double-precision floating-point coprocessor | | Return from low power consumption | Sleep mode | Exit sleep mode by a non-maskable interrupt or any interrupt source. | Exit sleep mode by any interrupt source. | | state | All-module<br>clock stop<br>mode | Return is initiated by a non-maskable interrupt, interrupt from IRQ15 to IRQ0, WDT interrupt, TMR interrupt, USB interrupt (USBR), or RTC alarm interrupt. | Exit all-module clock stop mode<br>by NMI pin interrupt, external pin<br>interrupt, or peripheral interrupt<br>(voltage monitoring 1, voltage<br>monitoring 2, oscillation stop<br>detection interrupt, USB0 resume,<br>RTC alarm, RTC period, IWDT,<br>VBATT tamper detection, REMC<br>interrupt, or software configurable<br>interrupt 146 to 157). | | | Software standby mode | Return is initiated by a non-<br>maskable interrupt, interrupt from<br>IRQ15 to IRQ0, USB interrupt<br>(USBR), or RTC alarm interrupt. | Exit software standby mode by NMI pin interrupt, external pin interrupt, or peripheral interrupt (voltage monitoring 1, voltage monitoring 2, USB resume, RTC alarm, RTC period, IWDT). | | | Deep software standby mode | | Exit deep software standby mode<br>by NMI pin interrupt, any among a<br>subset of external pin interrupts,<br>or peripheral interrupt (voltage<br>monitoring 1, voltage monitoring 2,<br>USB resume, RTC alarm, RTC<br>period). | Table 2.18 Comparison of Interrupt Controller Registers | Register | Bit | RX62N (ICUa) | RX671 (ICUE) | |---------------------|----------|-------------------------------------------------------|-------------------------------------------------------| | IRn*1 | | Interrupt request register n | Interrupt request register n | | | | (n = 016 to 253) | (n = 016 to 255) | | IPRn*1 | | Interrupt source priority register n | Interrupt source priority register n | | | | (n = 00h to 8Fh) | (n = 000 to 255) | | SWINT2R | _ | _ | Software interrupt 2 generation | | | | | register | | DTCERn*1 | | DTC activation enable register n | DTC transfer request enable register | | | | (n = 027 to 252) | n (n = 026 to 255) | | DMRSRm | _ | DMAC activation request select | DMAC trigger select register m | | IDOEL TEO | | register m (m = 0 to 3) | (m = 0 to 7) | | IRQFLTE0 | | _ | IRQ pin digital filter enable register 0 | | IRQFLTE1 | | _ | IRQ pin digital filter enable register 1 | | IRQFLTC0 | _ | _ | IRQ pin digital filter setting register 0 | | IRQFLTC1 | | _ | IRQ pin digital filter setting register 1 | | NMISR | LVDST | Voltage monitoring interrupt status flag | _ | | | OSTST | Oscillation stop detection interrupt status flag (b2) | Oscillation stop detection interrupt status flag (b1) | | | WDTST | | WDT underflow/refresh error status | | | | | flag | | | IWDTST | _ | IWDT underflow/refresh error status | | | | | flag | | | LVD1ST | _ | Voltage monitor 1 interrupt status | | | | | flag | | | LVD2ST | _ | Voltage monitor 2 interrupt status | | | | | flag | | | EXNMIST | _ | Extended non-maskable interrupt status flag | | NMIER | LVDEN | Voltage monitoring interrupt enable | | | | | bit | | | | OSTEN | Oscillation stop detection interrupt | Oscillation stop detection interrupt | | | | enable bit (b2) | enable bit (b1) | | | WDTEN | _ | WDT underflow/refresh error enable | | | | | bit | | | IWDTEN | _ | IWDT underflow/refresh error enable | | | | | bit | | | LVD1EN | _ | Voltage monitor 1 interrupt enable bit | | | LVD2EN | _ | Voltage monitor 2 interrupt enable bit | | | EXNMIEN | _ | Extended non-maskable interrupt | | | | | enable bit | | NMICLR | OSTCLR | OST clear bit (b2) | OST clear bit (b1) | | | WDTCLR | _ | WDT clear bit | | | IWDTCLR | _ | IWDT clear bit | | | LVD1CLR | _ | LVD1 clear bit | | | LVD2CLR | _ | LVD2 clear bit | | EXNMISR | | _ | Extended non-maskable interrupt status register | | | I | | _ | | FXNMIFR | | <u> </u> | I Extended non-maskable interrupt | | EXNMIER | _ | | Extended non-maskable interrupt enable register | | EXNMIER<br>EXNMICLR | <u> </u> | _ | enable register Extended non-maskable interrupt | | Register | Bit | RX62N (ICUa) | RX671 (ICUE) | |-------------|-----|--------------|----------------------------------------------------| | NMIFLTE | _ | _ | NMI pin digital filter enable register | | NMIFLTC | | | NMI pin digital filter setting register | | GRPIE0 | _ | _ | Group IE0 interrupt request register | | GRPBE0 | _ | _ | Group BE0 interrupt request register | | GRPBL0 | _ | _ | Group BL0/BL1 interrupt request | | GRPBL1 | | | register | | GRPAL0 | _ | _ | Group AL0/AL1 interrupt request | | GRPAL1 | | | register | | GENIE0 | | _ | Group IE0 interrupt request enable | | | | | register | | GENBE0 | | _ | Group BE0 interrupt enable register | | GENBL0 | | _ | Group BL0/BL1 interrupt enable | | GENBL1 | | | register | | GENAL0 | | <del>-</del> | Group AL0/AL1 interrupt enable | | GENAL1 | | | register | | GCRIE0 | | <u> </u> | Group IE0 interrupt clear register | | GCRBE0 | | <u> </u> | Group BE0 interrupt clear register | | PIBRk | _ | _ | Software configurable interrupt B | | | | | request register k (k = 0h to Ch) | | PIARk | _ | <u> </u> | Software configurable interrupt A | | | | | request register k (k = 0h to 5h, Bh) | | SLIBXRn | _ | _ | Software configurable interrupt B | | | | | source select register Xn | | SLIBRn | | | (n = 128 to 143) Software configurable interrupt B | | SLIDKII | | | source select register n | | | | | (n = 144 to 207) | | SLIARn | | | Software configurable interrupt A | | 0217 (1 (1) | | | source select register n | | | | | (n = 208 to 255) | | SELEXDR | _ | | EXDMAC activation interrupt select | | | | | register | | SLIPRCR | _ | — | Software configurable interrupt | | | | | source select register | | | | | Write protection register | Note: 1. On the RX62N Group n = 254, 255 correspond to a reserved area. #### **2.11 Buses** Table 2.19 is a comparative overview of the buses, Table 2.20 is a comparative overview of the external buses, and Table 2.21 is a comparison of bus registers. **Table 2.19 Comparative Overview of Buses** | Item | | RX62N | RX671 | |---------------------------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CPU buses | Instruction bus | <ul> <li>Connected to the CPU (for instructions)</li> <li>Connected to on-chip memory (on-chip RAM, on-chip ROM)</li> <li>Operates in synchronization with the system clock (ICLK)</li> </ul> | Connected to the CPU (for instructions) Connected to on-chip memory (RAM, code flash memory) Operates in synchronization with the system clock (ICLK) | | | Operand bus | <ul> <li>Connected to the CPU (for operands)</li> <li>Connected to on-chip memory (on-chip RAM, on-chip ROM)</li> <li>Operates in synchronization with the system clock (ICLK)</li> </ul> | <ul> <li>Connected to the CPU (for operands)</li> <li>Connected to on-chip memory (RAM, code flash memory)</li> <li>Operates in synchronization with the system clock (ICLK)</li> </ul> | | Memory | Memory bus 1 | Connected to on-chip RAM | Connected to RAM | | buses | Memory bus 2 | Connected to on-chip ROM | Connected to code flash memory | | Internal main<br>buses | Internal main<br>bus 1 | <ul> <li>Connected to the CPU</li> <li>Operates in synchronization with the system clock (ICLK)</li> </ul> | <ul> <li>Connected to the CPU</li> <li>Operates in synchronization with the system clock (ICLK)</li> </ul> | | | Internal main<br>bus 2 | <ul> <li>Connected to the DMACA,<br/>DTC, and EDMAC</li> <li>Connected to on-chip memory<br/>(on-chip RAM, on-chip ROM)</li> <li>Operates in synchronization<br/>with the system clock (ICLK)</li> </ul> | <ul> <li>Connected to the DTC and DMAC</li> <li>Connected to on-chip memory (RAM, code flash memory)</li> <li>Operates in synchronization with the system clock (ICLK)</li> </ul> | | Internal<br>peripheral<br>buses | Internal<br>peripheral bus<br>1 | <ul> <li>Connected to peripheral modules (DMACA, EXDMAC, interrupt controller, and bus error monitoring section)</li> <li>Operates in synchronization with the system clock (ICLK)</li> </ul> | Connected to peripheral modules (DTC, DMAC, EXDMAC, interrupt controller, and bus error monitoring section) Operates in synchronization with the system clock (ICLK) (EXDMAC operates in synchronization with the BCLK) | | | Internal<br>peripheral bus<br>2 | <ul> <li>Connected to peripheral modules (peripheral functions other than those connected to internal peripheral buses 1, 3, 4, and 5)</li> <li>Operates in synchronization with the peripheral module clock (PCLK)</li> </ul> | Connected to peripheral modules (peripheral functions other than those connected to internal peripheral buses 1, 3, 4, and 5) Operates in synchronization with the peripheral module clock (PCLKB) | | | Internal<br>peripheral bus<br>3 | <ul> <li>Connected to peripheral<br/>modules (USB)</li> <li>Operates in synchronization<br/>with the peripheral module<br/>clock (PCLK)</li> </ul> | Connected to peripheral modules (USB, DOC, CTSU, REMC, and standby RAM) Operates in synchronization with the peripheral module clock (PCLKB) | | Item | | RX62N | RX671 | |---------------------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Internal<br>peripheral<br>buses | Internal<br>peripheral bus<br>4 | Connected to peripheral modules (EDMAC and ETHERC) Operates in synchronization with the system clock (ICLK) | <ul> <li>Connected to peripheral modules (MTU, SCIm, and RSPI)</li> <li>Operates in synchronization with the peripheral module clock (PCLKA)</li> </ul> | | | Internal<br>peripheral bus<br>5 | <ul> <li>Connected to peripheral modules</li> <li>Operates in synchronization with the system clock (ICLK)</li> </ul> | <ul> <li>Connected to peripheral<br/>modules (RSCI, RSPIA, and<br/>RIICHS)</li> <li>Operates in synchronization<br/>with the peripheral module<br/>clock (PCLKA)</li> </ul> | | | Internal<br>peripheral bus<br>6 | <ul> <li>Connected to on-chip ROM (in P/E) and data flash.</li> <li>Operates in synchronization with the peripheral module clock (PCLK)</li> </ul> | <ul> <li>Connected to code flash (in P/E) and data flash memory</li> <li>Operates in synchronization with the FlashIF clock (FCLK)</li> </ul> | | External bus | CS area | <ul> <li>Connected to external devices</li> <li>Operates in synchronization with the external-bus clock (BCLK)</li> </ul> | Connected to external devices Operates in synchronization with the external-bus clock (BCLK) | | | SDRAM area | <ul> <li>Connected to SDRAM</li> <li>Operates in synchronization with the SDRAM clock (SDCLK)</li> </ul> | <ul> <li>Connected to SDRAM</li> <li>Operates in synchronization with the SDRAM clock (SDCLK)</li> </ul> | | Internal<br>expansion<br>bus | QSPI area | | <ul> <li>Connected to external SPI devices</li> <li>Operates in synchronization with the system clock (ICLK)</li> </ul> | RENESAS Table 2.20 Comparative Overview of External Buses | Item | RX62N | RX671 | |------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | External address space | <ul> <li>The external address space is divided into eight CS areas (CS0 to CS7) and the SDRAM area (SDCS) for management.</li> <li>Chip select signals can be output for each area.</li> <li>An 8, 16, or 32-bit bus space is selectable for each area.</li> <li>The endian mode can be selected</li> </ul> | <ul> <li>The external address space is divided into eight CS areas (CS0 to CS7) and the SDRAM area (SDCS) for management.</li> <li>Chip select signals can be output for each area.</li> <li>The bus width can be selected independently for each area.</li> <li>Separate bus: An 8 or 16-bit bus space is selectable.</li> <li>Address/data multiplexed bus: An 8 or 16-bit bus space is selectable.</li> <li>The endian mode can be selected</li> </ul> | | | independently for each area. | independently for each area. | | CS area controller | <ul> <li>Recovery cycles can be inserted. <ul> <li>Up to 15 cycles for read recovery</li> <li>Up to 15 cycles for write recovery</li> </ul> </li> <li>Cycle wait function: Waits for up to 31 cycles (up to 7 cycles for page access).</li> <li>Wait control <ul> <li>Ability to specify timing of assertion and negation of chip-select signals (CS0# to CS7#)</li> <li>Ability to specify timing of assertion of the read signal (RD#) and write signals (WR0#/WR#, and WR1# to WR3#)</li> <li>Ability to specify data output start and end timing</li> </ul> </li> <li>Write access mode: Single write strobe mode</li> </ul> | <ul> <li>Recovery cycles can be inserted. <ul> <li>Up to 15 cycles for read recovery</li> <li>Up to 15 cycles for write recovery</li> </ul> </li> <li>Cycle wait function: Waits for up to 31 cycles (up to 7 cycles for page access).</li> <li>Wait control <ul> <li>Ability to specify timing of assertion and negation of chip-select signals (CS0# to CS7#)</li> <li>Ability to specify timing of assertion of the read signal (RD#) and write signals (WR0#/WR#, and WR1#)</li> <li>Ability to specify data output start and end timing</li> <li>Write access mode: Single write strobe mode or byte strobe mode</li> <li>Separate bus or address/data multiplexed bus can be specified for each area.</li> </ul> </li> </ul> | | SDRAM area controller | <ul> <li>Multiplexed output of row address/<br/>column address (8, 9, 10, or 11 bits)</li> <li>Selectable between self-refresh and<br/>auto-refresh</li> <li>CAS latency can be specified from<br/>one to three cycles.</li> </ul> | <ul> <li>Multiplexed output of row address/<br/>column address (8, 9, 10, or 11 bits)</li> <li>Selectable between self-refresh and<br/>auto-refresh</li> <li>CAS latency can be specified from<br/>one to three cycles.</li> </ul> | | Write buffer | Write access by the bus master ends | Write access by the bus master ends | | function | when the write data from the bus master has been written to the write buffer. | when the write data from the bus master has been written to the write buffer. | | Frequencies | <ul> <li>The CS area controller (CSC) operates in synchronization with BCLK.</li> <li>The SDRAM area controller (SDRAMC) operates in synchronization with SDCLK.</li> </ul> | <ul> <li>The CS area controller (CSC) operates in synchronization with BCLK.</li> <li>The SDRAM area controller (SDRAMC) operates in synchronization with SDCLK.</li> </ul> | Table 2.21 Comparison of Bus Registers | Register | Bit | RX62N | RX671 | |-------------------------|--------------|--------------------------------|---------------------------------------------| | CSnCR | BSIZE[1:0] | External bus width select bits | External bus width select bits | | (n = 0 to 7) | | <br> b5 b4 | <br> b5 b4 | | | | 0 0: 16-bit bus space selected | 0 0: 16-bit bus space selected | | | | 0 1: 32-bit bus space selected | 0 1: Setting prohibited. | | | | 1 0: 8-bit bus space selected | 1 0: 8-bit bus space selected | | | | 1 1: Setting prohibited. | 1 1: Setting prohibited. | | | MPXEN | — | Address/data multiplexed I/O | | | | | interface select bit | | CSRECEN | | _ | CS recovery cycle insertion enable register | | CSnWCR1<br>(n = 0 to 7) | CSWWAIT[4:0] | _ | Normal write cycle wait select bits | | CSnWCR2<br>(n = 0 to 7) | AWAIT[1:0] | _ | Address cycle wait select bits | | SDCCR | BSIZE[1:0] | SDRAM bus width select bits | SDRAM bus width select bits | | | | b5 b4 | b5 b4 | | | | 0 0: 16-bit bus space selected | 0 0: 16-bit bus space selected | | | | 0 1: 32-bit bus space selected | 0 1: Setting prohibited. | | | | 1 0: 8-bit bus space selected | 1 0: 8-bit bus space selected | | | | 1 1: Setting prohibited. | 1 1: Setting prohibited. | | BERSR1 | MST[2:0] | Bus master code bits | Bus master code bits | | | | b6 b4 | b6 b4 | | | | 0 0 0: CPU | 0 0 0: CPU | | | | 0 0 1: Setting prohibited. | 0 0 1: Reserved | | | | 0 1 0: Setting prohibited. | 0 1 0: Reserved | | | | 0 1 1: DTC/DMACA | 0 1 1: DTC/DMAC | | | | 1 0 0: Setting prohibited. | 1 0 0: Reserved | | | | 1 0 1: Setting prohibited. | 1 0 1: Reserved | | | | 1 1 0: EDMAC | 1 1 0: Reserved | | | | 1 1 1: EXDMAC | 1 1 1: EXDMAC | | BUSPRI | BPXB[1:0] | _ | Bus priority control bits | # 2.12 Memory Protection Unit Table 2.22 is a comparison of memory protection unit registers. **Table 2.22 Comparison of Memory Protection Unit Registers** | Register | Bit | RX62N (MPU) | RX671 (MPU) | |----------|--------------------------|---------------------------------------------------|---------------------------------------------------| | MPESTS | IA (RX62N) IMPER (RX671) | Instruction memory protection error generated bit | Instruction memory protection error generated bit | | | DA (RX62N) DMPER (RX671) | Data memory protection error generated bit | Data memory protection error generated bit | ## 2.13 DMA Controller Table 2.23 is a comparative overview of the DMA controllers, and Table 2.24 is a comparison of DMA controller registers. **Table 2.23 Comparative Overview of DMA Controllers** | Item | | RX62N (DMACA) | RX671 (DMACAb) | |------------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Number of | channels | 4 (DMACm (m = 0 to 3)) | 8 (DMACm (m = 0 to 7)) | | Transfer space | | 512 MB<br>(00000000h to 0FFFFFFh and<br>F0000000h to FFFFFFFh,<br>excluding reserved areas) | 4 GB<br>(00000000h to FFFFFFFh,<br>excluding reserved areas) | | Maximum to | ransfer volume | 1,023 K data units<br>(maximum number of transfers in<br>block transfer mode: 1,023 data<br>units × 1,024 blocks) | 64 M data units<br>(maximum number of transfers in<br>block transfer mode: 1,024 data<br>units × 65,536 blocks) | | DMA reque | st sources | Activation source selectable for each channel Software trigger Interrupt requests from peripheral modules or trigger input to external interrupt input pins | Activation source selectable for each channel | | Channel pri | | Channel 0 > channel 1 > channel 2 > channel 3 (channel 0: highest) | Channel 0 > channel 1 > channel 2 > channel 3 > channel 7 (channel 0: highest) | | Transfer data | Single data unit | Bit length: 8, 16, 32 bits | Bit length: 8, 16, 32 bits | | | Block size | Number of data units:<br>1 to 1,023 data units | Number of data units:<br>1 to 1,024 data units | | Transfer<br>modes | Normal<br>transfer mode | <ul> <li>Transfer of one data unit per<br/>DMA transfer request</li> <li>Setting in which total number of<br/>data transfers is not specified<br/>(free running mode) is available.</li> </ul> | <ul> <li>Transfer of one data unit per<br/>DMA transfer request</li> <li>Setting in which total number of<br/>data transfers is not specified<br/>(free running mode) is available.</li> </ul> | | | Repeat<br>transfer mode | <ul> <li>Transfer of one data unit per DMA transfer request</li> <li>Program returns to the transfer start address on completion of the repeat size of data transfer specified for the transfer source or destination.</li> <li>Maximum settable repeat size:</li> </ul> | <ul> <li>Transfer of one data unit per DMA transfer request</li> <li>Program returns to the transfer start address on completion of the repeat size of data transfer specified for the transfer source or destination.</li> <li>Maximum settable repeat size:</li> </ul> | | | Block transfer<br>mode | <ul> <li>1,024 data units</li> <li>Transfer of one data block per<br/>DMA transfer request</li> <li>Maximum settable block size:<br/>1,023 data units</li> </ul> | <ul> <li>1,024 data units</li> <li>Transfer of one data block per DMA transfer request</li> <li>Maximum settable block size: 1,024 data units</li> </ul> | | Selective<br>functions | Extended<br>repeat area<br>function | <ul> <li>Function in which data can be transferred by repeating the address values in the specified range with the upper bit values in the transfer address register fixed</li> <li>Area of 2 bytes to 128 MB separately settable as extended repeat area for transfer source or destination</li> </ul> | <ul> <li>Function in which data can be transferred by repeating the address values in the specified range with the upper bit values in the transfer address register fixed</li> <li>Area of 2 bytes to 128 MB separately settable as extended repeat area for transfer source or destination</li> </ul> | | Item | | RX62N (DMACA) | RX671 (DMACAb) | |-----------------------|-------------------------------|-----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Interrupt<br>requests | Transfer end interrupt | Generated on completion of transferring data volume specified by the transfer counter. | Generated when the specified number of transfers is completed in normal transfer mode Generated when the specified repeat count of transfers is completed in repeat transfer mode Generated when the specified block count of transfers is completed in block transfer mode | | | Transfer escape end interrupt | Generated when the repeat size of data transfer is completed or the extended repeat area overflows. | Generated when the repeat size of data transfer is completed or the extended repeat area overflows. | | Event link activation | | | Event link request generated after one data transfer (or after one block transfer in case of block transfer operation). | | Low power function | consumption | Module stop state can be set. | Module stop state can be set. | RENESAS Table 2.24 Comparison of DMA Controller Registers | Register | Bit | RX62N (DMACA) | RX671 (DMACAb) | |----------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DMSAR | _ | DMA source address register | DMA source address register | | | | Specifies the start address of the transfer source. | Specifies the start address of the transfer source. | | | | 00000000h to 0FFFFFFh (256 MB)<br>F0000000h to FFFFFFFh (256 MB) | 00000000h to FFFFFFFh (4 GB) | | DMDAR | _ | DMA destination address register | DMA destination address register | | | | Specifies the start address of the transfer destination. | Specifies the start address of the transfer destination. | | | | 00000000h to 0FFFFFFh (256 MB)<br>F0000000h to FFFFFFFh (256 MB) | 00000000h to FFFFFFFh (4 GB) | | DMCRA | DMCRAL<br>DMCRAH | DMA transfer count register | DMA transfer count register | | | | Block transfer mode (DMTMD.MD[1:0] = 10b) The DMCRAH register specifies the block size and the DMCRAL register functions as a 10-bit block size counter. The block size is one when the setting is 001h and 1,023 when it is 3FFh. In block transfer mode, a value in the range of 001h to 3FFh can be set in the DMCRAH and DMCRAL registers. Setting a value of 000h is prohibited. | Block transfer mode (DMACm.DMTMD.MD[1:0] = 10b) The DMCRAH register specifies the block size and the DMCRAL register functions as a 10-bit block size counter. The block size is one when the setting is 001h, 1,023 when it is 3FFh, and 1,024 when it is 000h. In block transfer mode, a value in the range of 000h to 3FFh can be set in the DMCRAH and DMCRAL registers. | | DMCRB | | DMA block transfer count register (b9 to b0) | DMA block transfer count register (b15 to b0) | | | | 001h to 3FFh (1 to 1,023 operations) | 0001h to FFFFh (1 to 65,535 operations) | | | | 000h (1,024 operations) | 0000h (65,536 operations) | | DMIST | _ | _ | DMAC74 interrupt status monitor register | ## 2.14 EXDMA Controller Table 2.25 is a comparative overview of the EXDMA controllers, and Table 2.26 is a comparison of EXDMA controller registers. **Table 2.25 Comparative Overview of EXDMA Controllers** | Item | | RX62N (EXDMAC) | RX671 (EXDMACa) | |---------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Number of c | hannels | 2 (EXDMAC0 and EXDMAC1) | 2 (EXDMAC0 and EXDMAC1) | | Transfer spa | ace | 512 MB (external areas from 0000 0000h to 0FFF FFFFh and F000 0000h to FFFF FFFFh, excluding reserved areas) | 512 MB (external areas from 0000 0000h to 0FFF FFFFh and F000 0000h to FFFF FFFFh, excluding reserved areas) | | Maximum tra | ansfer volume | 1 M data units<br>(maximum number of transfers in<br>block transfer mode: 1,023 data<br>units × 1,024 blocks) | 1 M data units<br>(maximum number of transfers in<br>block transfer mode: 1,024 data<br>units × 1,024 blocks) | | DMA request sources | | Activation source selectable from the following three sources for each channel: • Software trigger • External DMA transfer request pin • DMA transfer request from peripheral module (compare match of MTU1) | Activation source selectable from the following three sources for each channel: Software trigger External DMA transfer request input DMA transfer request from peripheral module (TPU1.TRGA or MTU1.TRGA) (Channel 0: a software configurable interrupt B request from TPU1.TRGA selected in ICU.SLIBR144 or a software configurable interrupt A request from MTU1.TRGA selected in ICU.SLIAR208; Channel 1: a software configurable interrupt B request from TPU1.TRGA selected in ICU.SLIBR145 or a software configurable interrupt A request from MTU1.TRGA selected in ICU.SLIBR145 or a software configurable interrupt A request from MTU1.TRGA selected in ICU.SLIAR209) | | Channel priority | | Channel 0 > channel 1 (channel 0: highest) | Channel 0 > channel 1<br>(channel 0: highest) | | Transfer data | Single data unit | Bit length: 8, 16, 32 bits | Bit length: 8, 16, 32 bits | | | Block size | Number of data units:<br>1 to 1,023 data units | Number of data units:<br>1 to 1,024 data units | | | Cluster size | Number of data units:<br>1 to 7 data units | Number of data units:<br>1 to 8 data units | | Item | | RX62N (EXDMAC) | RX671 (EXDMACa) | |---------------------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Transfer modes | Normal transfer mode | Transfer of one data unit per<br>DMA transfer request | Transfer of one data unit per<br>DMA transfer request | | | | <ul> <li>Setting in which total number of<br/>data transfers is not specified<br/>(free running mode) is available.</li> </ul> | Setting in which total number of<br>data transfers is not specified<br>(free running mode) is available. | | | Repeat transfer mode | Transfer of one data unit per DMA transfer request | Transfer of one data unit per DMA transfer request | | | | <ul> <li>Program returns to the transfer start address on completion of the repeat size of data transfer specified for the transfer source or destination.</li> <li>Maximum settable repeat size: 1,023 data units</li> </ul> | <ul> <li>Program returns to the transfer start address on completion of the repeat size of data transfer specified for the transfer source or destination.</li> <li>Maximum settable repeat size: 1,024 data units</li> </ul> | | | Block transfer mode | <ul> <li>Transfer of one data block per<br/>DMA transfer request</li> <li>Maximum settable block size:<br/>1,023 data units</li> </ul> | <ul> <li>Transfer of one data block per<br/>DMA transfer request</li> <li>Maximum settable block size:<br/>1,024 data units</li> </ul> | | | Cluster<br>transfer | <ul> <li>Transfer of one data cluster per<br/>DMA transfer request</li> <li>Maximum settable cluster size:<br/>7 data units (28 bytes)</li> </ul> | <ul> <li>Transfer of one data cluster per<br/>DMA transfer request</li> <li>Maximum settable cluster size:<br/>8 data units (32 bytes)</li> </ul> | | Address<br>modes | Single address<br>mode | <ul> <li>Transfers data by accessing the transfer source or destination peripheral device with the EDACKn signal and specifying the address of the other peripheral device.</li> <li>Available in normal transfer mode, repeat transfer mode, and block transfer mode.</li> </ul> | <ul> <li>Transfers data by accessing the transfer source or destination peripheral device with the EDACKn (n = 0 or 1) signal and specifying the address of the other peripheral device.</li> <li>Available in normal transfer mode, repeat transfer mode, and block transfer mode.</li> </ul> | | | Dual address<br>mode | <ul> <li>Transfers data by specifying the addresses of the transfer source and destination.</li> <li>Available in normal transfer mode, repeat transfer mode, block transfer mode, and cluster transfer mode.</li> </ul> | <ul> <li>Transfers data by specifying the addresses of the transfer source and destination.</li> <li>Available in normal transfer mode, repeat transfer mode, block transfer mode, and cluster transfer mode.</li> </ul> | | Selective functions | Extended repeat area function | <ul> <li>Function in which data can be transferred by repeating the address values in the specified range with the upper bit values in the transfer address register fixed</li> <li>Area of 2 bytes to 128 MB separately settable as extended repeat area for transfer source or</li> </ul> | <ul> <li>Function in which data can be transferred by repeating the address values in the specified range with the upper bit values in the transfer address register fixed</li> <li>Area of 2 bytes to 128 MB separately settable as extended repeat area for transfer source or</li> </ul> | | Item | | RX62N (EXDMAC) | RX671 (EXDMACa) | |-----------------------|-------------------------------|-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Interrupt<br>requests | Transfer end interrupt | Generated on completion of transferring data volume specified by the transfer counter. | Generated when the specified number of transfers is completed in normal transfer mode Generated when the specified repeat count of transfers is completed in repeat transfer mode Generated when the specified block count of transfers is completed in block transfer mode Generated on completion of the specified cluster count of transfers in cluster transfer mode | | | Transfer escape end interrupt | Generated when the repeat size of data transfer is completed or the extended repeat area overflows. | Generated when the repeat size of data transfer is completed or the extended repeat area overflows. | | Low power of function | consumption | Module stop state can be set. | Module stop state can be set. | Table 2.26 Comparison of EXDMA Controller Registers | Register | Bit | RX62N (EXDMAa) | RX671 (EXDMAa) | |----------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EDMCRA | EDMCRAL<br>EDMCRAH | EXDMA transfer count register | EXDMA transfer count register | | | | Repeat transfer mode (EXDMACn.EDMTMD.MD[1:0] = 01b) The EDMCRAH register specifies the repeat size and the EDMCRAL register functions as a 10-bit transfer counter. The number of transfers is one when the setting is 001h and 1,023 when it is 3FFh. In repeat transfer mode, a value in the range of 001h to 3FFh can be set in the EDMCRAH and EDMCRAL registers. Setting a value of 000h is prohibited. | Repeat transfer mode (EXDMACn.EDMTMD.MD[1:0] bits = 01b) The EDMCRAH register specifies the repeat size and the EDMCRAL register functions as a 10-bit transfer counter. The number of transfers is one when the setting is 001h, 1,023 when it is 3FFh, and 1,024 when it is 000h. In repeat transfer mode, a value in the range of 000h to 3FFh (transfer count: 1 to 1,024) can be set in the EDMCRAH and EDMCRAL registers. | | | | Block transfer mode (EXDMACn.EDMTMD.MD[1:0] = 10b) The EDMCRAH register specifies the block size and the EDMCRAL register functions as a 10-bit block size counter. The block size is one when the setting is 001h and 1,023 when it is 3FFh. In block transfer mode, a value in the range of 001h to 3FFh can be set in the EDMCRAH and EDMCRAL registers. Setting a value of 000h is prohibited. | Block transfer mode (EXDMACn.EDMTMD.MD[1:0] = 10b) The EDMCRAH register specifies the block size and the EDMCRAL register functions as a 10-bit block size counter. The block size is one when the setting is 001h and 1,023 when it is 3FFh, and 1,024 when it is 000h. In block transfer mode, a value in the range of 001h to 3FFh (1 to 1,024 transfers) can be set in the EDMCRAH and EDMCRAL registers. | | Register | Bit | RX62N (EXDMAa) | RX671 (EXDMAa) | |----------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EDMCRA | EDMCRAL<br>EDMCRAH | Cluster transfer mode (EXDMACn.EDMTMD.MD[1:0] = 11b) | Cluster transfer mode (EXDMACn.EDMTMD.MD[1:0] = 11b) | | | | The EDMCRAH register specifies the cluster size and the EDMCRAL register functions as a 3-bit cluster size counter. | The EDMCRAH register specifies the cluster size and EDMCRAL register functions as a 3-bit cluster size counter. | | | | The cluster size is one when the setting is 001h and seven when it is 007h. In cluster transfer mode, a value in the range of 001h to 007h can be set in the EDMCRAH and EDMCRAL registers. Setting a value of 000h is prohibited. | The cluster size is one when the setting is 001h, seven when it is 007h, and eight when it is 000h. In cluster transfer mode, a value in the range of 000h to 007h (1 to 8 transfers) can be set in the EDMCRAH and EDMCRAL registers. | | EDMTMD | DCTG[1:0] | Transfer request source select bits | Transfer request source select bits | | | | <ul> <li>b1 b0</li> <li>0 0: Software</li> <li>0 1: Setting prohibited.</li> <li>1 0: External DMA transfer request pin (EDREQn)</li> <li>1 1: DMA transfer requests from peripheral modules (compare match of MTU1)</li> </ul> | <ul> <li>b1 b0</li> <li>0 0: Software</li> <li>0 1: Setting prohibited.</li> <li>1 0: External DMA transfer request pin (EDREQn)</li> <li>1 1: DMA transfer requests from peripheral modules</li></ul> | | EDMOMD | DACKSEL | _ | EDACKn pin toggle selection bit | | CLSBRy | _ | Cluster buffer register y (y = 0 to 6) | Cluster buffer register y (y = 0 to $\frac{7}{}$ ) | ## 2.15 Data Transfer Controller Table 2.27 is a comparative overview of data transfer controllers, and Table 2.28 is a comparison of data transfer controller registers. **Table 2.27 Comparative Overview of Data Transfer Controllers** | Item | RX62N (DTCa) | RX671 (DTCb) | |-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Transfer channels | Data can be transferred on a channel corresponding to the interrupt source | The number of channels is equal to the total number of interrupt sources that can | | Originicis | (transferred by DTC activation request from the ICU) | activate the DTC. | | Transfer modes | <ul> <li>Normal transfer mode A single activation leads to a single data transfer.</li> <li>Repeat transfer mode — A single activation leads to a single data transfer. — The transfer address is returned to the transfer start address after the number of data transfers corresponding to "repeat size". — The maximum repeat size is 256 data units.</li> <li>Block transfer mode</li> </ul> | <ul> <li>Normal transfer mode A single transfer request leads to a single data transfer.</li> <li>Repeat transfer mode — A single transfer request leads to a single data transfer. — The transfer address is returned to the transfer start address after the number of data transfers corresponding to "repeat size". — The maximum number of repeat transfers is 256, and the maximum data transfer size is 256 × 32 bits, 1,024 bytes.</li> <li>Block transfer mode</li> </ul> | | | <ul> <li>A single activation leads to the transfer of a single block.</li> <li>The maximum block size is 255 data units.</li> </ul> | <ul> <li>A single transfer request leads to the transfer of a single block.</li> <li>The maximum block size is 256 × 32 bits = 1,024 bytes.</li> </ul> | | Chain transfer | <ul> <li>Multiple data transfers can be initiated by a single activation source (chain transfer).</li> <li>The chain transfer operation mode is selectable between "performed when the counter reaches 0" and "performed every time."</li> </ul> | <ul> <li>Multiple types of data transfers can be initiated by a single transfer request.</li> <li>Either "performed only when the transfer counter becomes 0" or "every time" can be selected.</li> </ul> | | Sequence transfer | | <ul> <li>A series of complicated transfers can be registered as a sequence. Any sequence can be selected by the transfer data and executed.</li> <li>Only one trigger source can be set at a time.</li> <li>Up to 256 sequences for a single trigger source</li> <li>The data that is initially transferred in response to a transfer request determines a sequence</li> <li>The whole sequence can be executed on a single request, or be suspended in the middle of the sequence and resumed on the next transfer request (division of sequence).</li> </ul> | | Item | RX62N (DTCa) | RX671 (DTCb) | |--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Transfer space | <ul> <li>In short-address mode: 16 MB (Areas from 0000 0000h to 007F FFFFh and FF80 0000h to FFFF FFFFh except reserved areas)</li> <li>In full-address mode: 4 GB (Area from 0000 0000h to FFFF FFFFh except reserved areas)</li> </ul> | <ul> <li>In short-address mode: 16 MB (Areas from 0000 0000h to 007F FFFFh and FF80 0000h to FFFF FFFFh except reserved areas)</li> <li>In full-address mode: 4 GB (Area from 0000 0000h to FFFF FFFFh except reserved areas)</li> </ul> | | Data transfer units | <ul> <li>Length of a single data unit: 8, 16, or 32 bits</li> <li>Number of data units in a single block: 1 to 255 data units</li> </ul> | <ul> <li>Single data: 1 byte (8 bits), 1 word (16 bits), 1 longword (32 bits)</li> <li>Single block size: 1 to 256 data</li> </ul> | | CPU interrupt requests | <ul> <li>An interrupt request can be generated to the CPU on a DTC activation interrupt.</li> <li>An interrupt request can be generated to the CPU after a single data transfer.</li> <li>An interrupt request can be generated to the CPU after data transfer of specified volume.</li> </ul> | <ul> <li>An interrupt request can be generated to the CPU on a request source for a data transfer.</li> <li>An interrupt request can be generated to the CPU after a single data transfer.</li> <li>An interrupt request can be generated to the CPU after data transfer of specified volume.</li> </ul> | | Event link function | _ | An event link request is generated after one data transfer (for block, after one block transfer). | | Read skip | Transfer information read skip can be executed. | Reading of the transfer information can be skipped when the same transfer is repeated. | | Write-back skip | When "fixed" is selected for transfer source address or transfer destination address, write-back skip is executed. | Write-back of the transferred data that is not updated can be skipped when the address of the transfer source or destination is fixed. | | Write-back disable | _ | Allows disabling the write-back of transfer information. | | Displacement addition | | The displacement value can be added to the transfer source address (for each transfer information) | | Low power consumption function | Module stop state can be set. | Ability to transition to module stop state. | Table 2.28 Comparison of Data Transfer Controller Registers | | | RX671 (DTCb) | |---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MRA WBDIS | _ | Write-back disable bit | | MRB SQEND | _ | Sequence transfer end bit | | INDX | _ | Index table reference bit | | MRC — | _ | DTC mode register C | | CRA CRAL CRAH | DTC transfer count register A | DTC transfer count register A | | | Block transfer mode (MRA.MD[1:0] bits = 10b) The CRAH register specifies the block size and the CRAL register functions as an 8-bit block size counter. The number of transfers is one when the setting is 01h and 255 when it is FFh. Setting a value of 00h is prohibited. The CRAL register is decremented (-1) at each data transfer; when it reaches 00h, the value of the CRAH register is transferred to the | Block transfer mode (MRA.MD[1:0] bits = 10b) The CRAH register specifies the block size and the CRAL register functions as an 8-bit block size counter. The number of transfers is one when the setting is 01h, 255 when it is FFh, and 256 when it is 00h. The CRAL register is decremented (-1) at each data transfer; when it reaches 00h, the value of the CRAH register is reloaded in the | | DTCVBR — | CRAL register. DTC vector base register (b31 to b0) The upper 4 bits (b31 to b28) are ignored, and the address of this register is extended by the value specified in b27. The value of the lower 12 bits (b11 to b0) is always 0 and writing to these bits has no effect. | CRAL register. DTC vector base register (b31 to b0) Writes to the upper 4 bits are ignored, and the address of the register is extended by the value specified in b27. In addition, the lower 10 bits are reserved, and their value is fixed at 0. The write value of these bits should be 0. The ranges 0000 0000h to 07FF FC00h and F800 0000h to FFFF FC00h can be set in 1 KB units. | | DTCIBR — | _ | DTC index table base register | | DTCOR — | _ | DTC operation register | | DTCSQE — | | DTC sequence transfer enable register | | DTCDISP — | _ | DTC address displacement register | #### 2.16 I/O Ports Table 2.29 is a comparative overview of I/O ports of 145-pin and 144-pin products, Table 2.30 is comparative overview of I/O ports of 100-pin products, Table 2.31 is comparison of I/O port functions, and Table 2.32 is a comparison of I/O port registers. Table 2.29 Comparative Overview of I/O Ports on 145-Pin and 144-Pin Packages | Port Symbol | RX62N (145-Pin, 144-Pin) | RX671 (145-Pin, 144-Pin) | |-------------|--------------------------|--------------------------| | PORT0 | P00 to P03, P05, P07 | P00 to P03, P05, P07 | | PORT1 | P12 to P17 | P12 to P17 | | PORT2 | P20 to P27 | P20 to P27 | | PORT3 | P30 to P34 | P30 to P37 | | PORT4 | P40 to P47 | P40 to P47 | | PORT5 | P50 to P52, P54 to P56 | P50 to P56 | | PORT6 | P60 to P67 | P60 to P67 | | PORT7 | P70 to P77 | P70 to P77*1 | | PORT8 | P80 to P83 | P80 to P83, P86, P87 | | PORT9 | P90 to P93 | P90 to P93 | | PORTA | PA0 to PA7 | PA0 to PA7 | | PORTB | PB0 to PB7 | PB0 to PB7 | | PORTC | PC0 to PC7 | PC0 to PC7 | | PORTD | PD0 to PD7 | PD0 to PD7 | | PORTE | PE0 to PE7 | PE0 to PE7 | | PORTF | _ | PF5 | | PORTH | _ | PH1, PH2 | | PORTJ | _ | PJ3, PJ5 | Note: 1. The 145-pin TFLGA (0.65 mm pitch) product does not have pins P71 and P72. Table 2.30 Comparative Overview of I/O Ports on 100-Pin Packages | Port Symbol | RX62N (100-Pin) | RX671 (100-Pin) | |-------------|----------------------|-----------------| | PORT0 | P05, P07 | P05, P07 | | PORT1 | P12 to P14, P16 | P12 to P17 | | PORT2 | P20 to P27 | P20 to P27 | | PORT3 | P30 to P34 | P30 to P37 | | PORT4 | P40 to P47 | P40 to P47 | | PORT5 | P50 to P52, P54, P55 | P50 to P55 | | PORTA | PA0 to PA7 | PA0 to PA7 | | PORTB | PB0 to PB7 | PB0 to PB7 | | PORTC | PC0 to PC7 | PC0 to PC7 | | PORTD | PD0 to PD7 | PD0 to PD7 | | PORTE | PE0 to PE7 | PE0 to PE7 | | PORTH | _ | PH1, PH2 | | PORTJ | _ | PJ3 | Table 2.31 Comparison of I/O Port Functions | Item | Port Symbol | RX62N | RX671 | |------------------------|-------------|----------------------|----------------------| | Input pull-up function | PORT0 | _ | P00 to P03, P05, P07 | | | PORT1 | _ | P12 to P17 | | | PORT2 | _ | P20 to P27 | | | PORT3 | _ | P30 to P34, P36, P37 | | | PORT4 | _ | P40 to P47 | | | PORT5 | _ | P50 to P56 | | | PORT6 | _ | P60 to P67 | | | PORT7 | _ | P70 to P77 | | | PORT8 | _ | P80 to P83, P86, P87 | | | PORT9 | P90 to P97 | P90 to P93 | | | PORTA | PA0 to PA7 | PA0 to PA7 | | | PORTB | PB0 to PB7 | PB0 to PB7 | | | PORTC | PC0 to PC7 | PC0 to PC7 | | | PORTD | PD0 to PD7 | PD0 to PD7 | | | PORTE | PE0 to PE7 | PE0 to PE7 | | | PORTF | _ | PF5 | | | PORTG | PG0 to PG7 | _ | | | PORTH | _ | PH1, PH2 | | | PORTJ | _ | PJ3, PJ5 | | Open-drain output | PORT0 | P00 to P03, P05, P07 | P00 to P03, P05, P07 | | function | PORT1 | P10 to P17 | P12 to P17 | | | PORT2 | P20 to P27 | P20 to P27 | | | PORT3 | P30 to P34 | P30 to P34, P36, P37 | | | PORT4 | _ | P40 to P47 | | | PORT5 | _ | P50 to P56 | | | PORT6 | _ | P60 to P67 | | | PORT7 | _ | P70 to P77 | | | PORT8 | _ | P80 to P83, P86, P87 | | | PORT9 | _ | P90 to P93 | | | PORTA | _ | PA0 to PA7 | | | PORTB | _ | PB0 to PB7 | | | PORTC | PC0 to PC7 | PC0 to PC7 | | | PORTD | _ | PD0 to PD7 | | | PORTE | _ | PE0 to PE7 | | | PORTF | _ | PF5 | | | PORTH | _ | PH1, PH2 | | | PORTJ | _ | PJ3, PJ5 | | Drive capacity | PORT0 | _ | P00 to P03, P05, P07 | | switching function | PORT1 | _ | P12 to P17 | | | PORT2 | _ | P20 to P27 | | | PORT3 | _ | P30 to P34, P36, P37 | | | PORT4 | | P40 to P47 | | | PORT5 | _ | P50 to P56 | | | PORT6 | _ | P60 to P67 | | | PORT7 | | P70 to P77 | | | PORT8 | | P80 to P83, P86, P87 | | | PORT9 | _ | P90 to P93 | | | PORTA | _ | PA0 to PA7 | | | PORTB | _ | PB0 to PB7 | | Item | Port Symbol | RX62N | RX671 | |--------------------|-------------|--------------------|------------| | Drive capacity | PORTC | _ | PC0 to PC7 | | switching function | PORTD | _ | PD0 to PD7 | | | PORTE | _ | PE0 to PE7 | | | PORTF | _ | PF5 | | | PORTH | _ | PH1, PH2 | | | PORTJ | _ | PJ3, PJ5 | | 5 V tolerant | PORT0 | P00, P01, P02, P07 | P07 | | | PORT1 | P12, P13, P16, P17 | P12 to P17 | | | PORT2 | P20, P21 | P20, P21 | | | PORT3 | P33 | P30 to P33 | | | PORT6 | _ | P67 | | | PORT7 | _ | P73 | | | PORTC | _ | PC0 to PC3 | | | PORTJ | _ | PJ3 | Table 2.32 Comparison of I/O Port Registers | Register | Bit | RX62N | RX671 | |--------------|-------------|------------------------------------|------------------------------------| | DDR (RX62N) | B0 to B7 | Pn0 to Pn7 I/O select bits | Pm0 to Pm7 I/O select bits | | PDR (RX671) | | (n = 0 to 9, A to G) | (m = 0 to 9, A to F, H, J) | | DR (RX62N) | B0 to B7 | Pn0 to Pn7 output data store bits | Pm0 to Pm7 output data store bits | | PODR (RX671) | | (n = 0 to 9, A to G) | (m = 0 to 9, A to F, H, J) | | PORT (RX62N) | B0 to B7 | Pn0 to Pn7 bits | Pm0 to Pm7 bits | | PIDR (RX671) | | (n = 0 to 9, A to G) | (m = 0 to 9, A to F, H, J) | | ICR | | Input buffer control register | _ | | PMR | | _ | Port mode register | | ODR (RX62N) | B0 to B7 | Pn0 to Pn7 output type select bits | Pm0 to Pm3 and PE1 output type | | ODR0, ODR1 | (RX62N) | (n = 0 to 3, C) | select bits | | (RX671) | B0, B2, B3, | | (m = 0 to 9, A to E, H, J) | | | B4, B6 | | Pm4 to Pm7 output type select bits | | | (RX671) | | (m = 0 to 8, A to F, J) | | PCR | B0 to B7 | Pn0 input pull-up resistor control | Pm0 input pull-up resistor control | | | | bits | bits | | | | (n = 9, A to E, G) | (m = 0 to 9, A to F, H, J) | | PF0CSE | _ | Port function control register 0 | — | | PF1CSS | | Port function control register 1 | — | | PF2CSS | | Port function control register 2 | <del>-</del> | | PF3BUS | | Port function control register 3 | <u> </u> | | PF4BUS | | Port function control register 4 | _ | | PF5BUS | | Port function control register 5 | _ | | PF6BUS | | Port function control register 6 | _ | | PF7DMA | | Port function control register 7 | _ | | PF8IRQ | | Port function control register 8 | _ | | PF9IRQ | _ | Port function control register 9 | _ | | PFAADC | | Port function control register A | — | | PFBTMR | _ | Port function control register B | | | PFCMTU | _ | Port function control register C | — | | PFDMTU | | Port function control register D | — | | PFENET | | Port function control register E | _ | | PFFSCI | _ | Port function control register F | | | PFGSPI | | Port function control register G | _ | | PFHSPI | | Port function control register H | _ | | PFJCAN | | Port function control register J | | | PFKUSB | _ | Port function control register K | _ | | PFLUSB | | Port function control register L | | | PFMPOE | _ | Port function control register M | <u> </u> | | PFNPOE | _ | Port function control register N | 1_ | | DSCR | _ | _ | Drive capacity control register | | DSCR2 | | _ | Drive capacity control register 2 | | | <u> </u> | l . | | ## 2.17 Multi-Function Timer Pulse Units 2 and 3 Table 2.33 is a comparative overview of multi-function timer pulse units 2 and 3, and Table 2.34 is a comparison of multi-function timer pulse unit 2 and 3 registers. Table 2.33 Comparative Overview of Multi-Function Timer Pulse Units 2 and 3 | Item | RX62N (MTU2) | RX671 (MTU3a) | |----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pulse input/output | Max. 16 lines | Max. 28 lines | | Pulse input | 3 lines | 3 lines | | Count clocks | Seven or eight clocks for each channel (four clocks for channel 5 and channel 11) | 11 clocks for each channel<br>(14 for MTU0, 12 for MTU2, 10 for<br>MTU5, and four each for MTU1 and<br>MTU2 (when LWA = 1)) | | Available operations | <ul> <li>[Channels 0 to 4, and 6 to 10]</li> <li>Waveform output at compare match</li> <li>Input capture function</li> <li>Counter clear operation</li> <li>Simultaneous writing to multiple timer counters (TCNT)</li> <li>Simultaneous clearing by compare match or input capture</li> <li>Simultaneous register input/output by synchronous counter operation</li> <li>Up to 12-phase PWM output in combination with synchronous operation</li> <li>[Channels 0, 3, 4, 6, 9, and 10]</li> </ul> | <ul> <li>[MTU0 to MTU4, MTU6, MTU7, MTU8]</li> <li>Waveform output at compare match</li> <li>Input capture function (noise filter setting function)</li> <li>Counter clear operation</li> <li>Simultaneous writing to multiple timer counters (TCNT) (excluding MTU8)</li> <li>Simultaneous clearing by compare match or input capture (excluding MTU8)</li> <li>Simultaneous register input/output by synchronous counter operation (excluding MTU8)</li> <li>Up to 12-phase PWM output in combination with synchronous operation (excluding MTU8)</li> <li>[MMTU0, MTU3, MTU4, MTU6, MTU7,</li> </ul> | | | Ability to specify buffer operation | MTU8] Ability to specify buffer operation | | | <ul> <li>[Channels 1, 2, 7, and 8]</li> <li>Independent specification of phase counting mode</li> </ul> | <ul> <li>[MTU1, MTU2]</li> <li>Independent specification of phase counting mode</li> <li>Ability to specify 32-bit phase counting mode linked to MTU1 or MTU2 (when TMDR3.LWA = 1)</li> </ul> | | | Cascade connection operation [Channels 3, 4, 9, and 10] Ability to produce six-phase waveform output, including three phases each for positive and negative complementary PWM or reset PWM output, by interlocking operation | <ul> <li>Cascade connection operation</li> <li>[MTU3, MTU4, MTU6, MTU7]</li> <li>Ability to produce 12-phase waveform output, comprising six phases each of positive and negative output, in complementary PWM or reset PWM mode, through linked operation of MTU3 or MTU4 and MTU6 or MTU7</li> <li>In complementary PWM mode, ability to transfer data from the buffer register to a temporary register at peaks or troughs of the timer counter or when writes to the buffer register (MTU4.TGRD or MTU7.TGRD) occur</li> <li>Ability to specify double buffer function in complementary PWM mode</li> </ul> | | Item | RX62N (MTU2) | RX671 (MTU3a) | |--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Available | [Channels 0, 3, 4, 6, 9, and 10] | [MTU3, MTU4] | | operations | Ability to specify the AC synchronous motor (brushless DC motor) drive mode using complementary PWM or reset PWM and to select two types (chopping or level) of waveform output | Through linked operation with MTU0, ability to specify the AC synchronous motor (brushless DC motor) drive mode using complementary PWM or reset PWM and to select two types (chopping or level) of waveform output | | | [Channels 5 and 11] Dead time compensation counter | [MTU5] Can be used as a dead time compensation counter. | | | | [MTU0/MTU5, MTU1, MTU2, MTU8] Ability to use the MTU1 and MTU2 in combination and specify 32-bit phase counting mode linked to the MTU0 or MTU5 and MTU8 | | Interrupt skipping function | <ul> <li>Interrupts at counter peak or trough</li> <li>A/D converter conversion start trigger<br/>skipping function</li> </ul> | Ability to skip interrupts at counter peak or trough and A/D converter conversion start triggers in complementary PWM mode | | Interrupt sources | 28 sources | 43 sources | | Buffer operation | Automatic transfer of register data | Automatic transfer of register data (transfer from buffer register to timer register) | | Trigger generation | <ul> <li>Ability to generate programmable pulse generator (PPG) output triggers</li> <li>Ability to generate A/D converter start trigger</li> </ul> | Ability to generate A/D converter start trigger Ability to start A/D conversion at user-specified timing using A/D conversion start request delay function, and ability to synchronize operation with PWM output Ability to transition to module standard. | | Low power consumption function | Each unit can be placed in a module stop state. | Ability to transition to module stop state | Table 2.34 Comparison of Multi-Function Timer Pulse Unit 2 and 3 Registers | Register | Bit | RX62N (MTU2) | RX671 (MTU <mark>3a</mark> ) | |----------|-----------|-----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------| | MTU7.TCR | CCLR[2:0] | Counter clear source select bits | Counter clear source select bits | | MTU8.TCR | | | | | | | b7 b5 | b7 b5 | | | | 0 0 0: TCNT clearing disabled | 0 0 0: TCNT clearing disabled | | | | 0 0 1: TCNT cleared by TGRA | 0 0 1: TCNT cleared by TGRA | | | | compare match/input capture | compare match/input<br>capture | | | | 0 1 0: TCNT cleared by TGRB compare match/input capture | 0 1 0: TCNT cleared by TGRB compare match/input capture | | | | 0 1 1: TCNT cleared by counter clearing in another channel performing synchronous | 0 1 1: TCNT cleared by counter clearing in another channel performing synchronous | | | | clearing/synchronous operation | clearing/synchronous operation | | | | | 1 0 0: TCNT clearing disabled | | | | | 1 0 1: TCNT cleared by TGRC compare match/input capture | | | | | 1 1 0: TCNT cleared by TGRD compare match/input capture | | | | | 1 1 1: TCNT cleared by counter clearing in another channel performing synchronous clearing/synchronous operation | | MTU6.TCR | TPSC[2:0] | Time prescaler select bits | Counter clear source select bits | | | | b2 b0 | b2 b0 | | | | 0 0 0: Internal clock: counts on PCLK/1 | 0 0 0: Internal clock: counts on PCLKA/1 | | | | 0 0 1: Internal clock: counts on PCLK/4 | 0 0 1: Internal clock: counts on PCLKA/4 | | | | 0 1 0: Internal clock: counts on PCLK/16 | 0 1 0: Internal clock: counts on PCLKA/16 | | | | 0 1 1: Internal clock: counts on PCLK/64 | 0 1 1: Internal clock: counts on PCLKA/64 | | | | 1 0 0: External clock: counts on<br>MTCLKn pin input<br>(n = A or E) | 1 0 0: Internal clock: counts on PCLKA/256 | | | | 1 0 1: External clock: counts on MTCLKn pin input (n = B or F) | 1 0 1: Internal clock: counts on PCLKA/1024 | | | | 1 1 0: External clock: counts on MTCLKn pin input (n = C or G) | 1 1 0: External clock: counts on MTCLKA pin input | | | | 1 1 1: External clock: counts on MTCLKn pin input (n = D or H) | 1 1 1: External clock: counts on MTCLKB pin input | | Register | Bit | RX62N (MTU2) | RX671 (MTU <mark>3a</mark> ) | |----------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MTU7.TCR | TPSC[2:0] | Time prescaler select bits | Counter clear source select bits | | | | b2 b0 0 0 0: Internal clock: counts on PCLK/1 0 0 1: Internal clock: counts on PCLK/4 0 1 0: Internal clock: counts on PCLK/16 0 1 1: Internal clock: counts on | b2 b0 0 0 0: Internal clock: counts on PCLKA/1 0 0 1: Internal clock: counts on PCLKA/4 0 1 0: Internal clock: counts on PCLKA/16 0 1 1: Internal clock: counts on | | | | PCLK/64 1 0 0: External clock: counts on MTCLKn pin input (n = A or E) 1 0 1: External clock: counts on MTCLKn pin input | PCLKA/64 1 0 0: Internal clock: counts on PCLKA/256 1 0 1: Internal clock: counts on PCLKA/1024 | | | | (n = B or F) 1 1 0: Internal clock: counts on PCLK/256 1 1 1: Counts on TCNTn overflow/underflow (n = 8) | 1 1 0: External clock: counts on MTCLKA pin input 1 1 1: External clock: counts on MTCLKB pin input | | MTU8.TCR | TPSC[2:0] | Time prescaler select bits | Counter clear source select bits | | | | b2 b0 0 0 0: Internal clock: counts on PCLK/1 0 0 1: Internal clock: counts on PCLK/4 0 1 0: Internal clock: counts on PCLK/16 0 1 1: Internal clock: counts on PCLK/64 1 0 0: External clock: counts on MTCLKn pin input (n = A or E) 1 0 1: External clock: counts on MTCLKn pin input (n = B or F) 1 1 0: Internal clock: counts on PCLK/256 1 1 1: Counts on TCNTn | b2 b0 0 0 0: Internal clock: counts on PCLKA/1 0 0 1: Internal clock: counts on PCLKA/4 0 1 0: Internal clock: counts on PCLKA/16 0 1 1: Internal clock: counts on PCLKA/64 1 0 0: Internal clock: counts on PCLKA/256 1 0 1: Internal clock: counts on PCLKA/1024 1 1 0: External clock: counts on MTCLKA pin input 1 1 1: External clock: counts on | | | | overflow/underflow<br>(n = 8) | MTCLKB pin input | | TCR2 | | _ | Timer control register 2 | | Register | Bit | RX62N (MTU2) | RX671 (MTU <mark>3a</mark> ) | |---------------|---------|--------------------------------|--------------------------------| | TMDR (RX62N) | MD[3:0] | Mode select bits | Mode select bits | | TMDR1 (RX671) | ' ' | | | | | | b3 b0 | b3 b0 | | | | 0 0 0 0: Normal mode | 0 0 0 0: Normal mode | | | | 0 0 0 1: Setting prohibited. | 0 0 0 1: Setting prohibited. | | | | 0 0 1 0: PWM mode 1 | 0 0 1 0: PWM mode 1 | | | | 0 0 1 1: PWM mode 2 | 0 0 1 1: PWM mode 2 | | | | 0 1 0 0: Phase counting mode 1 | 0 1 0 0: Phase counting mode 1 | | | | 0 1 0 1: Phase counting mode 2 | 0 1 0 1: Phase counting mode 2 | | | | 0 1 1 0: Phase counting mode 3 | 0 1 1 0: Phase counting mode 3 | | | | 0 1 1 1: Phase counting mode 4 | 0 1 1 1: Phase counting mode 4 | | | | 1 0 0 0: Reset-synchronized | 1 0 0 0: Reset-synchronized | | | | PWM mode | PWM mode | | | | 1 0 0 1: Setting prohibited. | 1 0 0 1: Phase counting mode 5 | | | | 1 0 1 x: Setting prohibited. | 1 0 1 x: Setting prohibited. | | | | 1 1 0 0: Setting prohibited. | 1 1 0 0: Setting prohibited. | | | | 1 1 0 1: Complementary PWM | 1 1 0 1: Complementary PWM | | | | mode 1 | mode 1 | | | | (transfer at crest) | (transfer at crest) | | | | 1 1 1 0: Complementary PWM | 1 1 1 0: Complementary PWM | | | | mode 2 | mode 2 | | | | (transfer at trough) | (transfer at trough) | | | | 1 1 1 1: Complementary PWM | 1 1 1 1: Complementary PWM | | | | mode 3 | mode 3 | | | | (transfer at crest and | (transfer at crest and | | TMDDOA | | trough) | trough) | | TMDR2A | | | Timer mode register 2 | | TMDR2B | | | Time on more the manifestant 2 | | TMDR3 | | <del></del> | Timer mode register 3 | | Register | Bit | RX62N (MTU2) | RX671 (MTU <mark>3a</mark> ) | |------------|----------|-----------------------------------------|-----------------------------------------| | MTU0.TIORH | IOA[3:0] | I/O control A bits | I/O control A bits | | | | | | | | | b3 b0 | b3 b0 | | | | 0 0 0 0: Output prohibited. | 0 0 0 0: Output prohibited. | | | | 0 0 0 1: Initial output is low, low | 0 0 0 1: Initial output is low, low | | | | output at compare match. | output at compare match. | | | | 0 0 1 0: Initial output is low, high | 0 0 1 0: Initial output is low, high | | | | output at compare match. | output at compare match. | | | | 0 0 1 1: Initial output is low, | 0 0 1 1: Initial output is low, | | | | toggle output at compare | toggle output at compare | | | | match. | match. | | | | 0 1 0 0: Output prohibited. | 0 1 0 0: Output prohibited. | | | | 0 1 0 1: Initial output is high, low | 0 1 0 1: Initial output is high, low | | | | output at compare match. | output at compare match. | | | | 0 1 1 0: Initial output is high, high | 0 1 1 0: Initial output is high, high | | | | output at compare match. | output at compare match. | | | | 0 1 1 1: Initial output is high, | 0 1 1 1: Initial output is high, | | | | toggle output at compare match. | toggle output at compare match. | | | | 1 0 0 0: Input capture at rising | 1 0 0 0: Input capture at rising | | | | edge. | edge. | | | | 1 0 0 1: Input capture at falling edge. | 1 0 0 1: Input capture at falling edge. | | | | 1 0 1 x: Input capture at both edges. | 1 0 1 x: Input capture at both edges. | | | | 1 1 x x: Capture input source is | 1 1 0 0: Capture input source is | | | | MTU1/count clock. Input | MTU1/count clock | | | | capture at MTU1.TCNT | MTU1.TCNT (LWA = 0) | | | | up-count/down-count. | or input capture at | | | | | MTU1.TCNTLW (LWA = | | | | | 1) up-count/down-count. | | | | | 1 1 1 x: Input capture at | | | | | occurrence of | | | | | MTU8.TGRC compare | | | | | match. | | Register | Bit | RX62N (MTU2) | RX671 (MTU <mark>3a</mark> ) | |------------|----------|-------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------| | MTU6.TIORH | IOA[3:0] | I/O control A bits (b3 to b0) | I/O control A bits (b3 to b0) | | | IOB[3:0] | I/O control B bits (b7 to b4) | I/O control B bits (b7 to b4) | | | | | | | | | b3 b0 | b3 b0 | | | | 0 0 0 0: Output prohibited. | 0 0 0 0: Output prohibited. | | | | 0 0 0 1: Initial output is low, low output at compare match. | 0 0 0 1: Initial output is low, low output at compare match. | | | | 0 0 1 0: Initial output is low, high output at compare match. | 0 0 1 0: Initial output is low, high output at compare match. | | | | 0 0 1 1: Initial output is low, toggle output at compare match. | 0 0 1 1: Initial output is low, toggle output at compare match. | | | | 0 1 0 0: Output prohibited. | 0 1 0 0: Output prohibited. | | | | 0 1 0 1: Initial output is high, low output at compare match. | 0 1 0 1: Initial output is high, low output at compare match. | | | | 0 1 1 0: Initial output is high, high output at compare match. | 0 1 1 0: Initial output is high, high output at compare match. | | | | 0 1 1 1: Initial output is high, toggle output at compare match. | 0 1 1 1: Initial output is high, toggle output at compare match. | | | | 1 0 0 0: Input capture at rising edge. | 1 x 0 0: Input capture at rising edge. | | | | 1 0 0 1: Input capture at falling edge. | 1 x 0 1: Input capture at falling edge. | | | | 1 0 1 x: Input capture at both edges. | 1 x 1 x: Input capture at both edges. | | | | 1 1 x x: Capture input source is<br>MTU7/count clock. Input<br>capture at MTU7.TCNT<br>up-count/down-count. | | | Register | Bit | RX62N (MTU2) | RX671 (MTU3a) | |------------|----------|------------------------------------------------------------------|------------------------------------------------------------------| | MTU7.TIORH | IOA[3:0] | I/O control A bits (b3 to b0) | I/O control A bits (b3 to b0) | | | IOB[3:0] | I/O control B bits (b7 to b4) | I/O control B bits (b7 to b4) | | | | | | | | | b3 b0 | b3 b0 | | | | 0 0 0 0: Output prohibited. | 0 0 0 0: Output prohibited. | | | | 0 0 0 1: Initial output is low, low output at compare match. | 0 0 0 1: Initial output is low, low output at compare match. | | | | 0 0 1 0: Initial output is low, high | 0 0 1 0: Initial output is low, high | | | | output at compare match. | output at compare match. | | | | 0 0 1 1: Initial output is low, | 0 0 1 1: Initial output is low, | | | | toggle output at compare match. | toggle output at compare match. | | | | 0 1 0 0: Output prohibited. | 0 1 0 0: Output prohibited. | | | | 0 1 0 1: Initial output is high, low output at compare match. | 0 1 0 1: Initial output is high, low output at compare match. | | | | 0 1 1 0: Initial output is high, high output at compare match. | 0 1 1 0: Initial output is high, high output at compare match. | | | | 0 1 1 1: Initial output is high, toggle output at compare match. | 0 1 1 1: Initial output is high, toggle output at compare match. | | | | 1 0 0 0: Input capture at rising edge. | 1 x 0 0: Input capture at rising edge. | | | | 1 0 0 1: Input capture at falling edge. | 1 x 0 1: Input capture at falling edge. | | | | 1 0 1 x: Input capture at both edges. | 1 x 1 x: Input capture at both edges. | | | | 1 1 x x: Input capture at occurrence of | | | | | MTU6.TGRC compare match/input capture | | | Register | Bit | RX62N (MTU2) | RX671 (MTU <mark>3a</mark> ) | |-----------|----------|---------------------------------------|---------------------------------------| | MTU1.TIOR | IOB[3:0] | I/O control B bits | I/O control B bits | | | | | | | | | b7 b4 | b7 b4 | | | | 0 0 0 0: Output prohibited. | 0 0 0 0: Output prohibited. | | | | 0 0 0 1: Initial output is low, low | 0 0 0 1: Initial output is low, low | | | | output at compare match. | output at compare match. | | | | 0 0 1 0: Initial output is low, high | 0 0 1 0: Initial output is low, high | | | | output at compare match. | output at compare match. | | | | 0 0 1 1: Initial output is low, | 0 0 1 1: Initial output is low, | | | | toggle output at compare | toggle output at compare | | | | match. | match. | | | | 0 1 0 0: Output prohibited. | 0 1 0 0: Output prohibited. | | | | 0 1 0 1: Initial output is high, low | 0 1 0 1: Initial output is high, low | | | | output at compare match. | output at compare match. | | | | 0 1 1 0: Initial output is high, high | 0 1 1 0: Initial output is high, high | | | | output at compare match. | output at compare match. | | | | 0 1 1 1: Initial output is high, | 0 1 1 1: Initial output is high, | | | | toggle output at compare match. | toggle output at compare match. | | | | 1 0 0 0: Input capture at rising | 1 0 0 0: Input capture at rising | | | | edge. | edge. | | | | 1 0 0 1: Input capture at falling | 1 0 0 1: Input capture at falling | | | | edge. | edge. | | | | 1 0 1 x: Input capture at both | 1 0 1 x: Input capture at both | | | | edges. | edges. | | | | 11 x x: Input capture at | 1 1 0 0: Input capture at | | | | occurrence of | occurrence of | | | | MTU0.TGRC compare | MTU0.TGRC compare | | | | match/input capture | match/input capture | | | | | 1 1 1 x: Input capture at | | | | | occurrence of | | | | | MTU8.TGRC compare | | 1 | | | match. | | Register | Bit | RX62N (MTU2) | RX671 (MTU <mark>3a</mark> ) | |------------|----------|------------------------------------------------------------------|------------------------------------------------------------------| | MTU8.TIORH | IOB[3:0] | I/O control B bits | I/O control B bits | | | | | | | | | b7 b4 | b7 b4 | | | | 0 0 0 0: Output prohibited. | 0 0 0 0: Output prohibited. | | | | 0 0 0 1: Initial output is low, low output at compare match. | 0 0 0 1: Initial output is low, low output at compare match. | | | | 0 0 1 0: Initial output is low, high output at compare match. | 0 0 1 0: Initial output is low, high output at compare match. | | | | 0 0 1 1: Initial output is low, | 0 0 1 1: Initial output is low, | | | | toggle output at compare match. | toggle output at compare match. | | | | 0 1 0 0: Output prohibited. | 0 1 0 0: Output prohibited. | | | | 0 1 0 1: Initial output is high, low output at compare match. | 0 1 0 1: Initial output is high, low output at compare match. | | | | 0 1 1 0: Initial output is high, high output at compare match. | 0 1 1 0: Initial output is high, high output at compare match. | | | | 0 1 1 1: Initial output is high, toggle output at compare match. | 0 1 1 1: Initial output is high, toggle output at compare match. | | | | 1 x 0 0: Input capture at rising edge. | 1 0 0 0: Input capture at rising edge. | | | | 1 x 0 1: Input capture at falling edge. | 1 0 0 1: Input capture at falling edge. | | | | 1 x 1 x: Input capture at both edges. | 1 0 1 x: Input capture at both edges. | | | | | 1 1 x x: Capture input source is<br>MTU1/count clock | | | | | MTU1.TCNT (LWA = 0) | | | | | or input capture at | | | | | MTU1.TCNTLW (LWA = | | | | | 1) up-count/down-count. | | Register | Bit | RX62N (MTU2) | RX671 (MTU <mark>3a</mark> ) | |------------|----------|-------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------| | MTU6.TIORL | IOC[3:0] | I/O control C bits (b3 to b0) | I/O control C bits (b3 to b0) | | | IOD[3:0] | I/O control D bits (b7 to b4) | I/O control D bits (b7 to b4) | | | | | | | | | b3 b0 | b3 b0 | | | | 0 0 0 0: Output prohibited. | 0 0 0 0: Output prohibited. | | | | 0 0 0 1: Initial output is low, low output at compare match. | 0 0 0 1: Initial output is low, low output at compare match. | | | | 0 0 1 0: Initial output is low, high output at compare match. | 0 0 1 0: Initial output is low, high output at compare match. | | | | 0 0 1 1: Initial output is low, toggle output at compare match. | 0 0 1 1: Initial output is low, toggle output at compare match. | | | | 0 1 0 0: Output prohibited. | 0 1 0 0: Output prohibited. | | | | 0 1 0 1: Initial output is high, low output at compare match. | 0 1 0 1: Initial output is high, low output at compare match. | | | | 0 1 1 0: Initial output is high, high output at compare match. | 0 1 1 0: Initial output is high, high output at compare match. | | | | 0 1 1 1: Initial output is high, toggle output at compare match. | 0 1 1 1: Initial output is high, toggle output at compare match. | | | | 1 0 0 0: Input capture at rising edge. | 1 x 0 0: Input capture at rising edge. | | | | 1 0 0 1: Input capture at falling edge. | 1 x 0 1: Input capture at falling edge. | | | | 1 0 1 x: Input capture at both edges. | 1 x 1 x: Input capture at both edges. | | | | 1 1 x x: Capture input source is<br>MTU7/count clock. Input<br>capture at MTU7.TCNT<br>up-count/down-count. | | | Register | Bit | RX62N (MTU2) | RX671 (MTU <mark>3a</mark> ) | |----------|----------|--------------------------------------------------------|--------------------------------------------------------| | TIORU | IOC[4:0] | I/O control C bits | I/O control C bits | | TIORV | | | | | TIORW | | b4 b0 | b4 b0 | | | | 0 0 0 0 0: Compare match | 0 0 0 0 0: No function | | | | 0 0 0 0 1: Setting prohibited. | 0 0 0 0 1: Setting prohibited. | | | | 0 0 0 1 x: Setting prohibited. | 0 0 0 1 x: Setting prohibited. | | | | 0 0 1 x x: Setting prohibited. | 0 0 1 x x: Setting prohibited. | | | | 0 1 x x x: Setting prohibited. | 0 1 x x x: Setting prohibited. | | | | 1 0 0 0 0: Setting prohibited. | 1 0 0 0 0: Setting prohibited. | | | | 1 0 0 0 1: Input capture at rising edge. | 1 0 0 0 1: Input capture at rising edge. | | | | 1 0 0 1 0: Input capture at falling edge. | 1 0 0 1 0: Input capture at falling edge. | | | | 1 0 0 1 1: Input capture at both edges. | 1 0 0 1 1: Input capture at both edges. | | | | 1 0 1 x x: Setting prohibited. | 1 0 1 x x: Input capture at | | | | | occurrence of MTU8.TGRC compare match. | | | | 1 1 0 0 0: Setting prohibited. | 1 1 0 0 0: Setting prohibited. | | | | 1 1 0 0 1: Measurement of low | 1 1 0 0 1: Measurement of low | | | | pulse width of external input signal. Capture at | pulse width of external input signal. Capture at | | | | trough in | trough in | | | | complementary PWM | complementary PWM | | | | mode. | mode. | | | | 1 1 0 1 0: Measurement of low | 1 1 0 1 0: Measurement of low | | | | pulse width of external | pulse width of external | | | | input signal. Capture at | input signal. Capture at | | | | crest in complementary PWM mode. | crest in complementary PWM mode. | | | | 1 1 0 1 1: Measurement of low | 1 1 0 1 1: Measurement of low | | | | pulse width of external | pulse width of external | | | | input signal. Capture at | input signal. Capture at | | | | crest and trough in complementary PWM | crest and trough in complementary PWM | | | | mode. | mode. | | | | 1 1 1 0 0: Setting prohibited. | 1 1 1 0 0: Setting prohibited. | | | | 1 1 1 0 1: Measurement of high | 1 1 1 0 1: Measurement of high | | | | pulse width of external | pulse width of external | | | | input signal. Capture at | input signal. Capture at | | | | trough in | trough in | | | | complementary PWM mode. | complementary PWM mode. | | | | 1 1 1 1 0: Measurement of high | 1 1 1 1 0: Measurement of high | | | | pulse width of external | pulse width of external | | | | input signal. Capture at | input signal. Capture at | | | | crest in complementary PWM mode. | crest in complementary PWM mode. | | | | 1 1 1 1 1: Measurement of high pulse width of external | 1 1 1 1 1: Measurement of high pulse width of external | | | | input signal. Capture at | input signal. Capture at | | | | crest and trough in | crest and trough in | | | | complementary PWM | complementary PWM | | | | mode. | mode. | | Register | Bit | RX62N (MTU2) | RX671 (MTU <mark>3a</mark> ) | |----------------------------|------------------|-------------------------------------------|------------------------------------| | MTU0.TIER2 | TTGE2 | <u> </u> | A/D conversion start request | | | | | enable 2 bit | | MTU8.TCNT | | Timer counter | Timer counter | | | | TCNT is a 16-bit register. | TCNT is a 32-bit register. | | MTU8.TGR | _ | Timer general register | Timer general register | | | | TGR is a 16-bit register. | TGR is a 32-bit register. | | MTUA.TSTR | CST8 | | Counter start 8 bit | | (RX62N) | | | | | TSTRA (RX671) | | | | | MTUB.TSTR | CST0 | Counter start 0 bit (b0) | Counter start 6 bit (b6) | | (RX62N) | (RX62N) | | | | TSTRB (RX671) | CST6 | | | | | (RX671) | Country start 4 bit (b4) | O | | | CST1<br>(RX62N) | Counter start 1 bit (b1) | Counter start 7 bit (b7) | | | CST7 | | | | | (RX671) | | | | | CST2 | Counter start 2 bit | _ | | | CST3 | Counter start 3 bit | _ | | | CST4 | Counter start 4 bit | _ | | MTUA.TSYR | _ | Timer synchronous register | Timer synchronous register | | (RX62N) | | | | | TSYRA (RX671) | | | | | MTUB.TSYR | SYNC0 | Timer synchronous operation 0 | Timer synchronous operation 6 | | (RX62N) | (RX62N) | bit (b0) | bit (b6) | | TSYRB (RX671) | SYNC6<br>(RX671) | | | | | SYNC1 | Timer synchronous operation 1 | Timer synchronous operation 7 | | | (RX62N) | bit (b1) | bit (b7) | | | SYNC7 | | | | | (RX671) | | | | | SYNC2 | Timer synchronous operation 2 bit | _ | | | SYNC3 | Timer synchronous operation 3 | | | | SYNC4 | bit Timer synchronous operation 4 | | | | | Timer synchronous operation 4 bit | | | TRWER (RX62N) TRWERA,TRWER | RWE | Timer read/write enable register | Timer read/write enable register | | B (RX671) | | The TRWER register enables or | The TRWERA register enables or | | | | disables access to the registers | disables access to the registers | | | | and counters that have write- | and counters that have write- | | | | protection against accidental | protection against accidental | | | | modification on channels 3, 4, 9, and 10. | modification on the MTU3 and MTU4. | | | | | The TRWERB register enables or | | | | | disables access to the registers | | | | | and counters that have write- | | | | | protection against accidental | | | | | modification on the MTU6 and MTU7. | | | | | IVI I U / | | Register | Bit | RX62N (MTU2) | RX671 (MTU <mark>3a</mark> ) | |---------------------|-----|-------------------------------------|-------------------------------------------------------------| | TOER | | Timer output master enable register | _ | | TOERA, TOERB | | | Timer output master enable | | , | | | register | | TOCR1 | _ | Timer output control register 1 | _ | | TOCR1A, TOCR1B | _ | _ | Timer output control register 1 | | TOCR2 | | Timer output control register 2 | _ | | TOCR2A, TOCR2B | | _ | Timer output control register 2 | | TOLBR | _ | Timer output level buffer register | _ | | TOLBRA, TOLBRB | | _ | Timer output level buffer register | | TGCR (RX62N) | _ | Timer gate control register | Timer gate control register A | | TGCRA (RX671) | | | | | TCNTS | | Timer subcounter | _ | | TCNTSA, TCNTSB | | _ | Timer subcounter | | TDDR | | Timer dead time data register | _ | | TDDRA, TDDRB | | _ | Timer dead time data register | | TCDR | | Timer cycle data register | _ | | TCDRA, TCDRB | | _ | Timer cycle data register | | TCBR | | Timer cycle buffer register | _ | | TCBRA, TCBRB | | _ | Timer cycle buffer register | | TITCR (RX62N) | | Timer interrupt skipping set | Timer interrupt skipping set | | TITCR1A (RX671) | | register | register 1 | | TITCR1B | _ | _ | Timer interrupt skipping set register 1 | | TITCR2A,<br>TITCR2B | | _ | Timer interrupt skipping set register 2 | | TITCNT (RX62N) | | Timer interrupt skipping counter | Timer interrupt skipping counter 1 | | TITCNT1A (RX671) | | | | | TITCNT1B | _ | _ | Timer interrupt skipping counter 1 | | TITCNT2A, | | _ | Timer interrupt skipping counter 2 | | TITCNT2B | | | | | TBTER | _ | Timer buffer transfer set register | _ | | TBTERA, TBTERB | | _ | Timer buffer transfer set register | | TDER | | Timer dead time enable register | _ | | TDERA, TDERB | | _ | Timer dead time enable register | | TWCR | _ | Timer waveform control register | _ | | TWCRA, TWCRB | | _ | Timer waveform control register | | TSYCR | _ | _ | Timer synchronous clear register | | TCNTLW | _ | _ | Timer longword counter | | TGRALW | _ | _ | Timer longword general register | | TGRBLW | | | | | TCSYSTR | _ | _ | Timer counter synchronous start register | | NFCRn | | _ | Noise filter control register n<br>(n = 0 to 4, 6, 7, 8, C) | | NFCR5 | _ | _ | Noise filter control register 5 | | TITMRA | | _ | Timer interrupt skipping mode | | TITMRB | | | register | | | L | <u> </u> | - 3 | # 2.18 Port Output Enable 2 and 3 Table 2.35 is a comparative overview of port output enable 2 and 3, and Table 2.36 is a comparison of port output enable 2 and 3 registers. Table 2.35 Comparative Overview of Port Output Enable 2 and 3 | Item | RX62N (POE2) | RX671 (POE <mark>3a</mark> ) | |-----------------------------------------|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------| | Pin status while | High-impedance | High-impedance | | output is disabled | | | | High-impedance | MTU output pins | MTU output pins | | control target pins | — MTU0 pin | — MTU0 pin | | | (MTIOC0A, MTIOC0B, MTIOC0C, MTIOC0D) | (MTIOC0A, MTIOC0B, MTIOC0C, MTIOC0D) | | | — MTU3 pin | — MTU3 pin | | | (MTIOC3B, MTIOC3D) | (MTIOC3B, MTIOC3D) | | | — MTU4 pin | — MTU4 pin | | | (MTIOC4A, MTIOC4B, MTIOC4C, MTIOC4D) | (MTIOC4A, MTIOC4B, MTIOC4C, MTIOC4D) | | | — MTU6 pin | — MTU6 pin | | | (MTIOC6A, MTIOC6B, MTIOC6C, MTIOC6D) | (MTIOC6B, MTIOC6D) | | | | — MTU7 pin | | | | (MTIOC7A, MTIOC7B, MTIOC7C, MTIOC7D) | | | — MTU9 pin<br>(MTIOC9B, MTIOC9D) | | | | — MTU10 pin | | | | (MTIOC10A, MTIOC10B, | | | | MTIOC10C, MTIOC10D) | | | Conditions for | Input pin changes | Input pin changes | | generating<br>high-impedance<br>request | When signal input occurs on pin POE0# to POE9#. | When signal input occurs on pin POE0#, POE4#, POE8#, POE10#, or POE11# | | | Short circuit of output pins: | Short circuit of output pins: | | | A match (short circuit) of signal levels | A match (short circuit) of signal levels | | | lasting one or more cycles on one of the combinations of pins listed below | lasting one or more cycles on one of the combinations of pins listed below | | | [MTU complementary PWM output pins] | [MTU complementary PWM output pins] | | | — MTIOC3B-A and MTIOC3D-A | — MTIOC3B and MTIOC3D | | | <ul><li>— MTIOC3B-B and MTIOC3D-B</li><li>— MTIOC4A-A and MTIOC4C-A</li></ul> | — MTIOC4A and MTIOC4C | | | — MTIOC4A-B and MTIOC4C-B | | | | <ul><li>— MTIOC4B-A and MTIOC4D-A</li><li>— MTIOC4B-B and MTIOC4D-B</li></ul> | — MTIOC4B and MTIOC4D | | | | — MTIOC6B and MTIOC6D | | | | — MTIOC7A and MTIOC7C | | | | — MTIOC7B and MTIOC7D | | | — MTIOC9B and MTIOC9D | | | | — MTIOC10A and MTIOC10C | | | | — MTIOC10B and MTIOC10D | Making of SDOED register cetting | | | Making of SPOER register setting Detection of standard assillation on | <ul><li>Making of SPOER register setting</li><li>Detection of stopped oscillation on</li></ul> | | | Detection of stopped oscillation on<br>main clock oscillator | main clock oscillator | | Item | RX62N (POE2) | RX671 (POE3a) | |-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Functions | Falling edge detection or PCLK/8 × 16, PCLK/16 × 16, or PCLK/128 × 16 low-level sampling can be specified for input pins POE0# to POE9#. | Falling-edge detection or sampling of<br>the low level 16 times at PCLK/8,<br>PCLK/16, or PCLK/128 can be set for<br>each of the POE0#, POE4#, POE8#,<br>POE10#, and POE11# input pins. | | | MTU complementary PWM output<br>pins and MTU0 or MTU6 can be<br>placed in the high-impedance state<br>by falling edge detection or low-level<br>sampling on pins POE0# to POE9#. | Output on all control target pins can<br>be placed in the high-impedance<br>state on detection of falling edges or<br>sampling of the low level on the<br>POE0#, POE4#, POE8#, POE10#,<br>and POE11# pins. | | | MTU complementary PWM output<br>pins and MTU0 or MTU6 can be<br>placed in the high-impedance state<br>when oscillation stop of the clock<br>generation circuit is detected. | Output on all control target pins can<br>be placed in the high-impedance<br>state when oscillation by the clock<br>generation circuit stops. | | | MTU pins can be placed in the high-<br>impedance state when output levels<br>of the MTU complementary PWM<br>output pins are compared and<br>simultaneous active-level output<br>continues for one cycle or more. | It is possible to compare levels output<br>on pins for complementary PWM<br>output from the MTU, and when<br>simultaneous output of the active<br>level continues for one or more<br>cycles, output on the pins can be<br>placed in the high-impedance state. | | | MTU complementary PWM output<br>pins and MTU0 or MTU6 can be<br>placed in the high-impedance state<br>by modifying the POE register<br>settings. | Output on all control target pins can<br>be placed in the high-impedance<br>state by modifying settings of POE<br>registers. | | | Interrupts can be generated by input-<br>level sampling or output-level<br>comparison results. | Interrupts can be generated in<br>response to the results of input level<br>sampling or output-level comparison. | Table 2.36 Comparison of Port Output Enable 2 and 3 Registers | Register | Bit | RX62N (POE2) | RX671 (POE <mark>3a</mark> ) | |----------|-------------------------------------------------|-------------------------------------------------|--------------------------------------------------| | ICSR1 | POE1M[1:0] | POE1 mode select bits | _ | | | POE2M[1:0] | POE2 mode select bits | _ | | | POE3M[1:0] | POE3 mode select bits | _ | | | POE1F | POE1 flag | | | | POE2F | POE2 flag | _ | | | POE3F | POE3 flag | _ | | ICSR2 | POE5M[1:0] | POE5 mode select bits | _ | | | POE6M[1:0] | POE6 mode select bits | _ | | | POE7M[1:0] | POE7 mode select bits | _ | | | POE5F | POE5 flag | _ | | | POE6F | POE6 flag | _ | | | POE7F | POE7 flag | _ | | ICSR4 | POE9M[1:0]<br>(RX62N)<br>POE10M[1:0]<br>(RX671) | POE9 mode select bits | POE10 mode select bits | | | POE9E (RX62N)<br>POE10E (RX671) | POE9 high-impedance enable bit | POE10 high-impedance enable bit | | | POE9F (RX62N)<br>POE10F (RX671) | POE9 flag | POE10 flag | | ICSR5 | _ | _ | Input level control/status register 5 | | ICSR6 | | _ | Input level control/status register 6 | | SPOER | CH34HIZ (RX62N)<br>MTUCH34HIZ<br>(RX671) | MTU3 and MTU4 output high-impedance enable bit | MTU3 and MTU4 pin high-impedance enable bit | | | CH0HIZ (RX62N)<br>MTUCH0HIZ<br>(RX671) | MTU0 output high-impedance enable bit (b1) | MTU0 pin high-impedance enable bit (b2) | | | CH910HIZ | MTU9 and MTU10 output high-impedance enable bit | _ | | | CH6HIZ (RX62N)<br>MTUCH67HIZ<br>(RX671) | MTU6 output high-impedance enable bit (b3) | MTU6 and MTU7 pin high-impedance enable bit (b1) | | POECR1 | PE0ZE (RX62N)<br>MTU0AZE (RX671) | MTIOC0A high-impedance enable bit | MTIOC0A pin high-impedance enable bit | | | PE1ZE (RX62N)<br>MTU0BZE (RX671) | MTIOC0B high-impedance enable bit | MTIOC0B pin high-impedance enable bit | | | PE2ZE (RX62N)<br>MTU0CZE (RX671) | MTIOC0C high-impedance enable bit | MTIOC0C pin high-impedance enable bit | | | PE3ZE (RX62N) | MTIOC0D high-impedance | MTIOC0D pin high-impedance | | | MTU0DZE (RX671) | enable bit | enable bit | | | PE4ZE | MTIOC6A high-impedance enable bit | _ | | | PE5ZE | MTIOC6B high-impedance enable bit | _ | | | PE6ZE | MTIOC6C high-impedance enable bit | _ | | | PE7ZE | MTIOC6D high-impedance enable bit | _ | | Register | Bit | RX62N (POE2) | RX671 (POE <mark>3a</mark> ) | |----------|--------------|----------------------------------------|-----------------------------------------------| | POECR2 | P6CZE | MTU port 6 high-impedance | _ | | | P5CZE | enable bit MTU port 5 high-impedance | | | | FSOZE | enable bit | _ | | | P4CZE | MTU port 4 high-impedance | _ | | | | enable bit | | | | P3CZEB | MTU port 3 high-impedance | - | | | D007ED | enable B bit | | | | P2CZEB | MTU port 2 high-impedance enable B bit | | | | P1CZEB | MTU port 1 high-impedance | | | | | enable B bit | | | | P3CZEA | MTU port 3 high-impedance | <u> </u> | | | D00754 | enable A bit | | | | P2CZEA | MTU port 2 high-impedance enable A bit | | | | P1CZEA | MTU port 1 high-impedance | <u> </u> | | | | enable A bit | | | | MTU7BDZE | _ | MTIOC7B/MTIOC7D pin | | | | | high-impedance enable bit | | | MTU7ACZE | _ | MTIOC7A/MTIOC7C pin | | | MTU6BDZE | | high-impedance enable bit MTIOC6B/MTIOC6D pin | | | WITOOBDZE | _ | high-impedance enable bit | | | MTU4BDZE | | MTIOC4B/MTIOC4D pin | | | | | high-impedance enable bit | | | MTU4ACZE | _ | MTIOC4A/MTIOC4C pin | | | | | high-impedance enable bit | | | MTU3BDZE | _ | MTIOC3B/MTIOC3D pin | | | | | high-impedance enable bit | | ALR1 | _ | _ | Active level register 1 | | POECR4 | | | Port output enable control register 4 | | POECR5 | <del> </del> | _ | Port output enable control | | | | | register 5 | | M0SELR1 | | _ | MTU0 pin select register 1 | | M0SELR2 | | _ | MTU0 pin select register 2 | | M3SELR | | — | MTU3 pin select register | | M4SELR1 | | _ | MTU4 pin select register 1 | | M4SELR2 | | _ | MTU4 pin select register 2 | # 2.19 Programmable Pulse Generator Table 2.37 is a comparison of programmable pulse generator registers. Table 2.37 Comparison of the Programmable Pulse Generator Registers | Register | Bit | RX62N (PPG) | RX671 (PPG) | |-------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PPG1.PTRSLR | PTRSL | PPG trigger select bit | PPG trigger select register | | | | O: MTU0 to MTU3 selected as PPG1 trigger channels. 1: MTU6 to MTU9 selected as PPG1 trigger channels. | O: MTU0 to MTU3 of the MTU selected as PPG1 trigger channels. 1: TPU0 to TPU3 of the TPU selected as PPG1 trigger channels. | | NDRH2 | _ | _ | Next data register H2 | | NDRL2 | _ | _ | Next data register L2 | | PPG1.PCR | G0CMS<br>[1:0] | Group 4 compare match select bits | Group 4 compare match select bits | | | G1CMS<br>[1:0] | <ul> <li>PPG1.PTRSLR.PTRSL bit = 0 b1 b0</li> <li>0 0: Compare match on MTU0</li> <li>0 1: Compare match on MTU1</li> <li>1 0: Compare match on MTU2</li> <li>1 1: Compare match on MTU3</li> <li>PPG1.PTRSLR.PTRSL bit = 1 b1 b0</li> <li>0 0: Compare match on MTU6</li> <li>0 1: Compare match on MTU7</li> <li>1 0: Compare match on MTU8</li> <li>1 1: Compare match on MTU9</li> <li>Group 5 compare match select bits</li> <li>PPG1.PTRSLR.PTRSL bit = 0 b3 b2</li> <li>0 0: Compare match on MTU1</li> <li>1 0: Compare match on MTU1</li> <li>1 0: Compare match on MTU3</li> <li>PPG1.PTRSLR.PTRSL bit = 1 b3 b2</li> <li>0 0: Compare match on MTU6</li> <li>0 1: Compare match on MTU6</li> <li>0 1: Compare match on MTU7</li> <li>1 0: Compare match on MTU7</li> <li>1 0: Compare match on MTU8</li> <li>1 1: Compare match on MTU9</li> </ul> | <ul> <li>PPG1.PTRSLR.PTRSL bit = 0 b1 b0</li> <li>0 0: Compare match on MTU0</li> <li>0 1: Compare match on MTU1</li> <li>1 0: Compare match on MTU2</li> <li>1 1: Compare match on MTU3</li> <li>PPG1.PTRSLR.PTRSL bit = 1 b1 b0</li> <li>0 0: Compare match on TPU0</li> <li>0 1: Compare match on TPU1</li> <li>1 0: Compare match on TPU3</li> <li>Group 5 compare match on TPU3</li> <li>Group 5 compare match select bits</li> <li>PPG1.PTRSLR.PTRSL bit = 0 b3 b2</li> <li>0 0: Compare match on MTU0</li> <li>0 1: Compare match on MTU1</li> <li>1 0: Compare match on MTU3</li> <li>PPG1.PTRSLR.PTRSL bit = 1 b3 b2</li> <li>0 0: Compare match on TPU0</li> <li>0 1: Compare match on TPU0</li> <li>0 1: Compare match on TPU1</li> <li>1 0: Compare match on TPU1</li> <li>1 0: Compare match on TPU1</li> <li>1 0: Compare match on TPU2</li> <li>1 1: Compare match on TPU3</li> </ul> | | Register | Bit | RX62N (PPG) | RX671 (PPG) | |----------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PPG1.PCR | G2CMS | Group 6 compare match select bits | Group 6 compare match select bits | | | G3CMS<br>[1:0] | <ul> <li>PPG1.PTRSLR.PTRSL bit = 0 b5 b4</li> <li>0 0: Compare match on MTU0</li> <li>0 1: Compare match on MTU1</li> <li>1 0: Compare match on MTU2</li> <li>1 1: Compare match on MTU3</li> <li>PPG1.PTRSLR.PTRSL bit = 1 b5 b4</li> <li>0 0: Compare match on MTU6</li> <li>0 1: Compare match on MTU7</li> <li>1 0: Compare match on MTU8</li> <li>1 1: Compare match on MTU9</li> <li>Group 7 compare match select bits</li> <li>PPG1.PTRSLR.PTRSL bit = 0 b7 b6</li> <li>0 0: Compare match on MTU0</li> <li>0 1: Compare match on MTU1</li> <li>1 0: Compare match on MTU3</li> <li>PPG1.PTRSLR.PTRSL bit = 1 b7 b6</li> <li>0 0: Compare match on MTU6</li> <li>0 1: Compare match on MTU6</li> <li>0 1: Compare match on MTU7</li> <li>1 0: Compare match on MTU7</li> <li>1 0: Compare match on MTU8</li> <li>1 1: Compare match on MTU8</li> </ul> | <ul> <li>PPG1.PTRSLR.PTRSL bit = 0 b5 b4</li> <li>0 0: Compare match on MTU0</li> <li>0 1: Compare match on MTU1</li> <li>1 0: Compare match on MTU2</li> <li>1 1: Compare match on MTU3</li> <li>PPG1.PTRSLR.PTRSL bit = 1 b5 b4</li> <li>0 0: Compare match on TPU0</li> <li>0 1: Compare match on TPU1</li> <li>1 0: Compare match on TPU2</li> <li>1 1: Compare match on TPU3</li> <li>Group 7 compare match select bits</li> <li>PPG1.PTRSLR.PTRSL bit = 0 b7 b6</li> <li>0 0: Compare match on MTU0</li> <li>0 1: Compare match on MTU1</li> <li>1 0: Compare match on MTU2</li> <li>1 1: Compare match on MTU3</li> <li>PPG1.PTRSLR.PTRSL bit = 1 b7 b6</li> <li>0 0: Compare match on TPU0</li> <li>0 1: Compare match on TPU1</li> <li>1 0: Compare match on TPU1</li> <li>1 0: Compare match on TPU1</li> <li>1 0: Compare match on TPU1</li> <li>1 0: Compare match on TPU3</li> </ul> | | PPG1.PMR | GONOV | <ul> <li>Group 4 non-overlap bit</li> <li>0: Normal operation (Output values updated on compare match A of selected MTUn)</li> <li>1: Non-overlapping operation (Output values updated on compare match A or B of selected MTUn) (n = 0 to 3 and 6 to 9)</li> </ul> | <ul> <li>PPG1.PTRSLR.PTRSL bit = 0 <ul> <li>O: Normal operation</li></ul></li></ul> | | Register | Bit | RX62N (PPG) | RX671 (PPG) | |----------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------| | PPG1.PMR | G1NOV | Group 5 non-overlap bit | Group 5 non-overlap bit | | | | O: Normal operation (Output values updated on compare match A of selected MTUn) 1: Non-overlapping operation (Output values updated on compare match A or B of selected MTUn) (n = 0 to 3 and 6 to 9) | <ul> <li>PPG1.PTRSLR.PTRSL bit = 0 <ul> <li>Normal operation</li></ul></li></ul> | | | G2NOV | Group 6 non-overlap bit | Group 6 non-overlap bit | | | | O: Normal operation (Output values updated on compare match A of selected MTUn) 1: Non-overlapping operation (Output values updated on compare match A or B of selected MTUn) (n = 0 to 3 and 6 to 9) | <ul> <li>PPG1.PTRSLR.PTRSL bit = 0 <ul> <li>O: Normal operation</li></ul></li></ul> | | 0: Normal operation (Output values updated on compare match A of selected MTUn) 1: Non-overlapping operation 0: Normal operation (Output values updated or compare match A of sele MTUn) 1: Non-overlapping operation (Output values updated or compare match A of sele MTUn) 1: Non-overlapping operation | Register | Bit | RX62N (PPG) | RX671 (PPG) | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------| | compare match A or B of selected MTUn) (n = 0 to 3 and 6 to 9) PPG1.PTRSLR.PTRSL bit = 0: Normal operation (Output values updated or compare match A or B of selected MTUn) (n = 0 to 3) PPG1.PTRSLR.PTRSL bit = 0: Normal operation (Output values updated or compare match A of selected MTUn) 1: Non-overlapping operation (Output values updated or compare match A or B of selected MTUn) 1: Non-overlapping operation (Output values updated or compare match A or B of selected MTUn) | | | Group 7 non-overlap bit 0: Normal operation (Output values updated on compare match A of selected MTUn) 1: Non-overlapping operation (Output values updated on compare match A or B of selected MTUn) | <ul> <li>Group 7 non-overlap bit</li> <li>PPG1.PTRSLR.PTRSL bit = 0 <ul> <li>O: Normal operation</li></ul></li></ul> | ### 2.20 8-Bit Timer Table 2.38 is a comparative overview of 8-bit timers, and Table 2.39 is a comparison of 8-bit timer registers. Table 2.38 Comparative Overview of 8-Bit Timers | Item | RX62N (TMR) | RX671 (TMRb) | |----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Count clocks | <ul> <li>Internal clock:<br/>PCLK/1, PCLK/2, PCLK/8, PCLK/32,<br/>PCLK/64, PCLK/1,024, PCLK/8,192</li> <li>External clock</li> </ul> | <ul> <li>Internal clock:<br/>PCLK/1, PCLK/2, PCLK/8, PCLK/32,<br/>PCLK/64, PCLK/1,024, PCLK/8,192</li> <li>External clock: External count clock</li> </ul> | | Number of channels | (8 bits × 2 channels) × 2 units | (8 bits × 2 channels) × 2 units | | Compare match | <ul> <li>8-bit mode (compare match A, compare match B)</li> <li>16-bit mode (compare match A, compare match B)</li> </ul> | 8-bit mode (compare match A, compare match B) 16-bit mode (compare match A, compare match B) | | Counter clear | Selectable among compare match A or B, or an external reset signal. | Selectable among compare match A or B, or an external counter reset signal. | | Timer output | Output pulses with a user-defined duty cycle or PWM output | Output pulses with a user-defined duty cycle or PWM output | | Cascading of two channels | 16-bit count mode 16-bit timer using TMR0 for the upper 8 bits and TMR1 for the lower 8 bits (TMR2 for the upper 8 bits and TMR3 for the lower 8 bits) | 16-bit count mode 16-bit timer using TMR0 for the upper 8 bits and TMR1 for the lower 8 bits (TMR2 for the upper 8 bits and TMR3 for the lower 8 bits) | | | Compare match count mode TMR1 can be used to count TMR0 compare matches (TMR3 can be used to count TMR2 compare matches). | Compare match count mode TMR1 can be used to count TMR0 compare matches (TMR3 can be used to count TMR2 compare matches). | | Interrupt sources | Compare match A, compare match B, and overflow | Compare match A, compare match B, and overflow | | Event link function (output) | _ | Compare match A, compare match B, and overflow (TMR0 to TMR3) | | Event link function (input) | | Ability to perform one of three actions according to accepted event (1) Counter start (TMR0 to TMR3) (2) Event counter (TMR0 to TMR3) (3) Counter restart (TMR0 to TMR3) | | DTC activation | The DTC can be activated by compare match A interrupts or compare match B interrupts. | The DTC can be activated by compare match A interrupts or compare match B interrupts. | | Generation of trigger to start A/D converter | Compare match A of TMR0 or TMR2 | Compare match A of TMR0 or TMR2 | | Generation of baud rate clock for SCI | Generation of baud rate clock for SCI5 and SCI6 | Generation of SCI basic clock | | Generation of<br>REMC operation<br>clock | | Generation of REMC (remote control signal receiver) operation clock | | Low power consumption function | Each unit can be placed in a module stop state. | Ability to transition each unit to the module stop state | # Table 2.39 Comparison of 8-Bit Timer Registers | Register | Bit | RX62N (TMR) | RX671 (TMRb) | |----------|-----|-------------|-----------------------------| | TCSTR | | | Time counter start register | ## 2.21 Compare Match Timer Table 2.40 is a comparative overview of the compare match timers. **Table 2.40 Comparative Overview of Compare Match Timers** | Item | RX62N (CMT) | RX671 (CMT) | |--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | Count clocks | Four frequency-divided clocks: One clock from among PCLK/8, PCLK/32, PCLK/128, and PCLK/512 can be selected individually for each channel. | Four frequency-divided clocks: One clock from among PCLK/8, PCLK/32, PCLK/128, and PCLK/512 can be selected individually for each channel. | | Interrupt | A compare match interrupt can be requested individually for each channel. | A compare match interrupt can be requested for each channel. | | Event link function (output) | _ | Event signal output at CMT1 compare match | | Event link function (input) | | <ul> <li>Support for linked operation of specified module</li> <li>Support for CMT1 counter start, event counter, and count restart</li> </ul> | | Low power consumption function | Each unit can be placed in a module stop state. | Each unit can be placed in a module stop state. | ### 2.22 Realtime Clock Table 2.41 is a comparative overview of the realtime clocks, and Table 2.42 is a comparison of realtime clock registers. **Table 2.41 Comparative Overview of Realtime Clocks** | Item | RX62N (RTC) RX671 (RTCd) | | |------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Count modes | Calendar count mode | Calendar count mode, binary count mode | | Count source | Sub-clock (XCIN) | Sub-clock (XCIN) or main clock (EXTAL) | | Clock and calendar functions | Calendar count mode — Year, month, date, day of the week, hours, minutes, and seconds are counted and represented in BCD format | Calendar count mode Year, month, date, day of the week, hours, minutes, and seconds are counted and represented in BCD format Selection of 12- or 24-hour mode | | | <ul> <li>30-second adjustment (30 seconds or less are rounded down to 00 seconds, and 30 seconds or more are rounded up to one minute.)</li> <li>Automatic leap year adjustment</li> </ul> | <ul> <li>30-second adjustment (30 seconds or less are rounded down to 00 seconds, and 30 seconds or more are rounded up to one minute.)</li> <li>Automatic leap year adjustment</li> <li>Binary count mode</li> <li>Count seconds in 32 bits, binary</li> </ul> | | | Start/stop function Binary display of 1 Hz, 2 Hz, 4 Hz, 8 Hz, 16 Hz, 32 Hz, or 64 Hz status Clock (1 Hz) output | display Common to both modes Start/stop function Binary display of digits below seconds (1 Hz, 2 Hz, 4 Hz, 8 Hz, 16 Hz, 32 Hz, 64 Hz) Time error adjustment function Clock (1 Hz/64 Hz) output | | Interrupts | Alarm interrupt (ALM) | Alarm interrupt (ALM) | | пистирь | Year, month, date, day of the week, hours, minutes, and seconds can be selected as conditions for the alarm interrupt. | Any of the following can be selected as conditions for the alarm interrupt: — Calendar count mode: Year, month, date, day of the week, hours, minutes, and seconds — Binary count mode: Each bit of 32-bit binary counter | | | Periodic interrupt (PRD) 2 seconds, 1 second, 1/2 second, 1/4 second, 1/16 second, 1/64 second, or 1/256 second can be selected as the interrupt period. | Periodic interrupt (PRD) 2 seconds, 1 second, 1/2 second, 1/4 second, 1/8 second, 1/32 second, 1/64 second, 1/128 second, or 1/256 second can be selected as the interrupt period. | | | Carry interrupt (CUP) Indicates occurrence of a carry to the seconds counter or a carry to the 64 Hz counter from the prescaler during reading of the 64 Hz counter. | <ul> <li>Carry interrupt (CUP) An interrupt is generated at either of the following timings — When a carry from the 64 Hz counter to the second counter is generated. — When the 64 Hz counter is changed and the R64CNT register is read at the same time. </li> </ul> | | Item | RX62N (RTC) | RX671 (RTCd) | |-----------------------|----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Interrupts | Recovery from software standby mode<br>or deep software standby mode can be<br>performed by an alarm interrupt | Recovery from software standby mode<br>or deep software standby mode can be<br>performed by an alarm interrupt or<br>periodic interrupt | | Time-capture function | | Time capture using edge detection on the time capture event input pin is available. At each input event the month, date, hour, minute, and second is captured, or the 32-bit counter value is captured. | | Event link function | | Periodic event output | Table 2.42 Comparison of Realtime Clock Registers | Register | Bit | RX62N (RTC) | RX671 (RTCd) | |---------------|-------------------------------------------------|-------------------------------------|---------------------------------| | BCNT0*1 | _ | — | Binary counter 0 | | BCNT1*1 | _ | — | Binary counter 1 | | RHRCNT | PM | — | PM bit | | BCNT2*1 | _ | _ | Binary counter 2 | | BCNT3*1 | _ | — | Binary counter 3 | | RDAYCNT | DAY1[3:0]<br>(RX62N)<br>DATE1[3:0]<br>(RX671) | Ones place of days count bits | Ones place of days count bits | | | DAY10[1:0]<br>(RX62N)<br>DATE10[1:0]<br>(RX671) | Tens place of days count bits | Tens place of days count bits | | RYRCNT | YEAR1[3:0]<br>(RX62N)<br>YR1[3:0]<br>(RX671) | Ones place of years count bits | Ones place of years count bits | | | YEAR10[3:0]<br>(RX62N)<br>YR10[3:0]<br>(RX671) | Tens place of years count bits | Tens place of years count bits | | | YEAR100[3:0] | Hundreds place of years count bits | | | | YEAR1000[3:0] | Thousands place of years count bits | _ | | BCNT0AR*1 | _ | _ | Binary counter 0 alarm register | | BCNT1AR*1 | _ | _ | Binary counter 1 alarm register | | RHRAR | HOUR1[3:0]<br>(RX62N)<br>HR1[3:0]<br>(RX671) | Ones place of hours bits | Ones place of hours bits | | | HOUR10[1:0]<br>(RX62N)<br>HR10[1:0]<br>(RX671) | Tens place of hours bits | Tens place of hours bits | | DON'TO A D. A | PM | _ | PM bit | | BCNT2AR*1 | _ | | Binary counter 2 alarm register | | Register | Bit | RX62N (RTC) | RX671 (RTCd) | |-------------|------------------------------|---------------------------------|----------------------------------------| | RWKAR | DAY[2:0] | Day-of-week setting bits | Day-of-week setting bits | | | (RX62N) | | | | | DAYW[2:0] | | | | | (RX671) | | | | BCNT3AR*1 | _ | _ | Binary counter 3 alarm register | | RDAYAR | DAY1[3:0] | Ones place of days bits | Ones place of days bits | | | (RX62N)<br>DATE1[3:0] | | | | | (RX671) | | | | | DAY10[1:0] | Tens place of days bits | Tens place of days bits | | | (RX62N) | l constitution of active and | Take place or days and | | | DATE10[1:0] | | | | | (RX671) | | | | BCNT0AER*1 | _ | _ | Binary counter 0 alarm enable | | DONETA EDIA | | | register | | BCNT1AER*1 | - | _ | Binary counter 1 alarm enable | | RYRAR | YEAR1[3:0] | Ones place of years bits | register Ones place of years bits | | KIKAK | (RX62N) | Ones place of years bits | Ones place of years bits | | | YR1[3:0] | | | | | (RX671) | | | | | YEAR10[3:0] | Tens place of years bits | Tens place of years bits | | | (RX62N) | | | | | YR10[3:0 | | | | | (RX671) | I hardende ale se et acese bite | _ | | | YEAR100[3:0] | Hundreds place of years bits | <del> -</del> | | BCNT2AER*1 | YEAR1000[3:0] | Thousands place of years bits | Pinary counter 2 clarm anable | | BONTZAER | _ | _ | Binary counter 2 alarm enable register | | BCNT3AER*1 | _ | _ | Binary counter 3 alarm enable | | | | | register | | RCR1 | RTCOS | _ | RTCOUT output select bit | | | PES[2:0] | Periodic interrupt select bits | Periodic interrupt select bits | | | (RX62N) | (b6 to b4) | (b7 to b4) | | | PES[3:0] | | | | DCD2 | (RX671) | 20 second adjustment hit | 20 accord adjustment hit | | RCR2 | ADJ (RX62N)<br>ADJ30 (RX671) | 30-second adjustment bit | 30-second adjustment bit | | | AADJE | | Automatic adjustment enable bit | | | AADJP | <u> </u> | Automatic adjustment period | | | . 3 . 2 3 . | | select bit | | | HR24 | _ | Hours mode bit | | | CNTMD | _ | Count mode select bit | | RCR3 | | | RTC control register 3 | | RCR4 | | _ | RTC control register 4 | | RFRH | | _ | Frequency register H/L | | RFRL | | | | | RADJ | _ | _ | Time error adjustment register | | RTCCRn | | - | Time capture control register n | | D05005 | | | (n = 0 to 2) | | RSECCPn | | _ | Second capture register n | | | | | (n = 0 to 2) | | Register | Bit | RX62N (RTC) | RX671 (RTCd) | |------------|-----|-------------|---------------------------| | BCNT0CPn*1 | _ | _ | BCNT0 capture register n | | | | | (n = 0 to 2) | | RMINCPn | _ | _ | Minute capture register n | | | | | (n = 0 to 2) | | BCNT1CPn*1 | _ | _ | BCNT1 capture register n | | | | | (n = 0 to 2) | | RHRCPn | _ | _ | Hour capture register n | | | | | (n = 0 to 2) | | BCNT2CPn*1 | _ | _ | BCNT2 capture register n | | | | | (n = 0 to 2) | | RDAYCPn | _ | _ | Date capture register n | | | | | (n = 0 to 2) | | BCNT3CPn*1 | _ | _ | BCNT3 capture register n | | | | | (n = 0 to 2) | | RMONCPn | | _ | Month capture register n | | | | | (n = 0 to 2) | Note: 1. In binary count mode ## 2.23 Watchdog Timer Table 2.43 is a comparative overview of the watchdog timers, and Table 2.44 is a comparison of watchdog timer registers. **Table 2.43 Comparative Overview of Watchdog Timers** | Item | RX62N (WDT) | RX671 (WDTA) | |-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Count source | Peripheral module clock (PCLK) | Peripheral module clock (PCLK) | | Clock division ratio | PCLK/4, PCLK/64, PCLK/128,<br>PCLK/512, PCLK/2048, PCLK/8192,<br>PCLK/32768, PCLK/131072 | Divide by 4, 64, 128, 512, 2,048, or 8,192 | | Counter operation | Counting up using an 8-bit up-counter | Counting down using a 14-bit down-counter | | Conditions for starting the counter | Watchdog timer mode: The TCSR.TMS bit is set to 1 (watchdog timer mode) and the TCSR.TME bit is set to 1 (count start by TCNT counter). Interval timer: The TCSR.TMS bit is cleared to 0 (interval timer mode) and the TCSR.TME bit is set to 1 (count start by TCNT counter). | <ul> <li>Auto-start mode: Counting starts automatically after a reset.</li> <li>Register start mode: Counting is started by refreshing the</li> </ul> | | | | Counting is started by refreshing the counter (writing 00h and then FFh to the WDTRR register). | | Conditions for stopping the counter | <ul> <li>Reset (The up-counter and other registers return to their initial values.)</li> <li>An overflow occurs.</li> <li>The TCSR.TME bit is cleared to 0 (TCNT counter initialized to 00h).</li> </ul> | <ul> <li>Reset (The down-counter and other registers return to their initial values.)</li> <li>Low power consumption state</li> <li>Underflow or refresh error (register start mode only)</li> </ul> | | Window function | | Window start and end positions can be specified (refresh-permitted and refresh-prohibited periods). | | Watchdog timer reset sources | In watchdog timer mode, a WDTOVF# signal is output externally when the counter overflows, and it is possible to select whether or not to internally reset the MCU at the same time. | <ul> <li>Down-counter underflow</li> <li>Refresh outside the refresh-permitted period (refresh error)</li> </ul> | | Interrupt sources | <ul> <li>Interrupt sources</li> <li>In interval timer mode, an interval timer interrupt (WOVI) is generated when the counter overflows.</li> </ul> | Non-maskable interrupt/interrupt sources | | Dooding the | The un countervalue can be read! | period (refresh error) | | Reading the counter value | The up-counter value can be read by reading the TCNT register. | The down-counter value can be read by reading the WDTSR register. | Table 2.44 Comparison of Watchdog Timer Registers | Register | Bit | RX62N (WDT) | RX671 (WDTA) | |----------|-----|-------------------------------|----------------------------| | TCNT | _ | Timer counter | _ | | TCSR | _ | Timer control/status register | _ | | RSTCSR | _ | Reset control/status register | _ | | WINA | _ | Write window A register | _ | | WINB | _ | Write window B register | _ | | WDTRR | _ | _ | WDT refresh register | | WDTCR | _ | _ | WDT control register | | WDTSR | _ | _ | WDT status register | | WDTRCR | | _ | WDT reset control register | ## 2.24 Independent Watchdog Timer Table 2.45 is a comparative overview of the independent watchdog timers, and Table 2.46 is a comparison of independent watchdog timer registers. Table 2.45 Comparative Overview of Independent Watchdog Timers | Item | RX62N (IWDT) | RX671 (IWDTa) | |--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Count source | On-chip oscillator clock (IWDTCLK) | IWDT-dedicated clock (IWDTCLK) | | Clock division ratio | IWDTCLK, IWDTCLK/16, IWDTCLK/32,<br>IWDTCLK/64, IWDTCLK/128,<br>IWDTCLK/256 | Division by 1, 16, 32, 64, 128, or 256 | | Counter operation | Counting down using a 14-bit down-counter | Counting down using a 14-bit down-counter | | Conditions for starting the counter | Counting starts when the down-counter is refreshed (by writing 00h and then FFh to the IWDTRR register). | <ul> <li>Auto-start mode: Counting starts automatically after a reset.</li> <li>Register start mode: Counting is started by refreshing the counter (writing 00h and then FFh to the IWDTRR register).</li> </ul> | | Conditions for stopping the counter | <ul> <li>Reset (The down-counter and other registers return to their initial values.)</li> <li>An underflow occurs.</li> </ul> | <ul> <li>Reset (The down-counter and other registers return to their initial values.)</li> <li>Low power consumption state (by means of register setting)</li> <li>Underflow or refresh error (register start mode only)</li> </ul> | | Window function | _ | Window start and end positions can be specified (refresh-permitted and refresh-prohibited periods). | | Reset output sources | Down-counter underflow | <ul> <li>Down-counter underflow</li> <li>Refresh outside the refresh-permitted period (refresh error)</li> </ul> | | Interrupt sources | | <ul> <li>Non-maskable interrupt/interrupt sources</li> <li>Down-counter underflow</li> <li>Refresh outside the refresh-permitted period (refresh error)</li> </ul> | | Reading the counter value | The down-counter value can be read by reading the IWDTSR register. | The down-counter value can be read by reading the IWDTSR register. | | Event link function (output) | _ | <ul><li>Down-counter underflow event output</li><li>Refresh error event output</li></ul> | | Output signals<br>(internal signals) | Reset output | <ul> <li>Reset output</li> <li>Interrupt request output</li> <li>Sleep mode count stop control output</li> </ul> | | Item | RX62N (IWDT) | RX671 (IWDTa) | |--------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Auto-start mode<br>(controlled by<br>option function<br>select register 0<br>(OFS0)) | | <ul> <li>Selecting the clock frequency division ratio after a reset (OFS0.IWDTCKS[3:0] bits)</li> <li>Selecting the timeout period of the independent watchdog timer (OFS0.IWDTTOPS[1:0] bits)</li> <li>Selecting the window start position in the independent watchdog timer (OFS0.IWDTRPSS[1:0] bits)</li> <li>Selecting the window end position in the independent watchdog timer (OFS0.IWDTRPES[1:0] bits)</li> <li>Selecting reset output or interrupt request output (OFS0.IWDTRSTIRQS bit)</li> <li>Selecting the down-count stop function at transition to sleep mode, software standby mode, deep software standby mode, or all-module clock stop mode</li> </ul> | | Register start mode<br>(controlled by the<br>IWDT registers) | Selecting the clock frequency division ratio after a refresh (IWDTCR.CKS[3:0] bits) Selecting the timeout period of the independent watchdog timer (IWDTCR.TOPS[1:0] bits) | <ul> <li>(OFS0.IWDTSLCSTP bit)</li> <li>Selecting the clock frequency division ratio after a refresh (IWDTCR.CKS[3:0] bits)</li> <li>Selecting the timeout period of the independent watchdog timer (IWDTCR.TOPS[1:0] bits)</li> <li>Selecting the window start position in the independent watchdog timer (IWDTCR.RPSS[1:0] bits)</li> <li>Selecting the window end position in the independent watchdog timer (IWDTCR.RPES[1:0] bits)</li> <li>Selecting reset output or interrupt request output (IWDTRCR.RSTIRQS bit)</li> <li>Selecting the down-count stop function at transition to sleep mode, software standby mode, deep software standby mode, or all-module clock stop mode (IWDTCSTPR.SLCSTP bit)</li> </ul> | Table 2.46 Comparison of Independent Watchdog Timer Registers | Register | Bit | RX62N (IWDT) | RX671 (IWDTa) | |-----------|-----------|---------------------------------------------|-----------------------------------------------| | IWDTCR | _ | IWDT control register | IWDT control register | | | | Initial values after a reset are different. | | | | CKS[3:0] | Clock selection bits | Clock frequency division ratio select bits | | | | b7 b4 | b7 b4 | | | | 0 0: IWDTCLK | 0 0 0 0: No division | | | | | 0 0 1 0: ×1/16 | | | | | 0 0 1 1: ×1/32 | | | | 0 1 0 0: IWDTCLK/16 | 0 1 0 0: ×1/64 | | | | 0 1 0 1: IWDTCLK/32 | 0 1 0 1: ×1/256 | | | | 0 1 1 0: IWDTCLK/64 | | | | | 0 1 1 1: IWDTCLK/128 | | | | | 1: IWDTCLK/256 | 1 1 1 1: ×1/128 | | | | | Settings other than the above are prohibited. | | | RPES[1:0] | _ | Window end position select bits | | | RPSS[1:0] | _ | Window start position select bits | | IWDTSR | REFEF | _ | Refresh error flag | | IWDTRCR | _ | _ | IWDT reset control register | | IWDTCSTPR | _ | _ | IWDT count stop control register | ### 2.25 USB 2.0 Host/Function Module Table 2.47 is a comparative overview of the USB 2.0 Host/Function modules, and Table 2.48 is a comparison of USB 2.0 Host/Function module registers. Table 2.47 Comparative Overview of USB 2.0 Host/Function Modules | Item | RX62N (USB) | RX671 (USBb) | |-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Features | <ul> <li>Integrated USB Device Controller<br/>(UDC) and transceiver for USB 2.0</li> <li>Two ports are provided.</li> <li>USB OTG is supported.</li> </ul> | Integrated USB Device Controller<br>(UDC) and transceiver for USB 2.0<br>Support for Host controller, Function<br>controller, and USB OTG functionality<br>(two channels) | | | <ul> <li>USB host controller and function<br/>controller (which can be switched by<br/>software)</li> <li>Self-power mode or bus-power mode<br/>can be selected.</li> </ul> | <ul> <li>Software can switch between the Host controller and Function controller modes.</li> <li>Self-power mode or bus-power mode can be selected.</li> </ul> | | | When Host controller operation is selected: • Full-speed transfer (12 Mbps) is supported.*1 | When Host controller operation is selected: • Full-speed transfer (12 Mbps) and low-speed transfer (1.5 Mbps) are supported. | | | <ul> <li>Automatic scheduling of SOF and packet transmissions</li> <li>Transfer interval setting function for isochronous and interrupt transfers</li> <li>Communication with multiple peripheral devices connected via a single hub</li> </ul> | <ul> <li>Automatic scheduling of SOF and packet transmissions</li> <li>Transfer interval setting function for isochronous and interrupt transfers</li> <li>Communication with multiple peripheral devices connected via a single hub</li> </ul> | | | When Function controller operation is selected: • Support for full-speed transfer (12 Mbps)*1 • Control transfer stage control function • Device state control function • Auto response function for SET_ADDRESS requests • SOF interpolation function | <ul> <li>When Function controller operation is selected:</li> <li>Support for full-speed transfer (12 Mbps)*1</li> <li>Control transfer stage control function</li> <li>Device state control function</li> <li>Auto response function for SET_ADDRESS requests</li> <li>SOF interpolation function</li> </ul> | | Communication data transfer types | <ul> <li>Control transfer</li> <li>Bulk transfer</li> <li>Interrupt transfer</li> <li>Isochronous transfer</li> </ul> | <ul> <li>Control transfer</li> <li>Bulk transfer</li> <li>Interrupt transfer</li> <li>Isochronous transfer</li> </ul> | | Internal bus interface | Connected to internal peripheral bus 3 | Connected to internal peripheral bus 3 | | Item | RX62N (USB) | RX671 (USBb) | |--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pipe configuration | <ul> <li>Buffer memory for USB communication is provided.</li> <li>Up to ten pipes can be selected (including the default control pipe).</li> <li>Endpoint numbers can be assigned flexibly to PIPE1 to PIPE9.</li> <li>Transfer conditions that can be set for each pipe:</li> <li>PIPE0: Control transfer only (default control pipe: DPC), buffer size: 8, 16, 32, and 64 bytes (single buffer)</li> <li>PIPE1 and PIPE2: Bulk transfer or isochronous transfer, bulk transfer buffer size: 8, 16, 32, and 64 bytes (support for double buffer setting), isochronous transfer buffer size: 1 to 256 bytes (support for double buffer setting)</li> <li>PIPE3 to PIPE5: Bulk transfer only, buffer size: 8, 16, 32, and 64 bytes (support for double</li> </ul> | <ul> <li>Buffer memory for USB communication is provided.</li> <li>Up to ten pipes can be selected (including the default control pipe).</li> <li>Endpoint numbers can be assigned flexibly to PIPE1 to PIPE9.</li> <li>Transfer conditions that can be set for each pipe:</li> <li>PIPE0: Control transfer only (default control pipe: DPC), buffer size: 64 bytes (single buffer)</li> <li>PIPE1 and PIPE2: Bulk transfer or isochronous transfer, bulk transfer buffer size: 64 bytes (support for double buffer setting), isochronous transfer buffer size: 256 bytes (support for double buffer setting)</li> <li>PIPE3 to PIPE5: Bulk transfer only, buffer size: 64 bytes (support for double buffer</li> </ul> | | Other functions | <ul> <li>buffer setting)</li> <li>PIPE6 to PIPE9:<br/>Interrupt transfer only: buffer size: 1 to 64 bytes (single buffer)</li> <li>Reception end function using transaction count</li> <li>Function that changes the BRDY interrupt event notification timing (BFRE)</li> <li>Function that automatically clears the buffer memory after the data for the pipe specified at the DnFIFO (n = 0 or 1) port has been read (DCLRM)</li> <li>NAK setting function for response PID generated by end of transfer (SHTNAK)</li> </ul> | <ul> <li>setting)</li> <li>PIPE6 to PIPE9: <ul> <li>Interrupt transfer only: buffer size:</li> <li>64 bytes (single buffer)</li> </ul> </li> <li>Reception end function using transaction count</li> <li>Function that changes the BRDY interrupt event notification timing (BFRE)</li> <li>Function that automatically clears the buffer memory after the data for the pipe specified at the DnFIFO (n = 0 or 1) port has been read (DCLRM)</li> <li>NAK setting function for response PID generated by end of transfer (SHTNAK)</li> <li>On-chip D+/D- pull-up and pull-down resistors</li> </ul> | | Low power consumption function | Module stop state can be set. | Ability to transition to module stop state | Note: 1. Low-speed transfer (1.5 Mbps) is not supported. Table 2.48 Comparison of USB 2.0 Host/Function Module Registers | Register | Bit | RX62N (USB) | RX671 (USBb) | |-------------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SYSSTS0 | LNST[1:0] | USB data line status monitor bits | USB data line status monitor flags | | | | b1 b0<br>0 0: SE0<br>0 1: J-State<br>1 0: K-State<br>1 1: SE1 | <ul> <li>Full-speed operation</li> <li>b1 b0</li> <li>0 0: SE0</li> <li>0 1: J-State</li> <li>1 0: K-State</li> <li>1 1: SE1</li> </ul> | | | | | <ul> <li>Low-speed operation (only when Host controller is selected)</li> <li>b1 b0</li> <li>0 0: SE0</li> <li>0 1: K-State</li> <li>1 0: J-State</li> <li>1 1: SE1</li> </ul> | | | SOFEA | _ | SOF active monitor when Host controller is selected bit | | DVSTCTR0 | RHST[2:0] | USB bus reset status bits | USB bus reset status flags | | | | <ul> <li>When the Host controller function is selected b2 b0 <ul> <li>0 0 0: Communication speed not determined (powered state or no connection)</li> <li>1 x x: USB bus reset in progress</li> <li>0 0 1: Low-speed connection*1</li> <li>0 1 0: Full-speed connection</li> </ul> </li> <li>When the Function controller function is selected b2 b0 <ul> <li>0 0 0: Communication speed not determined</li> </ul> </li> <li>0 1 0: USB bus reset in</li> </ul> | <ul> <li>When the Host controller function is selected b2 b0</li> <li>0 0 0: Communication speed not determined (powered state or no connection)</li> <li>1 x x: USB bus reset in progress</li> <li>0 0 1: Low-speed connection</li> <li>0 1 0: Full-speed connection</li> <li>When the Function controller function is selected b2 b0</li> <li>0 0 0: Communication speed not determined</li> <li>0 1: USB bus reset in progress</li> <li>0 1 0: USB bus reset in</li> </ul> | | | | progress or full-speed connection | progress or full-speed connection | | SOFCFG | TRNENSEL | _ | Transaction-enabled time select bit | | DEVADDn<br>(n = 0 to 5) | USBSPD[1:0] | Transfer speed of communication target device bits | Transfer speed of communication target device bits | | | | b7 b6 0 0: DEVADDn register is not used. 0 1: Setting prohibited. 1 0: Full speed | b7 b6 0 0: DEVADDn register is not used. 0 1: Low speed 1 0: Full speed | | | | 1 1: Setting prohibited. | 1 1: Setting prohibited. | | Register | Bit | RX62N (USB) | RX671 (USBb) | |----------|-----------------------------------------------|---------------------------------------------|---------------------------------------------| | PHYSLEW | _ | _ | PHY cross point adjustment | | | | | register | | DPUSR0R | RPUE0 | _ | USB0 D+ pull-up resistor control | | | | | bit | | | DRPD0 | _ | USB0 D+/D- pull-down resistor | | | | | control bit | | | SRPC1 | USB1 single end receiver control bit | _ | | | FIXPHY1 | USB1 transceiver output fix bit | _ | | | DP1 | USB1 DP input | _ | | | DM1 | USB1 DM input | _ | | | DOVCA1 | USB1 OVRCURA input | _ | | | DOVCB1 | USB1 OVRCURB input | _ | | | DVBSTS1 | USB1 VBUS input | _ | | DPUSR1R | DPINTE1 | USB1 DP interrupt enable/clear bit | _ | | | DMINTE1 | USB1 DM interrupt enable/clear bit | _ | | | DPINTE1 | USB1 DP interrupt enable/clear bit | _ | | | DMINTE1 | USB1 DM interrupt enable/clear bit | _ | | | DOVRCRAE1 | USB1 OVRCURA interrupt | _ | | | | enable/clear bit | | | | DOVRCRBE1 | USB1 OVRCURB interrupt enable/clear bit | _ | | | DVBSE1 | USB1 VBUS interrupt enable/clear bit | _ | | | OVRCURAINTO<br>(RX62N)<br>DOVRCRA0<br>(RX671) | USB0 OVRCURA interrupt source recovery bit | USB0 OVRCURA interrupt source recovery flag | | | OVRCURBINTO<br>(RX62N)<br>DOVRCRB0<br>(RX671) | USB0 OVRCURB interrupt source recovery bit | USB0 OVRCURB interrupt source recovery flag | | | DPINT1 | USB1 DP interrupt source recovery flag | _ | | | DMINT1 | USB1 DM interrupt source recovery flag | | | | DOVRCRA1 | USB1 OVRCURA interrupt source recovery flag | | | | DOVRCRB1 | USB1 OVRCURB interrupt source recovery flag | | | | DVBINT1 | USB1 VBUS interrupt source recovery flag | | Note: 1. The USB controller does not support communication with low-speed devices. Higher-level applications should perform abnormal connection processing if this value is read. ### 2.26 Serial Communications Interface Table 2.49 is a comparative overview of the serial communications interfaces, Table 2.50 is a comparative listing of serial communications interface channels, and Table 2.51 is a comparison of serial communications interface registers. **Table 2.49 Comparative Overview of Serial Communications Interfaces** | Item | | RX62N (SCIa) | RX671 (SCIk, SCIm, SCIh) | |-------------------|-------------------|------------------------------------------------------------|-----------------------------------------------------------| | Number of char | nnels | SCla: 6 channels | | | | | | SCIk: 10 channels | | | | | SCIm: 2 channels | | | | | SCIh: 1 channel | | Serial communi | cations modes | Asynchronous operation | Asynchronous operation | | | | Clock synchronous operation | Clock synchronous operation | | | | Smart card interface | Smart card interface | | | | | • Simple I <sup>2</sup> C bus | | | | | Simple SPI bus | | Transfer speed | | Bit rate specifiable using on-chip | Bit rate specifiable using on-chip | | Full disaless see | | baud rate generator. | baud rate generator. | | Full-duplex com | imunication | Transmitter: Support for continuous transmission using | Transmitter: Support for antiqueus transmission using | | | | continuous transmission using double-buffering | continuous transmission using double-buffering | | | | Receiver: Support for | Receiver: Support for | | | | continuous reception using | continuous reception using | | | | double-buffering | double-buffering | | Data transfer | | Selectable between LSB-first and | Selectable between LSB-first and | | | | MSB-first | MSB-first | | I/O signal level | inversion | _ | Ability to invert levels of input and | | _ | | | output signals independently | | Interrupt source | es | <ul> <li>Transmit end, transmit data</li> </ul> | Transmit end, transmit data | | | | empty, receive data full, | empty, receive data full, | | | | receive error | receive error, receive data | | | | | ready, data match | | | | | Completion of generation of a start condition, restart | | | | | condition, or stop condition | | | | | (simple I <sup>2</sup> C mode) | | Low power con- | sumption function | Ability to set module stop state for | Ability to transition each channel | | | , | each channel | to module stop state | | Asynchronous | Data length | 7 or 8 bits | 7, 8, or 9 bits | | mode | Transmission | 1 or 2 bits | 1 or 2 bits | | | stop bits | | | | | Parity | Even, odd, or none | Even, odd, or none | | | Receive error | Parity, overrun, and framing | Parity, overrun, and framing | | | detection | errors | errors | | | function | | | | | Hardware flow | | Ability to use CTSn# and RTSn# | | | control | | pins for transmission and | | | | | reception control | | Item | | RX62N (SCIa) | RX671 (SCI <mark>k</mark> , SCI <mark>m</mark> , SCIh) | |--------------|--------------------------------|------------------------------------------------------|--------------------------------------------------------| | Asynchronous | Transmit/receive | _ | Ability to use 16-stage FIFOs for | | mode | FIFO | | transmission and reception | | | Data match | _ | Ability to compare receive data | | | detection | | and comparison data, and | | | | | generates an interrupt when they | | | | | match | | | Start-bit | _ | Selectable between low level and | | | detection | | falling edge | | | Receive data | <del></del> | Ability to change the sampling | | | sampling timing | | point for receive data forward or | | | adjustment | | backward relative to a reference | | | Tues a suit ei sus el | | point at the center of the data | | | Transmit signal | _ | Ability to delay the falling or rising | | | change timing adjustment | | edge of the transmit data | | | Break detection | Ability to detect a break when a | Ability to detect a break when a | | | Break detection | framing error occurs by reading | framing error occurs by reading | | | | the level of the RXDn pin directly | the level of the RXDn pin directly | | | | , | or reading the SPTR.RXDMON | | | | | flag | | | Clock source | Selectable between internal or | Selectable between internal or | | | | external clock | external clock | | | | Ability to input transfer rate | Ability to input transfer rate | | | | clock from TMR | clock from TMR | | | <b>D</b> 11 | (SCI5 and SCI6) | (SCI5, SCI6, and SCI12) | | | Double-speed mode | | Ability to select baud rate | | | | Carial communication among | generator double-speed mode | | | Multi-processor communications | Serial communication among multiple processors | Serial communication among multiple processors | | | function | Indulple processors | multiple processors | | | Noise | | The input signal paths from the | | | cancellation | | RXDn pins incorporate digital | | | function | | noise filters. | | Clock | Data length | 8 bits | 8 bits | | synchronous | Receive error | Overrun error | Overrun error | | mode | detection | | | | | Hardware flow | _ | Ability to use CTSn# and RTSn# | | | control | | pins for transmission and | | | | | reception control | | | Transmit/receive | _ | Ability to use 16-stage FIFOs for | | | FIFO | | transmission and reception | | Smart card | Error processing | Automatic transmission of an | Automatic transmission of an | | interface | | error signal at detection of a | error signal at detection of a | | mode | | parity error during reception | parity error during reception | | | | Automatic re-transmission of | Automatic re-transmission of | | | | data at reception of an error | data at reception of an error | | | Data type | signal during transmission | signal during transmission | | | Data type | Support for direct convention and inverse convention | Support for direct convention and inverse convention | | | | HINGISE COHNCHIOH | HINGISE COHNCHIOH | | Item | | RX62N (SCIa) | RX671 (SCI <mark>k</mark> , SCIm, SCIh) | |-------------------------|--------------------------|--------------|--------------------------------------------------------------------| | Simple I <sup>2</sup> C | Communication | _ | I <sup>2</sup> C bus format | | mode | format | | | | | Operating mode | _ | Master | | | Transfer and d | | (single-master operation only) Support for fast mode | | | Transfer speed Noise | | The SSCLn and SSDAn input | | | cancellation | | signal paths incorporate digital | | | | | noise filters. | | | | | The noise cancellation interval | | | | | is adjustable. | | Simple SPI | Data length | _ | 8 bits | | mode | Error detection | _ | Overrun error | | | SS input pin function | _ | Ability to place output pins in high-impedance state by applying | | | Turiction | | a high-level signal to the SSn# | | | | | pin. | | | Clock settings | _ | Ability to select among four clock | | | | | phase and clock polarity settings | | Event link funct | | | Error (receive error or error | | (supported by S | SCI5 only) | | signal detection) event output | | | | | Receive data full event output Transmit data ampty event | | | | | Transmit data empty event<br>output | | | | | Transmit end event output | | Bit rate modula | tion function | _ | Ability to reduce errors by | | | | | correcting output from the on-chip | | | 1 | | baud rate generator | | Extended serial mode | Start Frame transmission | _ | Ability to output Break Field In a width (output as maletical) | | (supported by | transmission | | low width/output completion interrupt function | | SCI12 only) | | | Bus collision detection | | | | | function/detection interrupt | | | | | function | | | Start Frame | _ | Ability to detect Break Field | | | reception | | low width/detection completion interrupt function | | | | | Control Field 0 and Control | | | | | Field 1 data comparison/ | | | | | match interrupt function | | | | | Ability to select between two | | | | | data types for comparison | | | | | (primary and secondary) in Control Field 1 | | | | | Ability to set priority interrupt | | | | | bit in Control Field 1 | | | | | Support for Start Frames that | | | | | do not include a Break Field | | | | | Support for Start Frames that | | | | | do not include Control Field 0 | | | | | Bit rate measurement function | | Item | | RX62N (SCIa) | RX671 (SCIk, SCIm, SCIh) | |---------------------------------------------------------|-------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Extended<br>serial mode<br>(supported by<br>SCI12 only) | I/O control<br>function | | <ul> <li>Ability to select polarity of TXDX12 and RXDX12 signals</li> <li>Ability to specify digital filter function for RXDX12 signal</li> <li>Half-duplex operation employing RXDX12 and TXDX12 signals multiplexed on the same pin</li> <li>Ability to select sampling timing for data received on RXDX12</li> </ul> | | | Timer function | _ | Usable as reload timer | **Table 2.50 Comparative Listing of Serial Communications Interface Channels** | Item | RX62N (SCIa) | RX671 (SCIk, SCIm, SCIh) | |------------------------------|--------------------------------|----------------------------| | Asynchronous mode | SCI0 to SCI3, SCI5, SCI6 | SCI0 to SCI12 | | Clock synchronous mode | SCI0 to SCI3, SCI5, SCI6 | SCI0 to SCI12 | | Smart card interface mode | SCI0 to SCI3, SCI5, SCI6 | SCI0 to SCI12 | | Simple I <sup>2</sup> C mode | _ | SCI0 to SCI12 | | Simple SPI mode | _ | SCI0 to SCI12 | | Extended serial mode | _ | SCI12 | | TMR clock input | SCI5, SCI6 | SCI5, SCI6, SCI12 | | Event link function | _ | SCI5 | | FIFO mode | _ | SCI10, SCI11 | | Data match detection | _ | SCI0 to SCI11 | | Peripheral module clock | PCLK: SCI0 to SCI3, SCI5, SCI6 | PCLKB: SCI0 to SCI9, SCI12 | | | | PCLKA: SCI10, SCI11 | Table 2.51 Comparison of Serial Communications Interface Registers | Register | Bit | RX62N (SCIa) | RX671 (SCIk, SCIm, SCIh) | |-------------------------|--------------|--------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------| | SMR | CHR | Character length bit | Character length bit | | | | (Valid only in asynchronous mode) | (Valid only when SCMR.SMIF = 0 in asynchronous mode) | | | | | Selection is made in combination with the SCMR.CHR1 bit. | | | | | CHR1 CHR | | | | Selects 8 bits as the data length for transmission and reception Selects 7 bits as the data length | 0 0: Selects 9 bits as the data length for transmission and reception | | | | for transmission and reception | 0 1: Selects 9 bits as the data length for transmission and reception | | | | | 1 0: Selects 8 bits as the data length for transmission and reception | | | | | 1 1: Selects 7 bits as the data length for transmission and reception | | | СМ | Communications mode bit | Communications mode bit | | | | 0: Asynchronous mode | 0: Asynchronous mode or simple I <sup>2</sup> C mode | | | | 1: Clock synchronous mode | Clock synchronous mode or simple SPI mode | | SCMR | CHR1 | | Character length bit 1 | | SEMR | ITE | | Immediate transmit enable bit | | | BRME | _ | Bit rate modulation enable bit | | | ABCSE | _ | Clock-synchronous basic clock | | | | | select extended bit | | | NFEN | _ | Digital noise filter function enable bit | | | BGDM | _ | Baud rate generator double-speed mode select bit | | | RXDESEL | _ | Asynchronous start bit edge detection select bit | | RDRH,<br>RDRL,<br>RDRHL | _ | | Receive data register H, L, HL | | FRDR | _ | — | Receive FIFO data register | | TDRH, | _ | _ | Transmit data register H, L, HL | | TDRL, | | | | | TDRHL | | | | | FTDR | _ | _ | Transmit FIFO data register | | SSRFIFO | _ | _ | Serial status register | | MDDR | _ | _ | Modulation duty register | | SNFR | _ | _ | Noise filter setting register | | SIMR1 | <del>-</del> | _ | I <sup>2</sup> C mode register 1 | | SIMR2 | <del>-</del> | _ | I <sup>2</sup> C mode register 2 | | SIMR3 | - | _ | I <sup>2</sup> C mode register 3 | | SISR | _ | _ | I <sup>2</sup> C states register | | SPMR | <del></del> | _ | SPI mode register | | FCR | | <u> </u> | FIFO control register | | Register | Bit | RX62N (SCIa) | RX671 (SCIk, SCIm, SCIh) | |----------|-----|--------------|-----------------------------------------| | FDR | | <u> </u> | FIFO data count register | | LSR | | | Line status register | | CDR | | _ | Comparison data register | | DCCR | | _ | Data comparison control register | | SPTR | | _ | Serial port register | | TMGR | _ | _ | Transmit/receive timing select register | | ESMER | _ | _ | Extended serial mode enable register | | CR0 | | <u> </u> | Control register 0 | | CR1 | | <u> </u> | Control register 1 | | CR2 | | _ | Control register 2 | | CR3 | | | Control register 3 | | PCR | | _ | Port control register | | ICR | | _ | Interrupt control register | | STR | | _ | Status register | | STCR | | _ | Status clear register | | CF0DR | | <del></del> | Control field 0 data register | | CF0CR | _ | _ | Control field 0 compare enable register | | CF0RR | | _ | Control field 0 receive data register | | PCF1DR | | _ | Primary control field 1 data register | | SCF1DR | _ | _ | Secondary control field 1 data register | | CF1CR | _ | _ | Control field 1 compare enable register | | CF1RR | | | Control field 1 receive data register | | TCR | _ | <u> </u> | Timer control register | | TMR | _ | <u> </u> | Timer mode register | | TPRE | | <u> </u> | Timer prescaler register | | TCNT | | _ | Timer count register | # 2.27 I<sup>2</sup>C bus Interface Table 2.52 is a comparative overview of the $I^2C$ bus interfaces, and Table 2.53 is a comparison of $I^2C$ bus interface registers. Table 2.52 Comparative Overview of I<sup>2</sup>C Bus Interfaces | Item | RX62N (RIIC) | RX671 (RIICa) | |----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Communication format | <ul> <li>I<sup>2</sup>C bus format or SMBus format</li> <li>Selectable between master mode or slave mode.</li> <li>Automatic securing of the various</li> </ul> | <ul> <li>I<sup>2</sup>C bus format or SMBus format</li> <li>Selectable between master mode or slave mode.</li> <li>Automatic securing of the various</li> </ul> | | | setup times, hold times, and bus-free times for the transfer rate | setup times, hold times, and bus-free times for the transfer rate | | Transfer speed | Up to 1 Mbps | Fast mode is supported (up to 1 Mbps). | | Serial clock (SCL) | For master operation, the duty cycle of the SCL clock is selectable in the range from 4% to 96%. | For master operation, the duty cycle of the SCL clock is selectable in the range from 4% to 96%. | | Issuing and detection conditions | <ul> <li>Start, restart, and stop conditions are generated automatically.</li> <li>Start conditions (including restart conditions) and stop conditions are detectable.</li> </ul> | <ul> <li>Start, restart, and stop conditions are generated automatically.</li> <li>Start conditions (including restart conditions) and stop conditions are detectable.</li> </ul> | | Slave addresses | <ul> <li>Three slave addresses can be specified.</li> <li>7-bit and 10-bit address formats are supported (along with the use of both at once).</li> <li>General call addresses, device ID addresses, and SMBus host addresses are detectable.</li> </ul> | <ul> <li>Up to three different slave addresses can be set.</li> <li>7-bit and 10-bit address formats are supported (along with the use of both at once).</li> <li>General call addresses, device ID addresses, and SMBus host addresses are detectable.</li> </ul> | | Acknowledgement | <ul> <li>For transmission, the acknowledge bit is loaded automatically. <ul> <li>Transfer of the next data for transmission can be suspended automatically on reception of a not-acknowledge bit.</li> </ul> </li> <li>For reception, the acknowledge bit is transmitted automatically. <ul> <li>If a wait between the eighth and ninth clock cycles has been selected, software control of the value in the acknowledge field in response to the received value is possible.</li> </ul> </li> </ul> | <ul> <li>For transmission, the acknowledge bit is loaded automatically. <ul> <li>Transfer of the next data for transmission can be suspended automatically on reception of a not-acknowledge bit.</li> </ul> </li> <li>For reception, the acknowledge bit is transmitted automatically. <ul> <li>If a wait between the eighth and ninth clock cycles has been selected, software control of the value in the acknowledge field in response to the received value is possible.</li> </ul> </li> </ul> | | Wait function | For reception, the following wait periods can be obtained by holding the SCL clock at the low level: Wait between the eighth and ninth clock cycles Wait between the ninth and first clock cycles (wait function) | For reception, the following wait periods can be obtained by holding the SCL line at the low level: Wait between the eighth and ninth clock cycles Wait between the ninth and first clock cycles | | SDA output delay function | Timing of the output of transmitted data, including the acknowledge bit, can be delayed. | Timing of the output of transmitted data, including the acknowledge bit, can be delayed. | | Item | RX62N (RIIC) | RX671 (RIICa) | |--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Arbitration | <ul> <li>Multi-master support <ul> <li>Operation to synchronize the SCL clock in cases of conflict with the SCL clock from another master is possible.</li> <li>When issuing a start condition, loss of arbitration is detected by testing for non-matching of the signals for the SDA line.</li> <li>In master operation, loss of arbitration is detected by testing for non-matching of transmit data.</li> </ul> </li> <li>Loss of arbitration due to detection of a start condition while the bus is busy is detectable (to prevent the issuing of double start conditions).</li> <li>Loss of arbitration in transfer of a not-acknowledge bit due to the signals for the SDA line not matching is detectable.</li> <li>Loss of arbitration due to non-</li> </ul> | <ul> <li>Multi-master support <ul> <li>Operation to synchronize the SCL clock in cases of conflict with the SCL clock from another master is possible.</li> <li>When issuing a start condition, loss of arbitration is detected by testing for non-matching of the signals for the SDA line.</li> <li>In master operation, loss of arbitration is detected by testing for non-matching of transmit data.</li> </ul> </li> <li>Loss of arbitration due to detection of a start condition while the bus is busy is detectable (to prevent the issuing of double start conditions).</li> <li>Loss of arbitration in transfer of a not-acknowledge bit due to the signals for the SDA line not matching is detectable.</li> <li>Loss of arbitration due to non-</li> </ul> | | | matching of data is detectable in slave transmission. | matching of data is detectable in slave transmission. | | Timeout detection function | The internal timeout function is capable of detecting long-interval stop of the SCL clock. | The internal timeout function is capable of detecting long-interval stop of the SCL clock. | | Noise canceler | The interface incorporates digital noise filters for both the SCL and SDA inputs, and the bandwidth for noise cancellation by the filters is adjustable by software. | The interface incorporates digital noise filters for both the SCL and SDA inputs, and the bandwidth for noise cancellation by the filters is adjustable by software. | | Interrupt sources | <ul> <li>Four sources:</li> <li>Error in transfer or occurrence of events (detection of AL, NACK, timeout, a start condition including a restart condition, or a stop condition)</li> <li>Receive-data-full (including matching with a slave address)</li> <li>Transmit-data-empty (including matching with a slave address)</li> <li>Transmission complete</li> </ul> | <ul> <li>Four sources:</li> <li>Error in transfer or occurrence of events (detection of arbitration, NACK, timeout, a start condition including a restart condition, or a stop condition)</li> <li>Receive data full (including matching with a slave address)</li> <li>Transmit data empty (including matching with a slave address)</li> <li>Transmit end</li> </ul> | | Low power consumption function | Module stop state can be set. | Ability to transition to module stop state. | | RIIC operating modes | Four modes: Master transmit mode Master receive mode Slave transmit mode Slave receive mode | Four modes: Master transmit mode Master receive mode Slave transmit mode Slave receive mode | | Item | RX62N (RIIC) | RX671 (RIICa) | |---------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Event link function | _ | Four sources (RIIC0): | | (output) | | <ul> <li>Error in transfer or occurrence of<br/>events</li> <li>Detection of arbitration, NACK,<br/>timeout, a start condition including a<br/>restart condition, or a stop condition</li> </ul> | | | | <ul> <li>Receive data full (including matching with a slave address)</li> <li>Transmit data empty (including matching with a slave address)</li> <li>Transmit end</li> </ul> | Table 2.53 Comparison of I<sup>2</sup>C Bus Interface Registers | Register | Bit | RX62N (RIIC) | RX671 (RIICa) | |----------|------|-------------------------------------------|---------------| | ICMR2 | TMWE | Timeout internal counter write enable bit | _ | | TMOCNT | _ | Timeout internal counter | | ### 2.28 CAN Module Table 2.54 is a comparative overview of the CAN modules, and Table 2.55 is a comparison of CAN module registers. **Table 2.54 Comparative Overview of CAN Modules** | Item | RX62N (CAN) | RX671 (CAN) | |--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Number of channels | 1 channel | 2 channels | | Protocol | ISO 11898-1 compliant | ISO 11898-1 compliant | | | (standard and extended frames) | (standard and extended frames) | | Bit rate | Programmable bit rate below 1 Mbps (fCAN ≥ 8 MHz) | Programmable bit rate below 1 Mbps (fCAN ≥ 8 MHz) | | N4 1 - | fCAN: CAN clock source | fCAN: CAN clock source | | Message box | 32 mailboxes: Two selectable mailbox modes | 32 mailboxes: Two selectable mailbox modes | | | <ul> <li>Normal mailbox mode: 32 mailboxes can be configured for either transmission or reception.</li> <li>FIFO mailbox mode: 24 mailboxes can be configured for either transmission or reception. Of the other mailboxes, four FIFO</li> </ul> | <ul> <li>Normal mailbox mode: 32 mailboxes can be configured for either transmission or reception.</li> <li>FIFO mailbox mode: 24 mailboxes can be configured for either transmission or reception. Of the other mailboxes, four FIFO</li> </ul> | | | stages can be configured for transmission and four FIFO stages for reception. | stages can be configured for transmission and four FIFO stages for reception. | | Reception | <ul> <li>Data frames and remote frames can be received.</li> <li>Selectable receiving ID format (only standard ID, only extended ID, or both IDs)</li> <li>Programmable one-shot reception function</li> <li>Selectable between overwrite mode (messages overwritten) and overrun mode (messages discarded)</li> <li>Reception-complete interrupt can be individually enabled or disabled for each mailbox.</li> </ul> | <ul> <li>Data frames and remote frames can be received.</li> <li>Selectable receiving ID format (only standard ID, only extended ID, or both IDs)</li> <li>Programmable one-shot reception function</li> <li>Selectable between overwrite mode (messages overwritten) and overrun mode (messages discarded)</li> <li>Reception-complete interrupt can be individually enabled or disabled for each mailbox.</li> </ul> | | Acceptance filter | <ul> <li>Eight acceptance masks (one mask for every four mailboxes)</li> <li>The mask can be individually enabled or disabled for each mailbox.</li> </ul> | <ul> <li>Eight acceptance masks (one mask for every four mailboxes)</li> <li>The mask can be individually enabled or disabled for each mailbox.</li> </ul> | | Item | RX62N (CAN) | RX671 (CAN) | |-------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------| | Transmission | Data frames and remote frames can | Data frames and remote frames can | | | be transmitted. | be transmitted. | | | Selectable transmitting ID format | Selectable transmitting ID format | | | (only standard ID, only extended ID, | (only standard ID, only extended ID, | | | or both IDs) | or both IDs) | | | Programmable one-shot transmission function | Programmable one-shot transmission function | | | Selectable between ID priority mode and mailbox number priority mode | Selectable between ID priority mode<br>and mailbox number priority mode | | | Transmission requests can be | Transmission requests can be | | | aborted. (Completion of abort can be | aborted. (Completion of abort can be | | | <ul><li>confirmed with a flag.)</li><li>Transmission-complete interrupt can</li></ul> | <ul><li>confirmed with a flag.)</li><li>Transmission-complete interrupt can</li></ul> | | | be individually enabled or disabled for each mailbox. | be individually enabled or disabled for each mailbox. | | Mode transition for | The mode transition for recovery from | The mode transition for recovery from | | bus-off recovery | the bus-off state can be selected. | the bus-off state can be selected. | | | ISO 11898-1 compliant | <ul> <li>ISO 11898-1 compliant</li> </ul> | | | Automatic transition to CAN halt | Automatic transition to CAN halt | | | mode at bus-off start | mode at bus-off start | | | Automatic transition to CAN halt | Automatic transition to CAN halt made at him off and | | | <ul><li>mode at bus-off end</li><li>Transition to CAN halt mode by a</li></ul> | <ul><li>mode at bus-off end</li><li>Transition to CAN halt mode by a</li></ul> | | | program | I ransition to CAN half mode by a program | | | Transition to error-active state by a | Transition to error-active state by a | | | program | program | | Error status monitoring | CAN bus errors (stuff error, form<br>error, ACK error, CRC error, bit error,<br>and ACK delimiter error) can be | CAN bus errors (stuff error, form<br>error, ACK error, CRC error, bit error,<br>and ACK delimiter error) can be | | | monitored. | monitored. | | | Transition to error states can be | Transition to error states can be | | | detected (error-warning, error- | detected (error-warning, error- | | | passive, bus-off start, and bus-off | passive, bus-off start, and bus-off | | | recovery). | recovery). | | Time atoms function | The error counters can be read. Time stamp function using a 16 bit. Time stamp function using a 16 bit. | The error counters can be read. Time stamp function using a 16 bit. The error counters can be read. | | Time stamp function | Time stamp function using a 16-bit counter | Time stamp function using a 16-bit counter | | | The reference clock can be selected<br>from 1-, 2-, 4- and 8-bit time periods. | The reference clock can be selected<br>from 1-, 2-, 4- and 8-bit time periods. | | Interrupt function | Five interrupt sources (reception | Five interrupt sources (reception | | | complete, transmission complete, receive FIFO, transmit FIFO, and error | complete, transmission complete, receive FIFO, transmit FIFO, and error | | | interrupt) | interrupt) | | CAN sleep mode | Current consumption can be reduced by | Current consumption can be reduced by | | | stopping the CAN clock. | stopping the CAN clock. | | Software support | Three software support units: | Three software support units: | | units | Acceptance filter support | Acceptance filter support | | | Mailbox search support (receive | Mailbox search support (receive | | | mailbox search, transmit mailbox | mailbox search, transmit mailbox | | | search, and message lost search) | search, and message lost search) | | CAN clock source | Channel search support Peripheral module clock (PCLK) | <ul> <li>Channel search support</li> <li>Peripheral module clock (PCLKB),</li> </ul> | | OAN GOOK SOUICE | 1 Supricial module clock (FOLIX) | CANMCLK | | Item | RX62N (CAN) | RX671 (CAN) | |--------------------------------|--------------------------------------|--------------------------------------| | Test mode | Three test modes for user evaluation | Three test modes for user evaluation | | | Listen-only mode | Listen-only mode | | | Self-test mode 0 (external loopback) | Self-test mode 0 (external loopback) | | | Self-test mode 1 (internal loopback) | Self-test mode 1 (internal loopback) | | Low power consumption function | Module stop state can be set. | Module stop state can be set. | ## Table 2.55 Comparison of CAN Module Registers | Register | Bit | RX62N (CAN) | RX671 (CAN) | |----------|-------|-------------|-----------------------------| | BCR | CCLKS | _ | CAN clock source select bit | ## 2.29 Serial Peripheral Interface Table 2.56 is a comparative overview of the serial peripheral interfaces, and Table 2.57 is a comparison of serial peripheral interface registers. Table 2.56 Comparative Overview of Serial Peripheral Interfaces | Item | RX62N (RSPI) | RX671 (RSPId) | | | |-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Number of | 2 channels | 3 channels | | | | channels | | | | | | RSPI transfer functions | <ul> <li>Ability to use MOSI (master out/slave in), MISO (master in/slave out), SSL (slave select), and RSPCK (RSPI clock) signals to implement serial communication through SPI operation (four-wire method) or clock synchronous operation (three-wire method).</li> <li>Ability to perform transmit-only operation</li> <li>Capable of serial communications in master/slave mode</li> <li>Ability to switch the polarity of serial transfer clock</li> <li>Ability to switch the phase of serial</li> </ul> | <ul> <li>Ability to use MOSI (master out/slave in), MISO (master in/slave out), SSL (slave select), and RSPCK (RSPI clock) signals to implement serial communication through SPI operation (four-wire method) or clock synchronous operation (three-wire method).</li> <li>Communication mode: Selectable between full-duplex and simplex (transmit-only or receive-only (in slave mode))</li> <li>Ability to switch the polarity of RSPCK</li> </ul> | | | | Data format | transfer clock • Selectable between MSB-first and | Selectable between MSB-first and | | | | Data format | LSB-first | LSB-first | | | | | <ul> <li>Ability to select transfer bit length<br/>among 8, 9, 10, 11, 12, 13, 14, 15, 16,<br/>20, 24, and 32 bits</li> </ul> | Ability to select transfer bit length<br>among 8, 9, 10, 11, 12, 13, 14, 15, 16,<br>20, 24, and 32 bits | | | | | 128-bit transmit/receive buffers | 128-bit transmit/receive buffers | | | | | Ability to transfer up to four frames in<br>each round of transmission/reception<br>(with up to 32 bits per frame) | Ability to transfer up to four frames in<br>each round of transmission/reception<br>(with up to 32 bits per frame) | | | | | | Ability to swap transmit/receive data in byte units | | | | | | Ability to invert the logic level of transmit/receive data | | | | Bit rate | In master mode, the on-chip baud rate<br>generator generates RSPCK by<br>frequency-dividing PCLK (division<br>ratio: 2 to 4,096). | In master mode, the on-chip baud rate<br>generator generates RSPCK by<br>frequency-dividing PCLK (division<br>ratio: 2 to 4,096). | | | | | In slave mode, the externally input<br>clock is used as the serial clock (the<br>maximum frequency is that of PCLK<br>divided by 8). | In slave mode, PCLK divided by a minimum of 4 can be input as RSPCK (RSPCK maximum frequency: PCLK divided by 4). | | | | | Width at high level: 4 cycles of PCLK; width at low level: 4 cycles of PCLK | Width at high level: 2 cycles of PCLK; width at low level: 2 cycles of PCLK | | | | Buffer | Double buffer configuration for the | Double buffer configuration for both the | | | | configuration | transmit and receive buffers | transmit and receive buffers | | | | | 128 bits for the transmit/receive buffers | 128 bits for the transmit/receive buffers | | | | Item | RX62N (RSPI) | RX671 (RSPId) | |--------------------------------|--------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------| | Error detection | Mode fault error detection | Mode fault error detection | | | Overrun error detection | Overrun error detection When master receive and the RSPCK | | | | auto-stop function are enabled, the | | | | transfer clock stops at the point in time when overrun error detection occurs, | | | | so no overrun error is generated. | | | Parity error detection | Parity error detection | | 001 | | Underrun error detection | | SSL control function | Four SSL pins (SSLn0 to SSLn3) per channel | Four SSL pins (SSLx0 to SSLx3) per channel | | | In single-master mode, SSLn0 to<br>SSLn3 pins are output. | In single-master mode, SSLx0 to SSLx3 pins are output. | | | In multi-master mode, the SSLn0 pin is | In multi-master mode, the SSLx0 pin is | | | input, and SSLn1 to SSLn3 pins are either output or unused. | input, and SSLx1 to SSLx3 pins are either output or unused. | | | • In slave mode, the SSLn0 pin is input, and SSLn1 to SSLn3 pins are unused. | <ul> <li>In slave mode, the SSLx0 pin is input,<br/>and SSLx1 to SSLx3 pins are unused.</li> </ul> | | | Controllable delay from SSL output | Controllable delay from SSL output | | | assertion to RSPCK operation (RSPCK delay) | assertion to RSPCK operation (RSPCK delay) | | | <ul> <li>Setting range: 1 to 8 RSPCK cycles</li> </ul> | <ul> <li>Setting range: 1 to 8 RSPCK cycles</li> </ul> | | | Setting unit: One RSPCK cycle | Setting unit: One RSPCK cycle | | | Controllable delay from RSPCK stop to<br>SSL output negation (SSL negation | Controllable delay from RSPCK stop to<br>SSL output negation (SSL negation | | | delay) | delay) | | | <ul> <li>Setting range: 1 to 8 RSPCK cycles</li> </ul> | Setting range: 1 to 8 RSPCK cycles | | | Setting unit: One RSPCK cycle | Setting unit: One RSPCK cycle | | | Controllable wait until next-access SSL output assertion (next-access delay) | Controllable wait until next-access SSL autnut assertion (next access delay) | | | Setting range: 1 to 8 RSPCK cycles | output assertion (next-access delay) — Setting range: 1 to 8 RSPCK cycles | | | Setting unit: One RSPCK cycle | Setting unit: One RSPCK cycle | | | Function for changing SSL polarity | Function for changing SSL polarity | | Control during master transfer | A transfer of up to eight commands can<br>be executed sequentially in looped<br>execution. | A transfer of up to eight commands can<br>be executed sequentially in looped<br>execution. | | | For each command, the following items can be set: | For each command, the following items can be set: | | | <ul> <li>— SSL signal value, bit rate, RSPCK</li> </ul> | — SSL signal value, bit rate, RSPCK | | | polarity/phase, transfer data length, | polarity/phase, transfer data length, | | | MSB/LSB-first, burst, RSPCK delay, SSL negation delay, and next- | MSB/LSB-first, burst, RSPCK delay, SSL negation delay, and next- | | | access delay | access delay | | | A transfer can be initiated by writing to<br>the transmit buffer. | A transfer can be initiated by writing to<br>the transmit buffer. | | | The MOSI signal value at SSL | The MOSI signal value at SSL | | | negation can be specified. | negation can be specified. | | | | RSPCK auto-stop function The delay between data bytes can be | | | | <ul> <li>The delay between data bytes can be<br/>shortened during burst transfers.</li> </ul> | | | | Shortened during burst transfers. | | Item | RX62N (RSPI) | RX671 (RSPId) | |----------------------|------------------------------------------------------------------|------------------------------------------------------------| | Interrupt | Maskable interrupt sources | Interrupt sources | | sources | RSPI receive interrupt<br>(receive buffer full) | Receive buffer full interrupt | | | RSPI transmit interrupt<br>(transmit buffer empty) | Transmit buffer empty interrupt | | | RSPI error interrupt | Error interrupt | | | (mode fault, overrun, parity error) | (mode fault, overrun, underrun, or parity error) | | | RSPI idle interrupt (RSPI idle) | Idle interrupt | | | | Communication end interrupt | | Event link | _ | The following events can be output to the | | function | | event link controller (RSPI0): | | (output) | | Receive buffer full event signal | | | | <ul> <li>Transmit buffer empty event signal</li> </ul> | | | | Error events (mode fault, overrun, underrun, parity error) | | | | Idle events | | | | Communication completion events | | Other functions | Function for switching between CMOS output and open-drain output | | | | Function for initializing the RSPI | Function for initializing the RSPI | | | Loopback mode | Loopback mode | | Low power | Ability to specify module stop state | Ability to specify module stop state | | consumption function | | | Table 2.57 Comparison of Serial Peripheral Interface Registers | Register | Bit | RX62N (RSPI) | RX671 (RSPId) | |----------|------------|--------------------------------------------------|-----------------------------------------------------| | SPPCR | SPOM | RSPI output pin mode bit | _ | | SPSR | MODF | Mode fault error flag | Mode fault error flag | | | | 0: No mode fault error occurred | 0: No mode fault error occurred, no | | | | | underrun error occurred. | | | | 1: A mode fault error occurred | 1: A mode fault error occurred, an | | | | | underrun error occurred. | | | UDRF | _ | Underrun error flag | | | SPCF | _ | Communication completion flag | | SPDR | | RSPI data register | RSPI data register | | | | Possible access sizes: | Possible access sizes: | | | | Longword access | Longword access | | | | (SPDCR.SPLW = 1) | (SPDCR.SPLW = 1, SPBYTE = 0) | | | | Word access | Word access | | | | (SPDCR.SPLW = 0) | $(SPDCR.SPLW = 0, \frac{SPBYTE}{} = 0)$ | | | | | <ul><li>Byte access<br/>(SPDCR.SPBYT = 1)</li></ul> | | SPDCR | SLSEL[1:0] | SSL pin output selection bits | (er bertier bit = 1) | | | SPBYT | | RSPI byte access specification bit | | SPCR2 | SPPE | Parity enable bit | Parity enable bit | | | | | | | | | 0: No transmit data parity bit | 0: No transmit data parity bit | | | | appended | appended | | | | No parity checking is performed on receive data. | No parity checking is performed on receive data. | | | | 1: A transmit data parity bit is | 1: A transmit data parity bit is | | | | appended. | appended, and parity checking is | | | | Parity checking is performed on | performed on receive data (when | | | | receive data. | SPCR.TXMD = 0). | | | | | A parity bit is appended to transmit | | | | | data, but no parity checking is | | | | | performed on receive data (when SPCR.TXMD = 1). | | | SCKASE | _ | RSPCK auto-stop function enable bit | | SPDCR2 | _ | _ | RSPI data control register 2 | | SPCR3 | _ | _ | RSPI control register 3 | ### 2.30 CRC Calculator Table 2.58 is a comparative overview of the CRC calculators, and Table 2.59 is a comparison of CRC calculator registers. **Table 2.58 Comparative Overview of CRC Calculators** | Item | RX62N (CRC) | RX671 (CRCA) | | |--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Data size | 8 bits | 8 bits | 32 bits | | Data for CRC calculation | CRC code generated for any desired data in 8n-bit units (where n is a whole number) | CRC codes are generated<br>for any desired data in 8n-<br>bit units (where n is a<br>whole number) | CRC codes are generated for any desired data in 32n-bit units (where n is a whole number) | | CRC processor unit | Operation executed on eight bits in parallel | 8-bit parallel processing | 32-bit parallel processing | | CRC generating polynomial | One of three generating polynomials is selectable 8-bit CRC: X <sup>8</sup> + X <sup>2</sup> + X + 1 16-bit CRC: X <sup>16</sup> + X <sup>15</sup> + X <sup>2</sup> + 1 X <sup>16</sup> + X <sup>12</sup> + X <sup>5</sup> + 1 | One of three generating polynomials is selectable 8-bit CRC: X <sup>8</sup> + X <sup>2</sup> + X + 1 16-bit CRC: X <sup>16</sup> + X <sup>15</sup> + X <sup>2</sup> + 1 X <sup>16</sup> + X <sup>12</sup> + X <sup>5</sup> + 1 | • 32-bit CRC: - X <sup>32</sup> + X <sup>26</sup> + X <sup>23</sup> + X <sup>22</sup> + X <sup>16</sup> + X <sup>12</sup> + X <sup>11</sup> + X <sup>10</sup> + X <sup>8</sup> + X <sup>7</sup> + X <sup>5</sup> + X <sup>4</sup> + X <sup>2</sup> + X + 1 - X <sup>32</sup> + X <sup>28</sup> + X <sup>27</sup> + X <sup>26</sup> + X <sup>25</sup> + X <sup>23</sup> + X <sup>22</sup> + X <sup>20</sup> + X <sup>19</sup> + X <sup>18</sup> + X <sup>14</sup> + X <sup>13</sup> + X <sup>11</sup> + X <sup>10</sup> + X <sup>9</sup> + X <sup>8</sup> + X <sup>6</sup> + 1 | | CRC calculation switching | CRC code generation for LSB-first or MSB-first communication selectable | The order of the bits produced by CRC calculation can be switched for LSB first or MSB first communication | | | Low power consumption function | Module stop state can be set | Ability to transition to module | e stop state | Table 2.59 Comparison of CRC Calculator Registers | Register | Bit | RX62N (CRC) | RX671 (CRCA) | |----------|---------------------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------| | CRCCR | GPS[1:0]<br>(RX62N)<br>GPS[2:0] | CRC generating polynomial switching bits (b1, b0) | CRC generating polynomial switching bits (b2 to b0) | | | (RX671) | b1 b0 | b2 b0 | | | | 0 0: No calculation is executed. | 0 0 0: No calculation is executed. | | | | $0.1: X^8 + X^2 + X + 1$ | 0 0 1: 8-bit CRC (X <sup>8</sup> + X <sup>2</sup> + X + 1) | | | | 1 0: $X^{16} + X^{15} + X^2 + 1$<br>1 1: $X^{16} + X^{12} + X^5 + 1$ | 0 1 0: 16-bit CRC (X <sup>16</sup> + X <sup>15</sup> + X <sup>2</sup> + 1) | | | | 11. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. | 0 1 1: 16-bit CRC (X <sup>16</sup> + X <sup>12</sup> + X <sup>5</sup> + 1) | | | | | 1 0 0: 32-bit CRC<br>$(X^{32} + X^{26} + X^{23} + X^{22} + X^{16} + X^{12} + X^{11} + X^{10} + X^8 + X^7 + X^5)$ | | | | | $+ X^4 + X^2 + X + 1$ | | | | | 1 0 1: 32-bit CRC<br>(X <sup>32</sup> + X <sup>28</sup> + X <sup>27</sup> + X <sup>26</sup> + X <sup>25</sup> | | | | | $+ X^{23} + X^{22} + X^{20} + X^{19} + X^{18} $ $+ X^{14} + X^{13} + X^{11} + X^{10} + X^{9} $ $+ X^{8} + X^{6} + 1)$ | | | | | 1 1 0: No calculation is executed. | | | | | 1 1 1: No calculation is executed. | | | LMS | CRC calculation switching bit (b2) | CRC calculation switching bit (b6) | | CRCDIR | | CRC data input register | CRC data input register | | | | | <ul> <li>When generating 32-bit CRCs<br/>CRC data input register<br/>(b31 to b0)</li> </ul> | | | | When generating 16-bit or 8-bit<br>CRCs | When generating 16-bit or 8-bit<br>CRCs | | | | CRC data input register (b7 to b0) | CRC data input register (b7 to b0) | | CRCDOR | | CRC data output register | CRC data output register | | | | | When generating 32-bit CRCs<br>CRC data output register<br>(b31 to b0) | | | | When generating 16-bit CRCs CRC data output register (b15 to b0) | When generating 16-bit CRCs CRC data output register (b15 to b0) | | | | The bottom byte (b7 to b0) is used when generating 8-bit CRCs. | When generating 8-bit CRCs CRC data output register (b7 to b0) | ## 2.31 Boundary Scan Table 2.60 is a comparative overview of the boundary scan functions, and Table 2.61 is a comparison of boundary scan registers. **Table 2.60 Comparative Overview of Boundary Scan Functions** | Item | RX62N | RX671 | |------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Boundary scan enable/disable | Boundary scan is enabled when the EMLE pin is driven low and the BSCANP pin is driven high. | Boundary scan is enabled when the RES# pin and the BSCANP pin are driven high and the EMLE pin is driven low. | | Dedicated boundary scan pins | The following pins are used exclusively by the JTAG when the boundary scan function is enabled (TDO, TCK, TDI, TMS, and TRST#): 176-pin LFBGA products: PF0, PF1, PF2, PF3, and PF4 145-pin TFLGA and 144-pin LQFP products: P26, P27, P30, P31, and P34 85-pin TFLGA products: P26, P27, P30, P31, and P34 | The following pins are used exclusively by the JTAG when the boundary scan function is enabled (TDO, TCK, TDI, TMS, and TRST#): • 145-pin TFLGA and 64-pin TFBGA products: P26, P27, P30, P31, and P34 | | Six test modes | BYPASS mode EXTEST mode SAMPLE/PRELOAD mode CLAMP mode HIGHZ mode IDCODE mode | <ul> <li>BYPASS mode</li> <li>EXTEST mode</li> <li>SAMPLE/PRELOAD mode</li> <li>CLAMP mode</li> <li>HIGHZ mode</li> <li>IDCODE mode</li> </ul> | Table 2.61 Comparison of Boundary Scan Registers | Register | Bit | RX62N | RX671 | |----------|-----|--------------------------------------|------------------| | JTIDR | | ID code register | ID code register | | | | Initial value after a reset differs. | | ### 2.32 12-Bit A/D Converter Table 2.62 is a comparative overview of the 12-bit A/D converters, and Table 2.63 is a comparison of 12-bit A/D converter registers and Table 2.64 is a comparison of A/D conversion start triggers that can be set in the ADSTRGR registers. Table 2.62 Comparative Overview of 12-Bit A/D Converters | Item | RX62N (S12AD) | RX671 (S12ADFa) | |---------------------------------|------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Number of units | 1 unit (S12AD0) | 2 units (S12AD and S12AD1) | | Input channels | 8 channels | S12AD: 8 channels | | | | S12AD1: | | | | 12 channels + one extended channel | | Extended analog | _ | Temperature sensor output, internal | | function | | reference voltage | | A/D conversion method | Successive approximation method | Successive approximation method | | Resolution | 12 bits | 12 bits | | Conversion time | 1.0 µs per channel | (0.48 µs) per channel | | | (when operating with peripheral module | (12-bit conversion mode) | | | clock PCLK = 50 MHz) | (0.45 µs) per channel | | | | (10-bit conversion mode) | | | | (0.42 µs) per channel | | | | (8-bit conversion mode) | | | | (Operating with A/D conversion clock | | | | ADCLK = 60 MHz) | | A/D conversion<br>clock (ADCLK) | 4 clocks: PCLK, PCLK/2, PCLK/4, PCLK/8 | <ul> <li>Peripheral module clock PCLK and A/D conversion clock ADCLK can be set so that the division ratio is one of the following: <ul> <li>PCLK: ADCLK frequency ratio = 1:1, 2:1, 4:1, 8:1</li> </ul> </li> <li>ADCLK is set using the clock</li> </ul> | | | | generation circuit. | | Data register | 8 data registers | For analog input: 20 data registers (S12AD: 8 data registers, S12AD1: 12 data registers), one data register for each unit for A/D conversion data multiplexing in double trigger mode, two data registers for each unit for A/D conversion data multiplexing in double trigger mode extended operation For temporature conserver. One data | | | | <ul> <li>For temperature sensor: One data register (S12AD1)</li> </ul> | | | | <ul> <li>For internal reference voltage: One data register (S12AD1)</li> </ul> | | | | <ul> <li>1 register per unit for self-diagnosis</li> </ul> | | | <ul> <li>The results of A/D conversion are<br/>stored in 12-bit A/D data registers.</li> </ul> | The results of A/D conversion are<br>stored in 12-bit A/D data registers. | | | | 8-, 10-, and 12-bit accuracy output<br>for the results of A/D conversion | | Item | RX62N (S12AD) | RX671 (S12ADFa) | |----------------|-----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Data register | In A/D-converted value addition mode, 14 bits of data are stored in an A/D data register. | <ul> <li>In value addition mode, the value obtained by adding up A/D-converted results is stored as a value (number of conversion accuracy bits + 2 bits/4 bits) in the A/D data registers.</li> <li>Double trigger mode (selectable in single scan and group scan modes): The first piece of A/D-converted analog-input data on one selected channel is stored in the data register for the channel, and the second piece is stored in the duplication register.</li> <li>Extended operation in double trigger mode (available for specific triggers): A/D-converted analog-input data on one selected channel is stored in the duplication register that is prepared for each type of trigger.</li> </ul> | | Operating mode | Single-cycle scan mode: — A/D conversion is performed only once on the analog inputs of up to 8 user-selected channels. | Operating modes can be set independently for two units. • Single scan mode: — A/D conversion is performed only once on the analog inputs of user-selected channel. — A/D conversion is performed only once on the temperature sensor output (S12AD1). — A/D conversion is performed only once on the internal reference voltage (S12AD1). — A/D conversion is performed only once on the extended analog | | | Continuous scan mode: — A/D conversion is performed repeatedly on the analog inputs of up to 8 user-selected channels. | input (S12AD1). Continuous scan mode: — A/D conversion is performed repeatedly on the arbitrarily selected analog inputs, temperature sensor output (S12AD1), and internal reference voltage (S12AD1). | | Item | RX62N (S12AD) | RX671 (S12ADFa) | |---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Operating mode | | <ul> <li>Group scan mode: <ul> <li>Either two (A and B) or three (A, B, and C) groups can be selected. (When the number of groups selected is two, only the combination of group A and group B is selectable.)</li> <li>The analog inputs of userselected channels, the temperature sensor output (S12AD1), or the internal reference voltage (S12AD1) are divided up among group A and group B, or among groups A, B, and C, and A/D conversion is performed only once on the analog inputs selected as a group unit.</li> <li>The conditions for scanning start of groups A, B, and C (synchronous trigger) can be independently selected, thus allowing A/D conversion of each group to be started independently.</li> </ul> </li> <li>Group scan mode (with group priority control selected): <ul> <li>If a priority-group trigger is input during scanning of the low-priority group, scan of the low-priority group is stopped and scan of the priority group is started. The priority order is group A (highest) &gt; group B &gt; group C (lowest). Whether or not to restart scanning of the low-priority group after processing for the high-priority group completes, is selectable. Rescan can also be set to start either from the beginning of the selected channel or the channel on which A/D conversion is not completed.</li> </ul> </li></ul> | | A/D conversion start conditions | <ul> <li>Software trigger</li> <li>Conversion start is triggered by the Multi-function timer pulse unit (MTU) and 8-bit timer (TMR).</li> <li>External trigger A/D conversion can be triggered by the ADTRG0# pin. </li> </ul> | <ul> <li>Software trigger</li> <li>Synchronous trigger Conversion start is triggered by the MTU, TPU, TMR, and ELC.</li> <li>Asynchronous trigger A/D conversion can be started by the external trigger ADTRG0# pin (S12AD) or ADTRG1# pin (S12AD1). (independently for two units)</li> </ul> | | Item | RX62N (S12AD) | RX671 (S12ADFa) | |-------------------|-------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Functions | Sample-and-hold function | <ul> <li>Variable sampling state count<br/>(ability to set for each channel<br/>independently)</li> <li>Self-diagnostic function for 12-bit A/D<br/>converter</li> </ul> | | | Selectable A/D-converted value adding mode | <ul> <li>Selectable A/D-converted value adding mode or averaging mode</li> <li>Analog input disconnection detection assist function (discharge function/precharge function)</li> <li>Double trigger mode (duplication of A/D conversion data)</li> <li>Function for switching among 12-, 10-, and 8-bit conversion</li> <li>A/D data register auto-clear function</li> <li>Extended analog input function</li> <li>Compare function (window A, window B)</li> </ul> | | Interrupt sources | An scan end interrupt request (S12ADI0) can be generated on completion of A/D conversion. | <ul> <li>In modes other than double trigger mode and group scan mode, an A/D scan end interrupt request (S12ADI or S12ADI1) can be generated on completion of a single scan. (independently for two units)</li> <li>In double trigger mode, an A/D scan end interrupt request (S12ADI or S12ADI1) can be generated on completion of a double scan. (independently for two units)</li> <li>In group scan mode, a scan end interrupt request (S12ADI or S12ADI1) can be generated on completion of a group A scan. On completion of a group B scan a dedicated group B scan end interrupt request (S12GBADI or S12GBADI1) can be generated, and on completion of a group C scan a dedicated group C scan end interrupt request (S12GCADI or S12GCADI1) can be generated.</li> <li>When double trigger mode is selected in group scan mode, a scan end interrupt request (S12ADI or S12ADI1) can be generated on completion of two scans of group A. On completion of two scans of group B or C a dedicated group B or group C scan end interrupt request (S12GBADI1/S12GCADI1) can be generated.</li> </ul> | | Item | RX62N (S12AD) | RX671 (S12ADFa) | |--------------------------------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Interrupt sources | An S12ADI0 interrupt can activate<br>the DMA controller (DMAC) and data<br>transfer controller (DTC). | <ul> <li>A compare interrupt (S12CMPAI, S12CMPAI1, S12CMPBI, or S12CMPBI1) can be generated when the digital compare function comparison conditions are met.</li> <li>The DMA controller (DMAC) or data transfer controller (DTC) can be activated by the S12ADI/S12ADI1, S12GBADI/S12GBADI1, or S12GCADI/S12GCADI1 interrupt.</li> </ul> | | Event link function | | <ul> <li>An ELC event can be generated at end of all scans.</li> <li>Scanning can be started by a trigger from the ELC.</li> </ul> | | Low power consumption function | Module stop state can be set. | Module stop state can be set. | Table 2.63 Comparison of 12-Bit A/D Converter Registers | Register | Bit | RX62N (S12AD) | RX671 (S12ADFa) | |----------------------------------------|----------------------|-----------------------------------------------------|---------------------------------------------------------------------| | ADDRn | _ | A/D data register n (n = 0 to 7) | A/D data register n (n = 0 to 11) | | ADCSR | _ | A/D control register | A/D control register | | | | ADCSR is an 8-bit register. | ADCSR is a 16-bit register. | | | EXTRG | Trigger select bit (b0) | Trigger select bit (b8) | | | TRGE | Trigger start enable bit (b1) | Trigger start enable bit (b9) | | | CKS[1:0] | A/D conversion clock select bits | _ | | | ADIE | Scan end interrupt enable bit (b4) | Scan end interrupt enable bit (b12) | | | ADCS<br>(RX62N) | Scan mode select bit (b6) | Scan mode select bits (b14, b13) b14 b13 | | | ADCS[1:0]<br>(RX671) | 0: Single-cycle scan mode | 0 0: Single scan mode 0 1: Group scan mode | | | | 1: Continuous scan mode | 1 0: Continuous scan mode 1 1: Setting prohibited. | | | ADST | A/D conversion start bit (b7) | A/D conversion start bit (b15) | | | DBLANS[4:0] | _ | Double trigger channel select bits | | | GBADIE | _ | Group B scan end interrupt enable bit | | | DBLE | _ | Double trigger mode select bit | | ADANS<br>(RX62N)<br>ADANSA0<br>(RX671) | _ | A/D channel select register | A/D channel select register A0 | | ADANSB0 | | _ | A/D channel select register B0 | | ADANSC0 | _ | <u> </u> | A/D channel select register C0 | | ADADS<br>(RX62N)<br>ADADS0<br>(RX671) | _ | A/D-converted value addition mode select register | A/D-converted value addition/<br>average function select register 0 | | ADADS1 | | A/D-converted value addition mode select register 1 | _ | | Register | Bit | RX62N (S12AD) | RX671 (S12ADFa) | |------------|--------------|-------------------------------------|------------------------------------------------| | ADADC | ADC[1:0] | Addition count select bits | Addition count select bits | | 7.57.50 | (RX62N) | (b1, b0) | (b2 to b0) | | | ADC[2:0] | (-,, | | | | (RX671) | b1 b0 | b2 b0 | | | | 0 0: 1-time conversion | 0 0 0: 1-time conversion | | | | (no addition, same as normal | (no addition, same as | | | | conversion) | normal conversion) | | | | 0 1: 2-time conversion | 0 0 1: 2-time conversion | | | | (addition once) | (addition once) | | | | 1 0: 3-time conversion | 0 1 0: 3-time conversion | | | | (addition twice) | (addition twice) | | | | 1 1: 4-time conversion | 0 1 1: 4-time conversion | | | | (addition three times) | (addition three times) | | | | | 1 0 1: 16-time conversion | | | | | (addition 15 times) | | | | | Settings other than the above are prohibited. | | | AVEE | _ | Average mode enable bit | | ADCER | ADPRC[1:0] | _ | A/D conversion resolution setting bit | | | DIAGVAL[1:0] | _ | Self-diagnostic conversion voltage select bits | | | DIAGLD | | Self-diagnostic mode select bit | | | DIAGM | | Self-diagnostic enable bit | | ADSTRGR | ADSTRS[3:0] | A/D conversion start trigger select | A/D conversion start trigger select | | | (RX62N) | bits (b3 to b0) | bits (b13 to b8) | | | TRSA[5:0] | , , , | | | | (RX671) | Refer to Table 2.64 for details | Refer to Table 2.64 for details | | | TRSB[5:0] | _ | A/D conversion start trigger select | | | | | for group B bits | | ADDBLDR | | _ | A/D data duplication register | | ADDBLDRA | | _ | A/D data duplication register A | | ADDBLDRB | | _ | A/D data duplication register B | | ADTSDR | _ | _ | A/D temperature sensor data register | | ADOCDR | | _ | A/D internal reference voltage | | | | | data register | | ADRD | _ | _ | A/D self-diagnosis data register | | ADEXICR | _ | _ | A/D conversion extended input control register | | ADGCEXCR | _ | _ | A/D group C extended input control register | | ADGCTRGR | _ | _ | A/D group C trigger select register | | ADSSTRn | _ | | A/D sampling state register n | | | | | (n = 0 to 11, T, or O) | | ADDISCR | _ | _ | A/D disconnection detection | | | | | control register | | ADGSPCR | | | A/D group scan priority control register | | ADCMPCR | _ | _ | A/D comparison function control register | | ADCMPANSR0 | | _ | A/D comparison function window | | | | | A channel select register 0 | | Register | Bit | RX62N (S12AD) | RX671 (S12ADFa) | |------------|-----|---------------|----------------------------------| | ADCMPANSER | _ | <u> </u> | A/D comparison function window | | | | | A extended input select register | | ADCMPLR0 | _ | _ | A/D comparison function window | | | | | A comparison condition setting | | | | | register 0 | | ADCMPLER | _ | <del>-</del> | A/D comparison function window | | | | | A extended input comparison | | | | | condition setting register | | ADCMPDR0 | _ | <del>-</del> | A/D comparison function window | | | | | A lower level setting register | | ADCMPDR1 | _ | <del>-</del> | A/D comparison function window | | | | | A upper level setting register | | ADCMPSR0 | _ | <del>-</del> | A/D comparison function window | | | | | A channel status register 0 | | ADCMPSER | _ | _ | A/D comparison function window | | | | | A extended input channel status | | | | | register | | ADWINMON | _ | <del>-</del> | A/D comparison function window | | | | | A/B status monitoring register | | ADCMPBNSR | _ | <del>-</del> | A/D comparison function window | | | | | B channel select register | | ADWINLLB | _ | <del>-</del> | A/D comparison function window | | | | | B lower level setting register | | ADWINULB | _ | <del>-</del> | A/D comparison function window | | | | | B upper level setting register | | ADCMPBSR | _ | _ | A/D comparison function window | | | | | B channel status register | | ADSAM | _ | _ | A/D conversion time setting | | | | | register | | ADSAMPR | _ | _ | A/D conversion time setting | | | | | protection release register | Table 2.64 Comparison of A/D Conversion Start Triggers Set in ADSTRGR Register | Bit | RX62N (S12ADa) | RX671 (S12ADFa) | |-------------|---------------------------------------------|-----------------------------------------------| | ADSTRS[3:0] | A/D conversion start trigger select bits | A/D conversion start trigger select bits | | (RX62N) | | | | TRSA[5:0] | b3 b0 | b13 b8 | | (RX671) | | 1 1 1 1 1 1: No trigger source selected state | | | 0 0 0 0: A/D conversion startup trigger pin | | | | 0 0 0 1: TRG0AN_0 | 0 0 0 0 0 1: TRGA0N | | | 0 0 1 0: TRG0BN_0 | 0 0 0 0 1 0: TRGA1N | | | 0 0 1 1: TRGAN_0 | 0 0 0 0 1 1: TRGA2N | | | 0 1 0 0: TRGAN_1 | 0 0 0 1 0 0: TRGA3N | | | 0 1 0 1: TRG0EN_0 | 0 0 0 1 0 1: TRGA4N | | | 0 1 1 0: TRG0FN_0 | 0 0 0 1 1 0: TRGA6N | | | 0 1 1 1: TRG04ABN_0 | 0 0 0 1 1 1: TRGA7N | | | 1 0 0 0: TRG04ABN_1 | 0 0 1 0 0 0: TRG0N | | | 1 0 0 1: TMTRG0AN_0 | 0 0 1 0 0 1: TRG4AN | | | 1 0 1 0: TMTRG0AN_1 | 0 0 1 0 1 0: TRG4BN | | | | 0 0 1 0 1 1: TRG4AN or TRG4BN | | | | 0 0 1 1 0 0: TRG4ABN | | | | 0 0 1 1 0 1: TRG7AN | | | | 0 0 1 1 1 0: TRG7BN | | | | 0 0 1 1 1 1: TRG7AN or TRG7BN | | | | 0 1 0 0 0 0: TRG7ABN | | | | 0 1 1 1 0 1: TMTRG0AN_0 | | | | 0 1 1 1 1 0: TMTRG0AN_1 | | | | 0 1 1 1 1 1: TPTRGAN | | | | 1 0 0 0 0 0: TPTRG0AN | | | | 1 1 0 0 0 0: ELCTRG0N/ELCTRG1N | ### 2.33 RAM Table 2.65 is a comparative overview of the RAM, and Table 2.66 is a comparison of RAM registers. Table 2.65 Comparative Overview of RAM | Item | RX62N | RX671 | |--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Capacity | <ul> <li>64 KB</li></ul> | • 384 KB | | Address | <ul> <li>When the RAM capacity is 64 KB RAM0: 0000 0000h to 0000 FFFFh (64 KB) RAM1: None</li> <li>When the RAM capacity is 128 KB RAM0: 0000 0000h to 0000 FFFFh (64 KB) RAM1: 0001 0000h to 0001 FFFFh (32 KB)</li> </ul> | 0000 0000h to 0003 FFFFh | | Memory bus | Memory bus 1 | Memory bus 1 | | Access | <ul> <li>Single-cycle access is possible for both reading and writing.</li> <li>The on-chip RAM can be enabled or disabled.</li> </ul> | <ul> <li>Single-cycle access is possible for both reading and writing.</li> <li>The number of cycles required is doubled when an access spans an 8-byte boundary.</li> <li>The RAM can be enabled or disabled.</li> </ul> | | Data<br>retention<br>function | Data in RAM0 can be retained in deep standby mode. | Not available in deep software standby mode | | Low power consumption function | The module stop state is independently selectable for RAM0 and RAM1. | Ability to transition to the module stop state. | | Error<br>checking<br>function | | <ul> <li>Parity check: Detection of 1-bit errors</li> <li>Generation of non-maskable interrupt or<br/>interrupt when an error occurs</li> </ul> | Table 2.66 Comparison of RAM Registers | Register | Bit | RX62N | RX671 | |----------|-----|-------|-------------------------------------| | RAMMODE | _ | _ | RAM operating mode control register | | RAMSTS | | _ | RAM error status register | | RAMECAD | _ | _ | RAM error address capture register | | RAMPRCR | _ | _ | RAM protection register | # 2.34 Flash Memory Table 2.67 is a comparative overview of the flash memory, and Table 2.68 is a comparison of flash memory registers. **Table 2.67 Comparative Overview of Flash Memory** | | RX62N | | RX671 (FLASH) | | |--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------| | | | | Code Flash | Data Flash | | Item | ROM | Data Flash | Memory | Memory | | Memory<br>capacity | <ul> <li>User mat: 512 KB, 384 KB, 256 KB</li> <li>User boot mat: 16 KB</li> </ul> | Data mat:<br>32 KB | User area:<br>2 MB, 1.5 MB,<br>1 MB | Data area:<br>8 KB | | Address | <ul> <li>Products with capacity of 512 KB: FFF8 0000h to FFFF FFFFh</li> <li>Products with capacity of 384 KB: FFFA 0000h to FFFF FFFFh</li> <li>Products with capacity of 256 KB: FFFC 0000h to FFFF FFFFh</li> </ul> | 0010 0000h to<br>0010 7FFFh | <ul> <li>Products with capacity of 2 MB: FFE0 0000h to FFFF FFFFh</li> <li>Products with capacity of 1.5 MB: FFE8 0000h to FFFF FFFFh</li> <li>Products with capacity of 1 MB: FFF0 0000h to FFFF FFFFh</li> </ul> | 0010 0000h to<br>0010 1FFFh | | ROM cache | | | <ul> <li>Capacity: 8 KB</li> <li>Mapping method: direct mapping</li> <li>Line size: 16 bytes</li> </ul> | | | | RX62N | | RX671 (FLASH) | | |-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------| | Item | ROM | Data Flash | Code Flash<br>Memory | Data Flash<br>Memory | | Read cycles | A high-speed read operation takes one cycle of ICLK. | A read operation takes three cycles of PCLK in words or bytes | While ROM cache operation is enabled: —When the cache is hit: One cycle —When the cache is missed: One to two cycles when ICLK ≤ 60 MHz; two to three cycles when ICLK > 60 MHz When ROM cache operation is disabled: —One cycle when ICLK ≤ 60 MHz —Two cycles when ICLK ≤ 60 MHz —Two cycles when ICLK > 60 MHz —Two cycles when ICLK > 60 MHz —One dycles when ICLK > 60 MHz —Two cycles when ICLK > 60 MHz —Two cycles when ICLK > 60 MHz —Two dycles when ICLK > 60 MHz —Two dycles when ICLK > 60 MHz —Two dycles when ICLK > 60 MHz —Two dycles when ICLK > 60 MHz —Two cycles when ICLK > 60 MHz —Two dycles when ICLK > 60 MHz —Two dycles when ICLK > 60 MHz —Two cycles | Reading proceeds in every cycle of FCLK. | | Value after erase | FFh | Undfined | FFh | Undfined | | Programming/<br>erasing<br>method | The MCU incorpor sequencer (FCU) the ROM and data The ROM and data programmed and commands to the I | or programming of<br>flash.<br>a flash are<br>erased by issuing | FACI command iss<br>0000h) to program<br>flash memory and<br>and to program the<br>memory (self-prog<br>Programming/eras | and erase the code<br>data flash memory,<br>e option-setting<br>ramming)<br>ure through<br>a serial-programmer | | Security function | Protects against illicit reading out of data in | . • | Protects against illicit reading out of data in | . • | | Protection function | <ul> <li>Software-controlled protection: The FENTRYR.FENTRY0 and FWEPROR.FLWE[1:0] bits, the DFLREk and DFLWEk registers (k = 0 or 1), and lock bits can be used to prevent unintentional programming.</li> <li>Error protection: Further programming or erasure is prohibited after detection of abnormal operations during programming or erasure.</li> </ul> | | Protection against rev<br>memory (software pro | vriting of the flash otection, error ogram protection, area | | | RX62N | | RX671 (FLASH) | | |-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------| | Item | ROM | Data Flash | Code Flash<br>Memory | Data Flash<br>Memory | | Dual bank<br>function | | | The dual-bank structure makes a safe update possible in cases where programming is suspended. • Linear mode: the code flash memory is used as one area • Dual mode: the code flash memory is divided into two areas | | | Trusted<br>Memory (TM)<br>function | | | Protection against unauthorized reading of the code flash memory Linear mode: blocks 8, 9 Dual mode: blocks 8, 9,46, and 47 | | | Background<br>operation<br>(BGO) function | flash while the RO programmed or era | nan the ROM or data M is being ased. am code from the while the data flash is | <ul> <li>programmed or en</li> <li>The data flash me while the code flash programmed or en</li> <li>The code flash me</li> </ul> | sh memory is being ased. mory can be read sh memory is being ased. emory can be read h memory is being | | Units of programming and erasure | <ul> <li>Units of programming for the user mat or user boot mat: 256 bytes</li> <li>Units of erasure for the user mat: 4 KB (8 blocks), 16 KB (30 blocks)</li> <li>Units of erasure for the user boot mat: 16 KB</li> </ul> | <ul> <li>Unit of programming for the data mat: 8 bytes or 128 bytes</li> <li>Unit of erasure for the data mat: 2 KB (16 blocks)</li> </ul> | Units of programming for the user area: 128 bytes Units of erasure for the user area: Block units | <ul> <li>Unit of programming for the data area: 4 bytes</li> <li>Unit of erasure for the data area: 64 bytes, 128 bytes, or 256 bytes</li> </ul> | | | RX62N | | R | K671 (FLASH) | | |-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------| | | | | | ode Flash | Data Flash | | Item | ROM | Data Flash | Me | emory | Memory | | Other functions | _ | | • | programming Ability to specify in microcontroller in o | terrupts during self-<br>itial settings for the<br>option-setting memory | | On-board programming (Serial programming/ self-programming) | programmable The bit rate for between the homogrammable. RX621 can be automatically. USB (user) boot mat and poot a | sCI communication ost and RX62N or adjusted node boot from the user or ogram the user mat. Ogram is d in the user boot mat is shipped from the e user mat can be sing the USB. In the user boot mat program the user | • | (SCI1) is used. — The communicate adjusted automorphisms. Programming/erast the USB interface) — USBb is used. — Dedicated hard | ous serial interface ation speed is atically. ing in boot mode (for | | | User program — The user mat c | er-defined interface. ean be programmed m created by the user. | • | <ul><li>mode</li><li>Programming a performed by a</li></ul> | erasure in single-chip<br>and erasure can be<br>code flash memory<br>emory programming | | Off-board | A PROM | _ | Α | parallel | A parallel | | programming | programmer can<br>be used to<br>program the user<br>mat and user boot<br>mat. | | prous<br>us<br>an<br>fla | ogrammer can be sed to program and erase the code ash memory and otion-setting emory. | programmer cannot<br>be used to program<br>and erase the data<br>flash memory. | | Unique ID | _ | | | • | vided for each MCU | Table 2.68 Comparison of Flash Memory Registers | Register | Bit | RX62N | RX671 (FLASH) | |--------------------|-----------------------------------------------|--------------------------------------------------------------------------|---------------------------------------------------------| | FMODR | _ | Flash mode register | _ | | FASTAT | DFLWPE | Data flash programming/erasure protection violation bit | _ | | | DFLRPE | Data flash read protection violation bit | _ | | | DFLAE<br>(RX62N)<br>DFAE (RX671) | Data flash access violation bit | Data flash memory access violation flag | | | ROMAE<br>(RX62N)<br>CFAE (RX671) | ROM access violation bit | Code flash memory access violation flag | | FAEINT | | Flash access error interrupt enable register | Flash access error interrupt enable register | | | | Initial values after a reset are differe | nt. | | | DFLWPEIE | Data flash programming/erasure protection violation interrupt enable bit | _ | | | DFLRPEIE | Data flash read protection violation interrupt enable bit | _ | | | DFLAEIE<br>(RX62N)<br>DFAEIE<br>(RX671) | Data flash access violation interrupt enable bit | Data flash memory access violation interrupt enable bit | | | ROMAEIE<br>(RX62N)<br>CFAEIE<br>(RX671) | ROM access violation interrupt enable bit | Code flash memory access violation interrupt enable bit | | FCURAME | | FCU RAM enable register | | | FSTATR0<br>(RX62N) | _ | Flash status register 0 | Flash status register | | FSTATR | | FSTATR0 is an 8-bit register. | FSTATR is a 32-bit register. | | (RX671) | PRGSPD | Programming suspend status bit (b0) | Programming suspend status flag (b8) | | | ERSSPD | Erasure suspend status bit (b1) | Erasure suspend status flag (b9) | | | DBFULL | _ | Data buffer full flag | | | SUSRDY | Suspend ready flag (b3) | Suspend ready flag (b11) | | | PRGERR | Programming error bit (b4) | Programming error flag (b12) | | | ERSERR | Erasure error bit (b5) | Erasure error flag (b13) | | | ILGLERR | Illegal command error bit (b6) | Illegal command error flag (b14) | | | FRDY | Flash ready bit (b7) | Flash ready flag (b15) | | | FLWEERR | _ | Flash write/erase protect error flag | | | OTERR | _ | Other error flag | | | SECERR | _ | Security error flag | | | FESETERR | _ | FENTRY setting error flag | | FOTATS: | ILGCOMERR | <u> </u> | Illegal command error flag | | FSTATR1 | <u> — </u> | Flash status register 1 | <u> — </u> | | Register | Bit | RX62N | RX671 (FLASH) | |-----------|------------|--------------------------------------------------|----------------------------------------------| | FENTRYR | FENTRY0 | ROM P/E mode entry 0 bit | Code flash P/E mode entry bit | | | (RX62N) | | Í | | | FENTRYC | | | | | (RX671) | | | | | FEKEY[7:0] | Key code bits | Key code bits | | | (RX62N) | | | | | KEY[7:0] | | | | | (RX671) | | | | FPROTR | | Flash protection register | <u> </u> | | FRESETR | | Flash reset register | <u> </u> | | DFLBCCNT | _ | Data flash blank check control | _ | | | | register | | | FPESTAT | _ | Flash P/E status register | _ | | DFLBCSTAT | _ | Data flash blank check status register | _ | | PCKAR | PCKA[7:0] | Peripheral clock notification bits | Flash sequencer processing clock | | (RX62N) | | · | frequency notification bits | | FPCKAR | | | | | (RX671) | | These bits are used to set the | These bits are used to set the | | | | peripheral clock (PCLK) during | frequency of the FlashIF clock | | | | programming and erasure of the | (FCLK) and notify the flash | | | | ROM or data flash. | sequencer of the frequency used. | | | KEY[7:0] | _ | Key code bits | | DFLRE0 | | Data flash read enable register 0 | <u> </u> | | DFLRE1 | | Data flash read enable register 1 | <u> </u> | | DFLWE0 | _ | Data flash programming/erasure | _ | | | | enable register 0 | | | DFLWE1 | | Data flash programming/erasure enable register 1 | _ | | DFLBCCNT | | Data flash blank check control | _ | | | | register | | | DFLBCSTAT | BCST | Blank check status bit | Blank check status flag | | (RX62N) | | | | | FBCSTAT | | | | | (RX671) | | | | | ROMCE | _ | _ | ROM cache enable register | | ROMCIV | _ | _ | ROM cache invalidate register | | NCRGn | _ | | Non-cacheable area n address | | NODO | | | register (n = 0 or 1) | | NCRCn | | _ | Non-cacheable area n setting | | FCADDD | | | register (n = 0 or 1) | | FSADDR | | _ | FACI command processing start | | FEADDD | | | address register | | FEADDR | _ | _ | FACI command processing end address register | | FSUINITR | | | Flash sequencer set-up | | 1 JUNITE | | _ | initialization register | | FBCCNT | | | Data flash blank check control | | I DOOM! | | | register | | FBCSTAT | | | Data flash blank check status | | BOOTAT | | | register | | FPSADDR | _ | | Data flash programming start | | | | | address register | | Register | Bit | RX62N | RX671 (FLASH) | |----------|-----|-------|-----------------------------------------------------| | FAWMON | _ | _ | Flash access window monitor register | | FSUACR | | _ | Start-up area control register | | EEPFCLK | _ | _ | Data flash memory access frequency setting register | | UIDRn | | _ | Unique ID register n (n = 0 to 3) | # 2.35 Packages As indicated in Table 2.69, there are discrepancies in the package drawing codes and availability of some package types, and this should be borne in mind at the board design stage. For details, refer to Design Guide for Migration between RX Family: Differences in Package External form (R01AN4591EJ). Table 2.69 Packages | | Renesas Code | | |-----------------------|--------------|----------------------------| | Package Type | RX62N | RX671 | | 176-pin LFBGA | 0 | X | | 145-pin TFLGA | PTLG0145JB-A | PTLG0145JC-A, PTLG0145KB-A | | 144-pin LQFP (RX62N) | PLQP0144KA-A | PLQP0144KA-B | | 144-pin LFQFP (RX671) | | | | 100-pin TFLGA | × | 0 | | 85-pin TFLGA | 0 | X | | 64-pin TFBGA | × | 0 | | 64-pin LFQFP | × | 0 | | 48-pin HWQFN | × | 0 | O: Package available (Renesas code omitted); X: Package not available ### 3. Comparison of Pin Functions This section presents a comparative description of pin functions as well as a comparison of the pins for the power supply, clocks, and system control. Items that exist only on one group are indicated by **blue text**. Items that exists on both groups with different specifications are indicated by **red text**. **Black text** indicates there is no differences in the item's specifications between groups. #### 3.1 145-Pin TFLGA Package (RX671: 0.65 mm Pin Pitch) Table 3.1 is a comparative listing of the pin functions of 145-pin TFLGA package (RX671: 0.65 mm pin pitch) products. Table 3.1 Comparative Listing of 145-Pin TFLGA Package Pin Functions (RX671: 0.65 mm Pin Pitch) | 145-Pin | | | |---------|------------------------|-----------------------------------------------------------------------| | TFLGA | RX62N | RX671 (0.65 mm Pin Pitch) | | A1 | AVSS | AVSS0 | | A2 | AVCC | P07/IRQ15/ADTRG0# | | A3 | VREFL | P40/IRQ8-DS/AN000 | | A4 | P42/IRQ10-B/AN2 | P42/IRQ10-DS/AN002 | | A5 | P44/IRQ12/AN4 | P45/IRQ13-DS/AN005 | | A6 | P47/IRQ15-B/AN7 | P90/A16/TXD7/SMOSI7/SSDA7/IRQ0/ | | | | AN108 | | A7 | P91/A17-B | P92/A18/POE4#/RXD7/SMISO7/SSCL7/ | | | | IRQ10 | | A8 | PD0/D0/POE7# | PD2/D2[A2/D2]/MTIOC4D/TIC2/CRX0/ | | | | MISOC-A/SDHI_D2-B/QIO2-B/IRQ2/AN105 | | A9 | PD3/D3/MTIC11V-B/POE4# | PD6/D6[A6/D6]/MTIC5V/MTIOC8A/POE4#/ | | | | SSLC2-A/SDHI_D0-B/QIO0-B/IRQ6/AN101 | | A10 | PD6/D6/MTIC5V/POE1# | VSS | | A11 | P60/CS0#-A | P62/CS2#/RAS#/D1[A1/D1]/IRQ2 | | A12 | P62/CS2#-A/RAS# | PE1/D9[A9/D9]/D1[A1/D1]/MTIOC4C/ | | | | MTIOC3B/PO18/TXD12/SMOSI12/SSDA12/ | | A 4 0 | DC4/CC4# ADME# | TXDX12/SIOX12/SSLB2-B/IRQ9/ANEX1 | | A13 | P64/CS4#-A/WE# | PE3/D11[A11/D11]/D3[A3/D3]/MTIOC4B/<br>PO26/POE8#/TOC3/CTS12#/RTS12#/ | | | | SS12#/IRQ11 | | B1 | P03/IRQ11-A/DA0 | AVCC1 | | B2 | P07/IRQ15-A/ADTRG0#-A | AVCC0 | | B3 | VREFH | P05/IRQ13 | | B4 | P40/IRQ8-B/AN0 | VREFL0 | | B5 | P45/IRQ13-B/AN5 | P43/IRQ11-DS/AN003 | | B6 | P90/A16-B | P47/IRQ15-DS/AN007 | | B7 | PD1/D1/POE6# | P91/A17/SCK7/IRQ9 | | B8 | PD5/D5/MTIC5W/POE2# | PD0/D0[A0/D0]/POE4#/IRQ0/AN107 | | B9 | VSS | PD4/D4[A4/D4]/MTIOC8B/POE11#/ | | 50 | 100 | SSLC0-A/SDHI CMD-B/QSSL-B/IRQ4/ | | | | AN103 | | B10 | PE0/D8/SSLB1-B | VCC | | B11 | PE2/D10/POE9#/SSLB3-B | P61/CS1#/SDCS#/D0[A0/D0]/IRQ1 | | B12 | PE1/D9/SSLB2-B | PE2/D10[A10/D10]/D2[A2/D2]/MTIOC4A/ | | | | PO23/TIC3/RXD12/SMISO12/SSCL12/ | | | | RXDX12/SSLB3-B/IRQ7-DS | | B13 | PE4/D12/SSLB0-B | PE4/D12[A12/D12]/D4[A4/D4]/MTIOC4D/ | | | | MTIOC1A/PO28/SSLB0-B/IRQ12 | | 145-Pin | 1 | | |---------|----------------------------------|---------------------------------------------------------------------------| | TFLGA | RX62N | RX671 (0.65 mm Pin Pitch) | | C1 | P01/TMCI0-A/RxD6-A/IRQ9-A | AVSS1 | | C2 | P05/IRQ13-A/DA1 | P02/TMCI1/SCK6/IRQ10/AN109 | | C3 | VSS | VREFH0 | | C4 | P41/IRQ9-B/AN1 | P41/IRQ9-DS/AN001 | | C5 | P46/IRQ14/AN6 | P46/IRQ14-DS/AN006 | | | i i | | | C6 | P92/A18-B | VSS | | C7 | PD2/D2/MTIC11W-B/POE5# | PD1/D1[A1/D1]/MTIOC4B/POE0#/CTX0/<br>MOSIC-A/IRQ1/AN106 | | C8 | PD7/D7/MTIC5U/POE0# | PD3/D3[A3/D3]/MTIOC8D/POE8#/TOC2/<br>RSPCKC-A/SDHI_D3-B/QIO3-B/IRQ3/AN104 | | C9 | P61/CS1#-A/SDCS# | PD7/D7[A7/D7]/MTIC5U/POE0#/SSLC3-A/<br>SDHI_D1-B/QIO1-B/IRQ7/AN100 | | C10 | P63/CS3#-A/CAS# | P63/CS3#/CAS#/D2[A2/D2]/IRQ3 | | C11 | PE5/D13/RSPCKB-B/IRQ5-A | PE0/D8[A8/D8]/D0[A0/D0]/MTIOC3D/SCK12/ | | | | SSLB1-B/IRQ8/ANEX0 | | C12 | PE3/D11/POE8# | P70/SDCLK/IRQ0 | | C13 | SDCLK/P70 | VSS | | D1 | EMLE | P00/TMRI0/TXD6/SMOSI6/SSDA6/IRQ8/ | | | | AN111 | | D2 | VCC | PF5/IRQ4 | | D3 | P02/TMCI1-A/SCK6-A/IRQ10-A | P03/IRQ11 | | D4 | P43/IRQ11-B/AN3 | P01/TMCI0/RXD6/SMISO6/SSCL6/IRQ9/ | | | | AN110 | | D5 | VCC | VCC | | D6 | VSS | P93/A19/POE0#/CTS7#/RTS7#/SS7#/IRQ11 | | D7 | P93/A19-B | PD5/D5[A5/D5]/MTIC5W/MTIOC8C/ | | | | POE10#/SSLC1-A/SDHI_CLK-B/QSPCLK-B/ | | | | IRQ5/AN102 | | D8 | PD4/D4/MTIC11U-B/POE3# | P60/CS0#/IRQ0 | | D9 | VCC | P64/CS4#/WE#/D3[A3/D3]/IRQ4 | | D10 | VSS | PE7/D15[A15/D15]/D7[A7/D7]/MTIOC6A/ | | | | TOC1/MISOB-B/SDHI_WP/SDHI_D1-B/ | | | | QIO1-B/IRQ7 | | D11 | VCC | VCC | | D12 | PE7/D15/MISOB-B/IRQ7-A | PE5/D13[A13/D13]/D5[A5/D5]/MTIOC4C/ | | | | MTIOC2B/RSPCKB-B/IRQ5 | | D13 | PE6/D14/MOSIB-B/IRQ6-A | PE6/D14[A14/D14]/D6[A6/D6]/MTIOC6C/ | | | | TIC1/MOSIB-B/SDHI_CD/SDHI_D0-B/ | | | | QIO0-B/IRQ6 | | E1 | VCL | VSS | | E2 | VSS | VCL | | E3 | P00/TMRI0-A/TxD6-A/IRQ8-A | PJ5/POE8#/CTS2#/RTS2#/SS2#/IRQ13 | | E4 | BSCANP | EMLE | | E5 | (N.C) | P44/IRQ12-DS/AN004 | | E10 | P65/CS5#-A/CKE | PA0/A0/BC0#/MTIOC4A/MTIOC6D/TIOCA0/ | | | | CACREF/PO16/SSLA1-B/SSL01-B/IRQ0 | | E11 | P67/CS7#-A/DQM1 | P66/CS6#/DQM0/MTIOC7D/IRQ14 | | E12 | PA0/A0/BC0#/MTIOC6A/PO16/SSLA1-B | P65/CS5#/CKE/IRQ13 | | E13 | P66/CS6#-A/DQM0 | P67/CS7#/DQM1/MTIOC7C/IRQ15 | | F1 | XCIN | XCIN | | F2 | XCOUT | XCOUT | | 145-Pin | | | |---------|-------------------------------------|--------------------------------------------------------------------| | TFLGA | RX62N | RX671 (0.65 mm Pin Pitch) | | F3 | WDTOVF# | EXCIN/PJ3/EDACK1/MTIOC3C/CTS6#/ | | | | RTS6#/CTS0#/RTS0#/SS6#/SS0#/IRQ11 | | F4 | MDE | VBATT | | F10 | PA1/A1/MTIOC6B/PO17/SSLA2-B | PA3/A3/MTIOC0D/MTCLKD/TIOCD0/ | | | | TCLKB/PO19/RXD5/SMISO5/SSCL5/ | | | | IRQ6-DS | | F11 | PA3/A3/MTIOC6D/PO19 | PA4/A4/MTIC5U/MTCLKA/TIOCA1/TMRI0/ | | | | PO20/TXD5/SMOSI5/SSDA5/SSLA0-B/ | | | | SSL00-B/TXD12/SMOSI12/SSDA12/ | | F12 | VCC | TXDX12/SIOX12/IRQ5-DS PA1/A1/MTIOC0B/MTCLKC/MTIOC7B/ | | FIZ | VCC | TIOCB0/PO17/SCK5/SSLA2-B/SSL02-B/ | | | | SCK12/SDHI_CD/IRQ11 | | F13 | PA2/A2/MTIOC6C/PO18/SSLA3-B | PA2/A2/MTIOC7A/PO18/RXD5/SMISO5/ | | 1 10 | 17.27.27M1000071 0107002710 B | SSCL5/SSLA3-B/SSL03-B/RXD12/ | | | | SMISO12/SSCL12/RXDX12/SDHI_WP/ | | | | IRQ10 | | G1 | XTAL | XTAL/P37 | | G2 | VSS | RES# | | G3 | MD1 | MD/FINED | | G4 | MD0 | BSCANP | | G10 | VSS | PA5/A5/MTIOC6B/TIOCB1/PO21/ | | | | RSPCKA-B/RSPCK0-B/IRQ5 | | G11 | PA5/A5/MTIOC7B/PO21/RSPCKA-B | PA6/A6/MTIC5V/MTCLKB/TIOCA2/TMCI3/ | | | | PO22/POE10#/CTS5#/RTS5#/SS5#/ | | | | MOSIA-B/MOSI0-B/CTS12#/RTS12#/<br>SS12#/IRQ14 | | G12 | PA6/A6/MTIOC8A/PO22/MOSIA-B | VSS USB | | G13 | PA4/A4/MTIOC7A/PO20/SSLA0-B | USB1 DP | | H1 | EXTAL | EXTAL/P36 | | H2 | P34/MTIOC0A/TMCI3/PO12/SCK6-B/ | VCC | | | IRQ4-A/TRST# | | | H3 | VCC | VSS | | H4 | RES# | UPSEL/P35/NMI | | H10 | PB0/A8/MTIOC9A/PO24 | PB0/A8/MTIC5W/TIOCA3/PO24/RXD4/ | | | | RXD6/SMISO4/SMISO6/SSCL4/SSCL6/ | | | | IRQ12 | | H11 | P71/CS1#-B/ET_MDIO | PA7/A7/TIOCB2/PO23/MISOA-B/MISO0-B/ | | 1140 | DD4 IA O IN IT IO OOO ID OOF | IRQ7 | | H12 | PB1/A9/MTIOC9C/PO25 | VCC_USB | | H13 | PA7/A7/MTIOC8B/PO23/MISOA-B | USB1_DM<br>TRST#/P34/MTIOC0A/TMCI3/PO12/ | | J1 | P33/MTIOC0D/PO11/CRX0/RxD6-B/IRQ3-A | POE10#/SCK6/SCK0/IRQ4/TS0 | | J2 | P27/CS7#-C/MTIOC2B/PO7/RSPCKB-A/ | P33/EDREQ1/MTIOC0D/TIOCD0/TMRI3/ | | | SCK1/TCK | PO11/POE4#/POE11#/RXD6/RXD0/ | | | | SMISO6/SMISO0/SSCL6/SSCL0/CRX0/ | | | | IRQ3-DS/TS1 | | J3 | P35/NMI | P32/MTIOCOC/TIOCCO/TMO3/PO10/ | | | | RTCOUT/RTCIC2/POE0#/POE10#/TXD6/ | | | | TXD0/SMOSI6/SMOSI0/SSDA6/SSDA0/<br>CTX0/USB0_VBUSEN/IRQ2-DS/TAMPI2 | | | | OTAUJUSBU_VBUSEIVIKQZ-DS/TAIVIPIZ | | 145-Pin | | | |---------|---------------------------------------|---------------------------------------------| | TFLGA | RX62N | RX671 (0.65 mm Pin Pitch) | | J4 | P32/MTIOC0C/PO10/RTCOUT/CTX0/ | TDI/P30/MTIOC4B/TMRI3/PO8/RTCIC0/ | | | TxD6-B/IRQ2-A | POE8#/RXD1/SMISO1/SSCL1/MISOB-A/ | | | | IRQ0-DS/TAMPI0 | | J10 | PB2/A10/MTIOC9B/MTCLKG-B/PO26 | PB3/A11/MTIOC0A/MTIOC4A/TIOCD3/ | | • • • | 1 B2// (10/m110 005/m102 10 B) 1 020 | TCLKD/TMO0/PO27/POE11#/SCK4/SCK6/ | | | | PMC0-DS/IRQ3 | | J11 | PB4/A12/MTIOC10A/MTCLKE-B/PO28 | PB4/A12/TIOCA4/PO28/CTS9#/RTS9#/ | | 311 | F D4/A 12/WITIOC TOA/WITICERE-D/F O20 | SS9#/SS11#/CTS11#/RTS11#/SS011#/ | | | | | | 140 | | CTS011#/RTS011#/DE011/IRQ4 | | J12 | PB5/A13/MTIOC10C/MTCLKF-B/PO29 | PB2/A10/TIOCC3/TCLKC/PO26/CTS4#/ | | | | RTS4#/CTS6#/RTS6#/SS4#/SS6#/IRQ2 | | J13 | P72/CS2#-B/ET_MDC | PB1/A9/MTIOC0C/MTIOC4C/TIOCB3/ | | | | TMCI0/PO25/TXD4/TXD6/SMOSI4/SMOSI6/ | | | | SSDA4/SSDA6/IRQ4-DS | | K1 | P30/MTIOC4B-A/TMRI3/PO8/RxD1/ | TCK/P27/CS7#/MTIOC2B/TMCI3/PO7/ | | | MISOB-A/IRQ0/TDI | SCK1/RSPCKB-A/IRQ7/TS2 | | K2 | P24/CS4#-C/EDREQ1-B/USB0 VBUSEN-A/ | TDO/P26/CS6#/MTIOC2A/TMO1/PO6/TXD1/ | | | MTIOC4A-A/MTCLKA-A/TMRI1/PO4/ | CTS3#/RTS3#/SMOSI1/SS3#/SSDA1/ | | | SCK3-B | MOSIB-A/IRQ6/TS3 | | K3 | P31/MTIOC4D-A/TMCI2-B/PO9/SSLB0-A/ | TMS/P31/MTIOC4D/TMCI2/PO9/RTCIC1/ | | No | | CTS1#/RTS1#/SS1#/SSLB0-A/IRQ1-DS/ | | | IRQ1/TMS | | | | | TAMPI1 | | K4 | P26/CS6#-C/MTIOC2A/TMO1/P06/ | P15/MTIOC0B/MTCLKB/TIOCB2/TCLKB/ | | | MOSIB-A/TxD1/TDO | TMCI2/PO13/RXD1/SCK3/SMISO1/SSCL1/ | | | | CRX1-DS/IRQ5/TS10 | | K5 | BCLK/P53 | TRDATA2/P54/ALE/D1[A1/D1]/EDACK0/ | | | | MTIOC4B/TMCI1/CTS2#/RTS2#/SS2#/ | | | | CTX1/MOSIC-B/IRQ4 | | K6 | VSS | P53*1/BCLK/SSIRXD0/PMC0-DS/IRQ3/ | | | | TS12 | | K7 | PC7/A23/CS0#-B/ET COL/MTIC11U-A/ | P51/WR1#/BC1#/WAIT#/SCK2/SSLB2-A/ | | | MTCLKB-B/MISOA-A | IRQ1 | | K8 | P82/EDREQ1-A/ET ETXD1/RMII TXD1/ | VCC | | IXO | MTIOC4A-B/TRSYNC | VCC | | 1/0 | | TDD A TA O /DOO /EDDE CO /BATIO COD /DOCO / | | K9 | PC3/A19-A/ET_TX_ER/MTCLKF-A/TxD5 | TRDATA0/P80/EDREQ0/MTIOC3B/PO26/ | | | | SCK10/RTS10#/SCK010/RTS010#/DE010/ | | | | USB1_EXICEN/SDHI_WP/QIO2-A/IRQ8 | | K10 | PB7/A15/MTIOC10D/PO31 | TRDATA6/P76/CS6#/PO22/SMISO11/ | | | | SSCL11/RXD11/SMISO011/SSCL011/ | | | | RXD011/SDHI_CMD-A/QSSL-A/IRQ14 | | K11 | P73/CS3#-B/ET_WOL | PB7/A15/MTIOC3B/TIOCB5/PO31/TXD9/ | | | | SMOSI9/SSDA9/SMOSI11/SSDA11/TXD11/ | | | | SMOSI011/SSDA011/TXD011/IRQ15 | | K12 | PC0/A16-A/ET ERXD3/MTCLKG-A/ | PB6/A14/MTIOC3D/TIOCA5/PO30/RXD9/ | | 1 | SSLA1-A | SMISO9/SSCL9/SMISO11/SSCL11/RXD11/ | | | | SMISO011/SSCL011/RXD011/IRQ6 | | K13 | PB3/A11/MTIOC9D/MTCLKH-B/PO27 | PB5/A13/MTIOC2A/MTIOC1B/TIOCB4/ | | NI3 | F DS/ATT/WITHOUSD/WITGLAT-D/FU21 | TMRI1/PO29/POE4#/SCK9/SCK11/SCK011/ | | | | IRQ13 | | | DODIOCE II OVEDA OVA DILIOCA DEPOS | | | L1 | P25/CS5#-C/EDACK1-B/USB0_DPRPD/ | P25/CS5#/EDACK1/MTIOC4C/MTCLKB/ | | | MTIOC4C-A/MTCLKB-A/PO5/RxD3-B/ | TIOCA4/PO5/RXD3/SMISO3/SSCL3/ | | | ADTRG0#-B | SDHI_CD/IRQ5/ADTRG0#/TS4/CLKOUT | | 145-Pin | | | |---------|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TFLGA | RX62N | RX671 (0.65 mm Pin Pitch) | | L2 | P22/EDREQ0-B/USB0_DRPD/MTIOC3B-A/<br>MTCLKC-A/TMO0/PO2/SCK0 | P23/EDACK0/MTIOC3D/MTCLKD/TIOCD3/<br>PO3/TXD3/CTS0#/RTS0#/SMOSI3/SS0#/<br>SSDA3/SSIBCK0/SDHI_D1-C/IRQ3/TS6 | | L3 | P17/MTIOC3A/PO15/TxD3-A/IRQ7-B | P16/MTIOC3C/MTIOC3D/TIOCB1/TCLKC/<br>TMO2/PO14/RTCOUT/TXD1/RXD3/<br>SMOSI1/SMISO3/SSDA1/SSCL3/SCL2-DS/<br>USB0_VBUS/USB0_VBUSEN/<br>USB0_OVRCURB/IRQ6/ADTRG0# | | L4 | P12/TMCI1-B/SCL0/RxD2-A/IRQ2-B | P24/CS4#/EDREQ1/MTIOC4A/MTCLKA/<br>TIOCB4/TMRI1/PO4/SCK3/USB0_VBUSEN/<br>SDHI_WP/IRQ12/TS5 | | L5 | VCC_USB | P13/MTIOC0B/TIOCA5/TMO3/PO13/TXD2/<br>SMOSI2/SSDA2/SDA0[FM+]/<br>SDAHS0[FM+/HS]/IRQ3/ADTRG1# | | L6 | P56/EDACK1-C/MTIOC3C-B | P56/EDACK1/MTIOC3C/TIOCA1/SCK7/<br>RSPCKC-B/IRQ6 | | L7 | P52/RD#/SSLB3-A/RxD2-B | P52/RD#/RXD2/SMISO2/SSCL2/SSLB3-A/IRQ2 | | L8 | P83/EDACK1-A/ET_CRS/RMII_CRS_DV/<br>MTIOC4C-B/TRCLK | TRCLK/P83/EDACK1/MTIOC4C/SS10#/<br>CTS10#/SCK10/SS010#/CTS010#/SCK010/<br>IRQ3 | | L9 | P81/EDACK0-A/ET_ETXD0/RMII_TXD0/<br>MTIOC3D-B/TRDATA1 | PC5/D3[A3/D3]/A21/CS2#/WAIT#/MTIOC3B/<br>MTCLKD/TMRI2/PO29/SCK8/SCK10/<br>RSPCKA-A/SSIBCK0/SCK010/RSPCK0-A/<br>IRQ5/TS14 | | L10 | P77/CS7#-B/ET_RX_ER/RMII_RX_ER | PC4/A20/CS3#/MTIOC3D/MTCLKC/TMCI1/<br>PO25/POE0#/SCK5/CTS8#/RTS8#/SS8#/<br>SS10#/CTS10#/RTS10#/SSLA0-A/<br>AUDIO_CLK/SS010#/CTS010#/RTS010#/<br>DE010/SSL00-A/SDHI_D1-A/QIO1-A/IRQ12/<br>TSCAP | | L11 | P75/CS5#-B/ET_ERXD0/RMII_RXD0 | PC2/A18/MTIOC4B/TCLKA/PO21/RXD5/<br>SMISO5/SSCL5/SSLA3-A/TXDB011/<br>SSL03-A/SDHI_D3-A/IRQ10 | | L12 | VCC | TRDATA4/P73/CS3#/PO16/USB1_VBUS/<br>USB1_VBUSEN/USB1_OVRCURB/IRQ8 | | L13 | PB6/A14/MTIOC10B/PO30 | VSS | | M1 | P23/EDACK0-B/USB0_DPUPE-A/<br>MTIOC3D-A/MTCLKD-A/PO3/TxD3-B | P22/EDREQ0/MTIOC3B/MTCLKC/TIOCC3/<br>TMO0/PO2/SCK0/USB0_OVRCURB/<br>AUDIO_CLK/SDHI_D0-C/IRQ15/TS7 | | M2 | P20/USB0_ID/MTIOC1A/TMRI0-B/PO0/<br>SDA1/TxD0 | P17/MTIOC3A/MTIOC3B/MTIOC4B/TIOCB0/<br>TCLKD/TMO1/PO15/POE8#/SCK1/TXD3/<br>SMOSI3/SSDA3/SDA2-DS/SSITXD0/<br>SDHI_D3-C/IRQ7/ADTRG1# | | M3 | PLLVCC | P86/MTIOC4D/TIOCA0/SMISO10/SSCL10/<br>RXD10/SMISO010/SSCL010/RXD010/<br>IRQ14 | | M4 | P15/MTIOC0B/TMCI2-A/PO13/SCK3-A/IRQ5-B | P12/MTIC5U/TMCI1/RXD2/SMISO2/SSCL2/<br>SCL0[FM+]/SCLHS0[FM+/HS]/IRQ2 | | M5 | P14/USB0_OVRCURA/USB0_DPUPE-B/<br>TMRI2/IRQ4-B | VCC_USB | | M6 | VSS_USB | VSS_USB | | M7 | P55/WAIT#-B/EDREQ0-C/ET_EXOUT/<br>MTIOC4D-B/TRDATA3 | P50/WR0#/WR#/TXD2/SMOSI2/SSDA2/<br>SSLB1-A/IRQ0 | | 145-Pin | | | |---------|------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TFLGA | RX62N | RX671 (0.65 mm Pin Pitch) | | M8 | P50/WR0#/WR#/SSLB1-A/TxD2-B | PC6/D2[A2/D2]/A22/CS1#/MTIOC3C/<br>MTCLKA/TMCI2/TIC0/PO30/RXD8/SMISO8/<br>SSCL8/SMISO10/SSCL10/RXD10/MOSIA-A/<br>SSILRCK0/SMISO010/SSCL010/RXD010/<br>MOSI0-A/IRQ13/TS13 | | M9 | PC6/A22/CS1#-C/ET_ETXD3/MTIC11V-A/<br>MTCLKA-B/MOSIA-A | TRDATA1/P81/EDACK0/MTIOC3D/PO27/<br>SMISO10/SSCL10/RXD10/SMISO010/<br>SSCL010/RXD010/USB1_OVRCURB/<br>SDHI_CD/QIO3-A/IRQ9 | | M10 | P80/EDREQ0-A/ET_TX_EN/RMII_TXD_EN/<br>MTIOC3B-B/TRDATA0 | TRDATA7/P77/CS7#/PO23/SMOSI11/<br>SSDA11/TXD11/SMOSI011/SSDA011/<br>TXD011/USB1_ID/SDHI_CLK-A/QSPCLK-A/<br>IRQ7 | | M11 | PC2/A18-A/ET_RX_DV/MTCLKE-A/<br>SSLA3-A/RxD5 | PC0/A16/MTIOC3C/TCLKC/PO17/CTS5#/<br>RTS5#/SS5#/SSLA1-A/RXD011/SMISO011/<br>SSCL011/SSL01-A/IRQ14/TS16 | | M12 | PC1/A17-A/ET_ERXD2/MTCLKH-A/<br>SSLA2-A/SCK5 | PC1/A17/MTIOC3A/TCLKD/PO18/SCK5/<br>SSLA2-A/TXD011/SMOSI011/SSDA011/<br>TXDA011/SSL02-A/IRQ12/TS15 | | M13 | VSS | VCC | | N1 | P21/USB0_EXICEN/MTIOC1B/TMCI0-B/<br>PO1/SCL1/RxD0 | P21/MTIOC1B/MTIOC4A/TIOCA3/TMCIO/<br>PO1/RXD0/SMISO0/SSCL0/SCL1/<br>USB0_EXICEN/SSILRCK0/SDHI_CLK-C/<br>IRQ9/TS8 | | N2 | P16/USB0_VBUS/USB0_OVRCURB/<br>USB0_VBUSEN-B/MTIOC3C-A/TMO2/<br>PO14/RxD3-A/IRQ6-B | P20/MTIOC1A/TIOCB3/TMRI0/PO0/TXD0/<br>SMOSI0/SSDA0/SDA1/USB0_ID/SSIRXD0/<br>SDHI_CMDC/IRQ8/TS9 | | N3 | PLLVSS | P87/MTIOC4C/TIOCA2/SMOSI10/SSDA10/<br>TXD10/SMOSI010/SSDA010/TXD010/<br>SDHI_D2-C/IRQ15 | | N4 | P13/TMO3/SDA0/TxD2-A/IRQ3-B/ADTRG1# | P14/MTIOC3A/MTCLKA/TIOCB5/TCLKA/<br>TMRI2/PO15/CTS1#/RTS1#/SS1#/CTX1/<br>USB0_OVRCURA/IRQ4/TS11 | | N5 | USB0_DM | PH2/TMRI0/USB0_DM/IRQ1 | | N6 | USB0_DP | PH1/TMO0/USB0_DP/IRQ0 | | N7 | P54/EDACK0-C/ET_LINKSTA/MTIOC4B-B/<br>TRDATA2 | TRDATA3/P55/D0[A0/D0]/WAIT#/EDREQ0/<br>MTIOC4D/TMO3/TXD7/SMOSI7/SSDA7/<br>CRX1/MISOC-B/IRQ10 | | N8 | P51/WR1#/BC1#/WAIT#-D/SSLB2-A/SCK2 | VSS | | N9 | VCC | UB/PC7/A23/CS0#/MTIOC3A/MTCLKB/<br>TMO2/TOC0/PO31/CACREF/TXD8/SMOSI8/<br>SSDA8/SMOSI10/SSDA10/TXD10/<br>MISOA-A/SSITXD0/SMOSI010/SSDA010/<br>TXD010/MISO0-A/IRQ14 | | N10 | PC5/A21/CS2#-C/WAIT#-C/ET_ETXD2/<br>MTIC11W-A/MTCLKD-B/RSPCKA-A | TRSYNC/P82/EDREQ1/MTIOC4A/PO28/<br>SMOSI10/SSDA10/TXD10/SMOSI010/<br>SSDA010/TXD010/USB1_VBUSEN/IRQ2 | | N11 | PC4/A20/CS3#-C/ET_TX_CLK/MTCLKC-B/<br>SSLA0-A | PC3/A19/MTIOC4D/TCLKB/PO24/TXD5/<br>SMOSI5/SSDA5/PMC0-DS/SDHI_D0-A/<br>QIO0-A/IRQ11 | | N12 | P76/CS6#-B/ET_RX_CLK/REF50CK | TRSYNC1/P75/CS5#/PO20/SCK11/RTS11#/<br>SCK011/RTS011#/DE011/<br>USB1_OVRCURA/SDHI_D2-A/IRQ13 | | 145-Pin<br>TFLGA | RX62N | RX671 (0.65 mm Pin Pitch) | |------------------|-------------------------------|---------------------------------------------------------------------------------| | N13 | P74/CS4#-B/ET_ERXD1/RMII_RXD1 | TRDATA5/P74/A20/CS4#/PO19/SS11#/<br>CTS11#/SS011#/CTS011#/USB1_VBUSEN/<br>IRQ12 | Note: 1. P53, which is multiplexed as the BCLK pin, cannot be used as an I/O port when the external bus is enabled. # 3.2 145-Pin TFLGA Package (RX671: 0.50 mm Pin Pitch) Table 3.2 is a comparative listing of the pin functions of 145-pin TFLGA package (RX671: 0.50 mm pin pitch) products. Table 3.2 Comparative Listing of 145-Pin TFLGA Package Pin Functions (RX671: 0.50 mm Pin Pitch) | 145-Pin<br>TFLGA | RX62N | RX671 (0.50 mm Pin Pitch) | |------------------|---------------------------|------------------------------------------------------------------------------------------------------| | A1 | AVSS | AVSS0 | | A2 | AVCC | P07/IRQ15/ADTRG0# | | A3 | VREFL | P40/IRQ8-DS/AN000 | | A4 | P42/IRQ10-B/AN2 | P42/IRQ10-DS/AN002 | | A5 | P44/IRQ12/AN4 | P45/IRQ13-DS/AN005 | | A6 | P47/IRQ15-B/AN7 | P90/A16/TXD7/SMOSI7/SSDA7/IRQ0/<br>AN108 | | A7 | P91/A17-B | P92/A18/POE4#/RXD7/SMISO7/SSCL7/<br>IRQ10 | | A8 | PD0/D0/POE7# | PD2/D2[A2/D2]/MTIOC4D/TIC2/CRX0/<br>MISOC-A/SDHI_D2-B/QIO2-B/IRQ2/AN105 | | A9 | PD3/D3/MTIC11V-B/POE4# | PD6/D6[A6/D6]/MTIC5V/MTIOC8A/POE4#/<br>SSLC2-A/SDHI_D0-B/QIO0-B/IRQ6/AN101 | | A10 | PD6/D6/MTIC5V/POE1# | VSS | | A11 | P60/CS0#-A | P62/CS2#/RAS#/D1[A1/D1]/IRQ2 | | A12 | P62/CS2#-A/RAS# | PE1/D9[A9/D9]/D1[A1/D1]/MTIOC4C/ MTIOC3B/PO18/TXD12/SMOSI12/SSDA12/ TXDX12/SIOX12/SSLB2-B/IRQ9/ANEX1 | | A13 | P64/CS4#-A/WE# | PE3/D11[A11/D11]/D3[A3/D3]/MTIOC4B/<br>PO26/POE8#/TOC3/CTS12#/RTS12#/<br>SS12#/IRQ11 | | B1 | P03/IRQ11-A/DA0 | AVCC1 | | B2 | P07/IRQ15-A/ADTRG0#-A | AVCC0 | | B3 | VREFH | P05/IRQ13 | | B4 | P40/IRQ8-B/AN0 | VREFL0 | | B5 | P45/IRQ13-B/AN5 | P43/IRQ11-DS/AN003 | | B6 | P90/A16-B | P47/IRQ15-DS/AN007 | | B7 | PD1/D1/POE6# | P91/A17/SCK7/IRQ9 | | B8 | PD5/D5/MTIC5W/POE2# | PD0/D0[A0/D0]/POE4#/IRQ0/AN107 | | B9 | VSS | PD4/D4[A4/D4]/MTIOC8B/POE11#/<br>SSLC0-A/SDHI_CMD-B/QSSL-B/IRQ4/<br>AN103 | | B10 | PE0/D8/SSLB1-B | VCC | | B11 | PE2/D10/POE9#/SSLB3-B | P61/CS1#/SDCS#/D0[A0/D0]/IRQ1 | | B12 | PE1/D9/SSLB2-B | PE2/D10[A10/D10]/D2[A2/D2]/MTIOC4A/<br>PO23/TIC3/RXD12/SMISO12/SSCL12/<br>RXDX12/SSLB3-B/IRQ7-DS | | B13 | PE4/D12/SSLB0-B | PE4/D12[A12/D12]/D4[A4/D4]/MTIOC4D/<br>MTIOC1A/PO28/SSLB0-B/IRQ12 | | C1 | P01/TMCI0-A/RxD6-A/IRQ9-A | AVSS1 | | C2 | P05/IRQ13-A/DA1 | P02/TMCI1/SCK6/IRQ10/AN109 | | C3 | VSS | VREFH0 | | C4 | P41/IRQ9-B/AN1 | P41/IRQ9-DS/AN001 | | C5 | P46/IRQ14/AN6 | P46/IRQ14-DS/AN006 | | C6 | P92/A18-B | VSS | | 145-Pin | | | |---------|----------------------------------|---------------------------------------------------------------------------------------| | TFLGA | RX62N | RX671 (0.50 mm Pin Pitch) | | C7 | PD2/D2/MTIC11W-B/POE5# | PD1/D1[A1/D1]/MTIOC4B/POE0#/CTX0/<br>MOSIC-A/IRQ1/AN106 | | C8 | PD7/D7/MTIC5U/POE0# | PD3/D3[A3/D3]/MTIOC8D/POE8#/TOC2/<br>RSPCKC-A/SDHI_D3-B/QIO3-B/IRQ3/AN104 | | C9 | P61/CS1#-A/SDCS# | PD7/D7[A7/D7]/MTIC5U/POE0#/SSLC3-A/<br>SDHI_D1-B/QIO1-B/IRQ7/AN100 | | C10 | P63/CS3#-A/CAS# | P63/CS3#/CAS#/D2[A2/D2]/IRQ3 | | C11 | PE5/D13/RSPCKB-B/IRQ5-A | PE0/D8[A8/D8]/D0[A0/D0]/MTIOC3D/SCK12/<br>SSLB1-B/IRQ8/ANEX0 | | C12 | PE3/D11/POE8# | P70/SDCLK/IRQ0 | | C13 | SDCLK/P70 | VSS | | D1 | EMLE | P00/TMRI0/TXD6/SMOSI6/SSDA6/IRQ8/<br>AN111 | | D2 | VCC | PF5/IRQ4 | | D3 | P02/TMCI1-A/SCK6-A/IRQ10-A | P03/IRQ11 | | D4 | P43/IRQ11-B/AN3 | P01/TMCI0/RXD6/SMISO6/SSCL6/IRQ9/<br>AN110 | | D5 | VCC | VCC | | D6 | VSS | P93/A19/POE0#/CTS7#/RTS7#/SS7#/IRQ11 | | D7 | P93/A19-B | PD5/D5[A5/D5]/MTIC5W/MTIOC8C/<br>POE10#/SSLC1-A/SDHI_CLK-B/<br>QSPCLK-B/IRQ5/AN102 | | D8 | PD4/D4/MTIC11U-B/POE3# | P60/CS0#/IRQ0 | | D9 | VCC | P64/CS4#/WE#/D3[A3/D3]/IRQ4 | | D10 | VSS | PE7/D15[A15/D15]/D7[A7/D7]/MTIOC6A/<br>TOC1/MISOB-B/SDHI_WP/SDHI_D1-B/<br>QIO1-B/IRQ7 | | D11 | VCC | VCC | | D12 | PE7/D15/MISOB-B/IRQ7-A | PE5/D13[A13/D13]/D5[A5/D5]/MTIOC4C/<br>MTIOC2B/RSPCKB-B/IRQ5 | | D13 | PE6/D14/MOSIB-B/IRQ6-A | PE6/D14[A14/D14]/D6[A6/D6]/MTIOC6C/<br>TIC1/MOSIB-B/SDHI_CD/SDHI_D0-B/<br>QIO0-B/IRQ6 | | E1 | VCL | VSS | | E2 | VSS | VCL | | E3 | P00/TMRI0-A/TxD6-A/IRQ8-A | PJ5/POE8#/CTS2#/RTS2#/SS2#/IRQ13 | | E4 | BSCANP | EMLE | | E5 | (N.C) | P44/IRQ12-DS/AN004 | | E10 | P65/CS5#-A/CKE | PA0/A0/BC0#/MTIOC4A/MTIOC6D/TIOCA0/<br>CACREF/PO16/SSLA1-B/SSL01-B/IRQ0 | | E11 | P67/CS7#-A/DQM1 | P66/CS6#/DQM0/MTIOC7D/IRQ14 | | E12 | PA0/A0/BC0#/MTIOC6A/PO16/SSLA1-B | P65/CS5#/CKE/IRQ13 | | E13 | P66/CS6#-A/DQM0 | P67/CS7#/DQM1/MTIOC7C/IRQ15 | | F1 | XCIN | XCIN | | F2 | XCOUT | XCOUT | | F3 | WDTOVF# | EXCIN/PJ3/EDACK1/MTIOC3C/CTS6#/<br>RTS6#/CTS0#/RTS0#/SS6#/SS0#/IRQ11 | | F4 | MDE | VBATT | | F10 | PA1/A1/MTIOC6B/PO17/SSLA2-B | PA3/A3/MTIOC0D/MTCLKD/TIOCD0/<br>TCLKB/PO19/RXD5/SMISO5/SSCL5/<br>IRQ6-DS | | F11 | PA3/A3/MTIOC6D/PO19 | VSS | | 1 | | | | 145-Pin | | | |---------|------------------------------------------------|-----------------------------------------| | TFLGA | RX62N | RX671 (0.50 mm Pin Pitch) | | F12 | VCC | PA1/A1/MTIOC0B/MTCLKC/MTIOC7B/ | | | | TIOCB0/PO17/SCK5/SSLA2-B/SSL02-B/ | | | | SCK12/SDHI_CD/IRQ11 | | F13 | PA2/A2/MTIOC6C/PO18/SSLA3-B | PA2/A2/MTIOC7A/PO18/RXD5/SMISO5/ | | | | SSCL5/SSLA3-B/SSL03-B/RXD12/ | | | | SMISO12/SSCL12/RXDX12/SDHI_WP/ | | | | IRQ10 | | G1 | XTAL | XTAL/P37 | | G2 | VSS | RES# | | G3 | MD1 | MD/FINED | | G4 | MD0 | BSCANP | | G10 | VSS | PA5/A5/MTIOC6B/TIOCB1/PO21/ | | | | RSPCKA-B/RSPCK0-B/IRQ5 | | G11 | PA5/A5/MTIOC7B/PO21/RSPCKA-B | PA6/A6/MTIC5V/MTCLKB/TIOCA2/TMCI3/ | | | | PO22/POE10#/CTS5#/RTS5#/SS5#/ | | | | MOSIA-B/MOSI0-B/CTS12#/RTS12#/ | | | | SS12#/IRQ14 | | G12 | PA6/A6/MTIOC8A/PO22/MOSIA-B | VCC | | G13 | PA4/A4/MTIOC7A/PO20/SSLA0-B | PA4/A4/MTIC5U/MTCLKA/TIOCA1/TMRI0/ | | | | PO20/TXD5/SMOSI5/SSDA5/SSLA0-B/ | | | | SSL00-B/TXD12/SMOSI12/SSDA12/ | | | | TXDX12/SIOX12/IRQ5-DS | | H1 | EXTAL | EXTAL/P36 | | H2 | P34/MTIOC0A/TMCI3/PO12/SCK6-B/<br>IRQ4-A/TRST# | VCC | | H3 | VCC | VSS | | H4 | RES# | UPSEL/P35/NMI | | H10 | PB0/A8/MTIOC9A/PO24 | P72/A19/CS2#/IRQ10 | | H11 | P71/CS1#-B/ET_MDIO | P71/A18/CS1#/IRQ1 | | H12 | PB1/A9/MTIOC9C/PO25 | PB0/A8/MTIC5W/TIOCA3/PO24/RXD4/ | | | | RXD6/SMISO4/SMISO6/SSCL4/SSCL6/ | | | | IRQ12 | | H13 | PA7/A7/MTIOC8B/PO23/MISOA-B | PA7/A7/TIOCB2/PO23/MISOA-B/MISO0-B/IRQ7 | | J1 | P33/MTIOC0D/PO11/CRX0/RxD6-B/IRQ3-A | TRST#/P34/MTIOC0A/TMCI3/PO12/ | | | | POE10#/SCK6/SCK0/IRQ4/TS0 | | J2 | P27/CS7#-C/MTIOC2B/PO7/RSPCKB-A/ | P33/EDREQ1/MTIOC0D/TIOCD0/TMRI3/ | | | SCK1/TCK | PO11/POE4#/POE11#/RXD6/RXD0/ | | | | SMISO6/SMISO0/SSCL6/SSCL0/CRX0/ | | | | IRQ3-DS/TS1 | | J3 | P35/NMI | P32/MTIOC0C/TIOCC0/TMO3/PO10/ | | | | RTCOUT/RTCIC2/POE0#/POE10#/TXD6/ | | | | TXD0/SMOSI6/SMOSI0/SSDA6/SSDA0/ | | | | CTX0/USB0_VBUSEN/IRQ2-DS/TAMPI2 | | J4 | P32/MTIOC0C/PO10/RTCOUT/CTX0/ | TDI/P30/MTIOC4B/TMRI3/P08/RTCIC0/ | | | TxD6-B/IRQ2-A | POE8#/RXD1/SMISO1/SSCL1/MISOB-A/ | | | | IRQ0-DS/TAMPI0 | | J10 | PB2/A10/MTIOC9B/MTCLKG-B/PO26 | PB3/A11/MTIOC0A/MTIOC4A/TIOCD3/ | | | | TCLKD/TMO0/PO27/POE11#/SCK4/SCK6/ | | 14.4 | DD 4/4 40 N TI O O 40 A / TI TO 1 A / TI TO 1 | PMC0-DS/IRQ3 | | J11 | PB4/A12/MTIOC10A/MTCLKE-B/PO28 | PB4/A12/TIOCA4/PO28/CTS9#/RTS9#/ | | | | SS9#/SS11#/CTS11#/RTS11#/SS011#/ | | | | CTS011#/RTS011#/DE011/IRQ4 | | 145-Pin | | | |---------|--------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | TFLGA | RX62N | RX671 (0.50 mm Pin Pitch) | | J12 | PB5/A13/MTIOC10C/MTCLKF-B/PO29 | PB2/A10/TIOCC3/TCLKC/PO26/CTS4#/ | | | PB5/A13/WITOCTOC/WITCERF-B/PO29 | RTS4#/CTS6#/RTS6#/SS4#/SS6#/IRQ2 | | J13 | P72/CS2#-B/ET_MDC | PB1/A9/MTIOC0C/MTIOC4C/TIOCB3/<br>TMCI0/PO25/TXD4/TXD6/SMOSI4/SMOSI6/<br>SSDA4/SSDA6/IRQ4-DS | | K1 | P30/MTIOC4B-A/TMRI3/PO8/RxD1/<br>MISOB-A/IRQ0/TDI | TCK/P27/CS7#/MTIOC2B/TMCI3/PO7/<br>SCK1/RSPCKB-A/IRQ7/TS2 | | K2 | P24/CS4#-C/EDREQ1-B/USB0_VBUSEN-A/<br>MTIOC4A-A/MTCLKA-A/TMRI1/PO4/<br>SCK3-B | TDO/P26/CS6#/MTIOC2A/TMO1/P06/TXD1/<br>CTS3#/RTS3#/SMOSI1/SS3#/SSDA1/<br>MOSIB-A/IRQ6/TS3 | | K3 | P31/MTIOC4D-A/TMCI2-B/PO9/SSLB0-A/IRQ1/TMS | TMS/P31/MTIOC4D/TMCI2/PO9/RTCIC1/<br>CTS1#/RTS1#/SS1#/SSLB0-A/IRQ1-DS/<br>TAMPI1 | | K4 | P26/CS6#-C/MTIOC2A/TMO1/PO6/<br>MOSIB-A/TxD1/TDO | P15/MTIOC0B/MTCLKB/TIOCB2/TCLKB/<br>TMCI2/PO13/RXD1/SCK3/SMISO1/SSCL1/<br>CRX1-DS/IRQ5/TS10 | | K5 | BCLK/P53 | TRDATA2/P54/ALE/D1[A1/D1]/EDACK0/<br>MTIOC4B/TMCI1/CTS2#/RTS2#/SS2#/<br>CTX1/MOSIC-B/IRQ4 | | K6 | VSS | P53*1/BCLK/SSIRXD0/PMC0-DS/IRQ3/<br>TS12 | | K7 | PC7/A23/CS0#-B/ET_COL/MTIC11U-A/<br>MTCLKB-B/MISOA-A | P51/WR1#/BC1#/WAIT#/SCK2/SSLB2-A/<br>IRQ1 | | K8 | P82/EDREQ1-A/ET_ETXD1/RMII_TXD1/<br>MTIOC4A-B/TRSYNC | VCC | | K9 | PC3/A19-A/ET_TX_ER/MTCLKF-A/TxD5 | TRDATA0/P80/EDREQ0/MTIOC3B/PO26/<br>SCK10/RTS10#/SCK010/RTS010#/DE010/<br>SDHI_WP/QIO2-A/IRQ8 | | K10 | PB7/A15/MTIOC10D/PO31 | TRDATA6/P76/CS6#/PO22/SMISO11/<br>SSCL11/RXD11/SMISO011/SSCL011/<br>RXD011/SDHI_CMD-A/QSSL-A/IRQ14 | | K11 | P73/CS3#-B/ET_WOL | PB7/A15/MTIOC3B/TIOCB5/PO31/TXD9/<br>SMOSI9/SSDA9/SMOSI11/SSDA11/TXD11/<br>SMOSI011/SSDA011/TXD011/IRQ15 | | K12 | PC0/A16-A/ET_ERXD3/MTCLKG-A/<br>SSLA1-A | PB6/A14/MTIOC3D/TIOCA5/PO30/RXD9/<br>SMISO9/SSCL9/SMISO11/SSCL11/RXD11/<br>SMISO011/SSCL011/RXD011/IRQ6 | | K13 | PB3/A11/MTIOC9D/MTCLKH-B/PO27 | PB5/A13/MTIOC2A/MTIOC1B/TIOCB4/<br>TMRI1/PO29/POE4#/SCK9/SCK11/SCK011/<br>IRQ13 | | L1 | P25/CS5#-C/EDACK1-B/USB0_DPRPD/<br>MTIOC4C-A/MTCLKB-A/PO5/RxD3-B/<br>ADTRG0#-B | P25/CS5#/EDACK1/MTIOC4C/MTCLKB/<br>TIOCA4/P05/RXD3/SMISO3/SSCL3/<br>SDHI CD/IRQ5/ADTRG0#/TS4/CLKOUT | | L2 | P22/EDREQ0-B/USB0_DRPD/MTIOC3B-A/<br>MTCLKC-A/TMO0/PO2/SCK0 | P23/EDACKO/MTIOC3D/MTCLKD/TIOCD3/<br>PO3/TXD3/CTS0#/RTS0#/SMOSI3/SS0#/<br>SSDA3/SSIBCK0/SDHI_D1-C/IRQ3/TS6 | | L3 | P17/MTIOC3A/PO15/TxD3-A/IRQ7-B | P16/MTIOC3C/MTIOC3D/TIOCB1/TCLKC/<br>TMO2/PO14/RTCOUT/TXD1/RXD3/<br>SMOSI1/SMISO3/SSDA1/SSCL3/SCL2-DS/<br>USB0_VBUS/USB0_VBUSEN/<br>USB0_OVRCURB/IRQ6/ADTRG0# | | L4 | P12/TMCI1-B/SCL0/RxD2-A/IRQ2-B | P24/CS4#/EDREQ1/MTIOC4A/MTCLKA/<br>TIOCB4/TMRI1/PO4/SCK3/USB0_VBUSEN/<br>SDHI_WP/IRQ12/TS5 | | 145-Pin | | | |---------|------------------------------------------------|----------------------------------------------------------------------| | TFLGA | RX62N | RX671 (0.50 mm Pin Pitch) | | L5 | VCC_USB | P13/MTIOC0B/TIOCA5/TMO3/PO13/TXD2/ | | | | SMOSI2/SSDA2/SDA0[FM+]/ | | | | SDAHS0[FM+/HS]/IRQ3/ADTRG1# | | L6 | P56/EDACK1-C/MTIOC3C-B | P56/EDACK1/MTIOC3C/TIOCA1/SCK7/<br>RSPCKC-B/IRQ6 | | L7 | P52/RD#/SSLB3-A/RxD2-B | P52/RD#/RXD2/SMISO2/SSCL2/SSLB3-A/ | | L8 | P83/EDACK1-A/ET_CRS/RMII_CRS_DV/ | TRCLK/P83/EDACK1/MTIOC4C/SS10#/ | | 6 | MTIOC4C-B/TRCLK | CTS10#/SCK10/SS010#/CTS010#/SCK010/ | | | MITOG TO BATTOLIK | IRQ3 | | L9 | P81/EDACK0-A/ET ETXD0/RMII TXD0/ | PC5/D3[A3/D3]/A21/CS2#/WAIT#/MTIOC3B/ | | | MTIOC3D-B/TRDATA1 | MTCLKD/TMRI2/PO29/SCK8/SCK10/ | | | | RSPCKA-A/SSIBCK0/SCK010/RSPCK0-A/ | | | | IRQ5/TS14 | | L10 | P77/CS7#-B/ET_RX_ER/RMII_RX_ER | PC4/A20/CS3#/MTIOC3D/MTCLKC/TMCI1/ | | | | PO25/POE0#/SCK5/CTS8#/RTS8#/SS8#/ | | | | SS10#/CTS10#/RTS10#/SSLA0-A/ | | | | AUDIO_CLK/SS010#/CTS010#/RTS010#/<br>DE010/SSL00-A/SDHI D1-A/QIO1-A/ | | | | IRQ12/TSCAP | | L11 | P75/CS5#-B/ET_ERXD0/RMII_RXD0 | PC2/A18/MTIOC4B/TCLKA/PO21/RXD5/ | | | Tropodon Bre received on theme to the | SMISO5/SSCL5/SSLA3-A/TXDB011/ | | | | SSL03-A/SDHI_D3-A/IRQ10 | | L12 | VCC | TRDATA4/P73/CS3#/PO16/IRQ8 | | L13 | PB6/A14/MTIOC10B/PO30 | VSS | | M1 | P23/EDACK0-B/USB0_DPUPE-A/ | P22/EDREQ0/MTIOC3B/MTCLKC/TIOCC3/ | | | MTIOC3D-A/MTCLKD-A/PO3/TxD3-B | TMO0/PO2/SCK0/USB0_OVRCURB/ | | | | AUDIO_CLK/SDHI_D0-C/IRQ15/TS7 | | M2 | P20/USB0_ID/MTIOC1A/TMRI0-B/PO0/ | P17/MTIOC3A/MTIOC3B/MTIOC4B/TIOCB0/ | | | SDA1/TxD0 | TCLKD/TMO1/PO15/POE8#/SCK1/TXD3/ | | | | SMOSI3/SSDA3/SDA2-DS/SSITXD0/ | | MO | PLLVCC | SDHI_D3-C/IRQ7/ADTRG1# P86/MTIOC4D/TIOCA0/SMISO10/SSCL10/ | | M3 | PLLVCC | RXD10/SMISO010/SSCL010/RXD010/ | | | | IRQ14 | | M4 | P15/MTIOC0B/TMCI2-A/PO13/SCK3-A/ | P12/MTIC5U/TMCI1/RXD2/SMISO2/SSCL2/ | | | IRQ5-B | SCL0[FM+]/SCLHS0[FM+/HS]/IRQ2 | | M5 | P14/USB0_OVRCURA/USB0_DPUPE-B/<br>TMRI2/IRQ4-B | VCC_USB | | M6 | VSS USB | VSS_USB | | M7 | P55/WAIT#-B/EDREQ0-C/ET_EXOUT/ | P50/WR0#/WR#/TXD2/SMOSI2/SSDA2/ | | | MTIOC4D-B/TRDATA3 | SSLB1-A/IRQ0 | | M8 | P50/WR0#/WR#/SSLB1-A/TxD2-B | PC6/D2[A2/D2]/A22/CS1#/MTIOC3C/ | | | | MTCLKA/TMCI2/TICO/PO30/RXD8/SMISO8/ | | | | SSCL8/SMISO10/SSCL10/RXD10/MOSIA-A/ | | | | SSILRCK0/SMISO010/SSCL010/RXD010/<br>MOSI0-A/IRQ13/TS13 | | M9 | PC6/A22/CS1#-C/ET_ETXD3/MTIC11V-A/ | TRDATA1/P81/EDACK0/MTIOC3D/PO27/ | | 1410 | MTCLKA-B/MOSIA-A | SMISO10/SSCL10/RXD10/SMISO010/ | | | | SSCL010/RXD010/SDHI_CD/QIO3-A/IRQ9 | | M10 | P80/EDREQ0-A/ET_TX_EN/RMII_TXD_EN/ | TRDATA7/P77/CS7#/PO23/SMOSI11/ | | | MTIOC3B-B/TRDATA0 | SSDA11/TXD11/SMOSI011/SSDA011/ | | | | TXD011/SDHI_CLK-A/QSPCLK-A/IRQ7 | | 145-Pin | | | |---------|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TFLGA | RX62N | RX671 (0.50 mm Pin Pitch) | | M11 | PC2/A18-A/ET_RX_DV/MTCLKE-A/<br>SSLA3-A/RxD5 | PC0/A16/MTIOC3C/TCLKC/PO17/CTS5#/<br>RTS5#/SS5#/SSLA1-A/RXD011/SMISO011/<br>SSCL011/SSL01-A/IRQ14/TS16 | | M12 | PC1/A17-A/ET_ERXD2/MTCLKH-A/<br>SSLA2-A/SCK5 | PC1/A17/MTIOC3A/TCLKD/PO18/SCK5/<br>SSLA2-A/TXD011/SMOSI011/SSDA011/<br>TXDA011/SSL02-A/IRQ12/TS15 | | M13 | VSS | VCC | | N1 | P21/USB0_EXICEN/MTIOC1B/TMCI0-B/<br>PO1/SCL1/RxD0 | P21/MTIOC1B/MTIOC4A/TIOCA3/TMCIO/<br>PO1/RXD0/SMISO0/SSCL0/SCL1/<br>USB0_EXICEN/SSILRCK0/SDHI_CLK-C/<br>IRQ9/TS8 | | N2 | P16/USB0_VBUS/USB0_OVRCURB/<br>USB0_VBUSEN-B/MTIOC3C-A/TMO2/<br>PO14/RxD3-A/IRQ6-B | P20/MTIOC1A/TIOCB3/TMRI0/PO0/TXD0/<br>SMOSI0/SSDA0/SDA1/USB0_ID/SSIRXD0/<br>SDHI_CMDC/IRQ8/TS9 | | N3 | PLLVSS | P87/MTIOC4C/TIOCA2/SMOSI10/SSDA10/<br>TXD10/SMOSI010/SSDA010/TXD010/<br>SDHI_D2-C/IRQ15 | | N4 | P13/TMO3/SDA0/TxD2-A/IRQ3-B/ADTRG1# | P14/MTIOC3A/MTCLKA/TIOCB5/TCLKA/<br>TMRI2/PO15/CTS1#/RTS1#/SS1#/CTX1/<br>USB0_OVRCURA/IRQ4/TS11 | | N5 | USB0_DM | PH2/TMRI0/USB0_DM/IRQ1 | | N6 | USB0_DP | PH1/TMO0/USB0_DP/IRQ0 | | N7 | P54/EDACK0-C/ET_LINKSTA/MTIOC4B-B/<br>TRDATA2 | TRDATA3/P55/D0[A0/D0]/WAIT#/EDREQ0/<br>MTIOC4D/TMO3/TXD7/SMOSI7/SSDA7/<br>CRX1/MISOC-B/IRQ10 | | N8 | P51/WR1#/BC1#/WAIT#-D/SSLB2-A/SCK2 | VSS | | N9 | VCC | UB/PC7/A23/CS0#/MTIOC3A/MTCLKB/<br>TMO2/TOC0/PO31/CACREF/TXD8/SMOSI8/<br>SSDA8/SMOSI10/SSDA10/TXD10/<br>MISOA-A/SSITXD0/SMOSI010/SSDA010/<br>TXD010/MISO0-A/IRQ14 | | N10 | PC5/A21/CS2#-C/WAIT#-C/ET_ETXD2/<br>MTIC11W-A/MTCLKD-B/RSPCKA-A | TRSYNC/P82/EDREQ1/MTIOC4A/PO28/<br>SMOSI10/SSDA10/TXD10/SMOSI010/<br>SSDA010/TXD010/IRQ2 | | N11 | PC4/A20/CS3#-C/ET_TX_CLK/MTCLKC-B/<br>SSLA0-A | PC3/A19/MTIOC4D/TCLKB/PO24/TXD5/<br>SMOSI5/SSDA5/PMC0-DS/SDHI_D0-A/<br>QIO0-A/IRQ11 | | N12 | P76/CS6#-B/ET_RX_CLK/REF50CK | TRSYNC1/P75/CS5#/PO20/SCK11/RTS11#/<br>SCK011/RTS011#/DE011/SDHI_D2-A/<br>IRQ13 | | N13 | P74/CS4#-B/ET_ERXD1/RMII_RXD1 | TRDATA5/P74/A20/CS4#/PO19/SS11#/<br>CTS11#/SS011#/CTS011#/IRQ12 | Note: 1. P53, which is multiplexed as the BCLK pin, cannot be used as an I/O port when the external bus is enabled. # 3.3 144-Pin LQFP/144-Pin LFQFP Package Table 3.3 is a comparative listing of the pin functions of 144-pin LQFP/144-pin LFQFP package products. Table 3.3 Comparative Listing of 144-Pin LQFP/144-Pin LFQFP Package Pin Functions | 144-Pin | RX62N (144-Pin LQFP) | RX671 (144-Pin LFQFP) | |---------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------| | 1 | AVSS | AVSS0 | | 2 | P05/IRQ13-A/DA1 | P05/IRQ13 | | 3 | VCC | AVCC1 | | 4 | P03/IRQ11-A/DA0 | P03/IRQ11 | | 5 | VSS | AVSS1 | | 6 | P02/TMCI1-A/SCK6-A/IRQ10-A | P02/TMCI1/SCK6/IRQ10/AN109 | | 7 | P01/TMCI0-A/RxD6-A/IRQ9-A | P01/TMCI0/RXD6/SMISO6/SSCL6/IRQ9/<br>AN110 | | 8 | P00/TMRI0-A/TxD6-A/IRQ8-A | P00/TMRI0/TXD6/SMOSI6/SSDA6/IRQ8/<br>AN111 | | 9 | BSCANP | PF5/IRQ4 | | 10 | EMLE | EMLE | | 11 | WDTOVF# | PJ5/POE8#/CTS2#/RTS2#/SS2#/IRQ13 | | 12 | VSS | VSS | | 13 | MDE | EXCIN/PJ3/EDACK1/MTIOC3C/CTS6#/<br>RTS6#/CTS0#/RTS0#/SS6#/SS0#/IRQ11 | | 14 | VCL | VCL | | 15 | MD1 | VBATT | | 16 | MD0 | MD/FINED | | 17 | XCIN | XCIN | | 18 | XCOUT | XCOUT | | 19 | RES# | RES# | | 20 | XTAL | XTAL/P37 | | 21 | VSS | VSS | | 22 | EXTAL | EXTAL/P36 | | 23 | VCC | VCC | | 24 | P35/NMI | UPSEL/P35/NMI | | 25 | P34/MTIOC0A/TMCI3/PO12/SCK6-B/<br>IRQ4-A/TRST# | TRST#/P34/MTIOC0A/TMCI3/PO12/<br>POE10#/SCK6/SCK0/IRQ4/TS0 | | 26 | P33/MTIOC0D/PO11/CRX0/RxD6-B/IRQ3-A | P33/EDREQ1/MTIOC0D/TIOCD0/TMRI3/<br>P011/P0E4#/P0E11#/RXD6/RXD0/<br>SMISO6/SMISO0/SSCL6/SSCL0/CRX0/<br>IRQ3-DS/TS1 | | 27 | P32/MTIOC0C/PO10/RTCOUT/CTX0/<br>TxD6-B/IRQ2-A | P32/MTIOC0C/TIOCC0/TMO3/PO10/<br>RTCOUT/RTCIC2/POE0#/POE10#/TXD6/<br>TXD0/SMOSI6/SMOSI0/SSDA6/SSDA0/<br>CTX0/USB0_VBUSEN/IRQ2-DS/TAMPI2 | | 28 | P31/MTIOC4D-A/TMCI2-B/PO9/SSLB0-A/IRQ1/TMS | TMS/P31/MTIOC4D/TMCI2/PO9/RTCIC1/<br>CTS1#/RTS1#/SS1#/SSLB0-A/IRQ1-DS/<br>TAMPI1 | | 29 | P30/MTIOC4B-A/TMRI3/PO8/RxD1/<br>MISOB-A/IRQ0/TDI | TDI/P30/MTIOC4B/TMRI3/PO8/RTCICO/<br>POE8#/RXD1/SMISO1/SSCL1/MISOB-A/<br>IRQ0-DS/TAMPI0 | | 30 | P27/CS7#-C/MTIOC2B/PO7/RSPCKB-A/<br>SCK1/TCK | TCK/P27/CS7#/MTIOC2B/TMCI3/PO7/<br>SCK1/RSPCKB-A/IRQ7/TS2 | | P26/CSB#-CMTIOC2Á/TMO1/P06/ MOSIB-ATXD1/TD0 | 144-Pin | DVC2N (444 Dim LOED) | DVC74 (444 Din LEOED) | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------------------------|---------------------------------------| | MOSIB-ATXD1/TDO | | RX62N (144-Pin LQFP) | RX671 (144-Pin LFQFP) | | MOSIB-A/IRO6/TS3 | 31 | | | | P25/CS5#-C/EDACK1-B/USB0_DPRPD/ MTIOCA/-PMTICLKB/ MTIOCA/-PMTICLKB-APPO\$/RxD3-B/ SDH_CDA/RD5/RXD3/SMISO\$/SSCL3/ SDH_CDA/RD5/RXD3/SMISO\$/SSCL3/ SDH_CDA/RD5/RXD3/SMISO\$/SSCL3/ SDH_CDA/RD5/RXD3/SMISO\$/SSCL3/ SDH_CDA/RD5/RXD3/SMISO\$/SSCL3/ SDH_CDA/RD5/RXD3/SMISO\$/SSCL3/ SDH_CDA/RD5/RXD3/SMISO\$/SSCL3/ SDH_CDA/RD5/RXD3/SMISO\$/SSCB_VBUSEN/ SDH_WP/RQ12/TS5 SDH_WP/RQ12/TS5 SDH_WP/RQ12/TS5 SDA3/SSIBCKORSDH_D1-C/RQ3/TS6 SSDA3/SSIBCKORSDH_D1-C/RQ3/TS6 SSDA3/SSIBCKORSDH_D1-C/RQ3/TS6 SSDA3/SSIBCKORSDH_D1-C/RQ3/TS6 P21/USB0_EXICEN/MTIOC1B/TMCIO-B/ P21/USB0_EXICEN/MTIOC1B/TMCIO-B/ P21/USB0_EXICEN/MTIOC1B/TMCIO-B/ P21/USB0_EXICEN/MTIOC1B/TMCIO-B/ P21/USB0_EXICEN/MTIOC1B/TMCIO-B/ P21/MTIOC3A/MTIOC3A/TMCIOC3/ MTIOC3A/MTIOC3A/MTIOC3A/MTIOC3B/MTIOC3/TMCIO/ P01/RXD0/SMISO3/SSCL0/SCL1/ USB0_SXICEN/SCL1/ USB0_EXICEN/SDH_CLK-C/ IRQ9/TS8 P17/MTIOC3A/MTIOC3A/MTIOC3B/MTIOC4B/TIOCB0/ TCLKD/TMO1/P015/POE8/#SCK1/TXD3/ SMOSI3/SSDA3/SDA2-D5/SSITXD0/ SDHI_CD3-C/IRQ1/SDA0/SDA1/USB0_ID/SSIRXD0/ SDHI_CD3-C/IRQ1/SDA0/SDA0/SDA1/USB0_ID/SSIRXD0/ SDHI_D2-C/IRQ1/SDA0/SDA0/SDA1/USB0/SDA0/SDA1/USB0/SDA0/SDA0/SDA1/USB0/SDA0/SDA1/USB0/SDA0/SDA1/USB0/SDA0/SDA1/USB0/SDA0/SDA1/USB0/SDA0/SDA1/USB0/SDA0/SDA1/USB0/SDA0/SDA1/USB0/SDA0/SDA1/USB0/SDA0/SDA1/USB0/SDA0/SDA1/USB0/SDA0/SDA1/USB0/SDA0/SDA1/USB0/SDA0/SDA1/USB0/SDA0/SDA1/USB0/SDA0/SDA1/USB0/SDA0/SDA1/USB0/SDA0/SDA1/USB0/SDA0/SDA1/USB0/SDA0/SDA1/USB0/SDA0/SDA1/USB0/SDA0/SDA1/USB0/SDA0/SDA1/USB0/SDA0/SDA1/USB0/SDA0/SDA1/USB0/SDA0/SDA1/USB0/SDA0/SDA1/USB0/SDA0/SDA1/USB0/SDA0/SDA1/USB0/SDA0/SDA1/USB0/SSDA0/SDA1/USB0/SDA0/SDA1/USB0/SDA0/SDA1/USB0/SDA0/SDA1/USB0/SDA0/SDA1/USB0/SDA0/SDA1/USB0/SDA0/SDA0/SDA0/SDA0/SDA0/SDA0/SDA0/SDA | | WOSIB-A/TXDT/TDO | | | MTIOC4C-A-MTCLKB-A/POS/RXD3-B/ | 20 | DOSTOCS# C/EDACKA B/HCBO DDDDD/ | | | ADTRGO#-B SDHI_CD/RDG/ADTRGO#/TS4/CLKQUT | 32 | _ | | | P24/CS4#-C/EDREQ1-B/USB0_VBUSEN-A/ MTIOC4A-A/MTCLKA-A/TMRI1/PO4/ SCK3-B SCK3-B P23/EDACKO-B/USB0_DPUPE-A/ MTIOC3D-A/MTCLKD-A/PO3/TXD3-B P23/EDACKO-B/USB0_DPUPE-A/ MTIOC3D-A/MTCLKD-A/PO3/TXD3-B P22/EDREQ0-B/USB0_DRPD/MTIOC3B-A/ MTCLKC-A/TM00/PO2/SCK0 P22/EDREQ0-B/USB0_DRPD/MTIOC3B-A/ MTCLKC-A/TM00/PO2/SCK0 P22/EDREQ0-MTIOC3B-A/ MTCLKC-A/TM00/PO2/SCK0 P21/USB0_EXICEN/MTIOC1B/TMCI0-B/ P01/SCL1/RxD0 P21/USB0_EXICEN/MTIOC1B/TMCI0-B/ P01/SCL1/RxD0 P21/USB0_EXICEN/MTIOC1B/TMCI0-B/ P01/SCL1/RxD0 P21/USB0_EXICEN/MTIOC1A/TMRI0-B/PO0/ SDA1/TxD0 P20/USB0_ID/MTIOC1A/TMRI0-B/PO0/ SDA1/TxD0 SMOSIO/SSDA0/SDA1/USB0_USSCL0/SCL1/ USB0_EXICEN/SILRCK0/SDH1_CLK-C/ IRQ9/TS8 P20/USB0_ID/MTIOC1A/TMRI0-B/PO0/ SDA1/TxD0 P20/MTIOC1A/TTIOC3S/TMRI0/PO0/TXD0/ SDA1/TxD0 SMOSIO/SSDA0/SDA1/USB0_ID/SSIRXD0/ SDH1_CMOC/IRQ8/TS9 P1//MTIOC3A/MTIOC3B/TIOCAB/TIOCAB/TIOCB0/ TCLKD/TM10/P015/POE8#/SCK1/TXD3/ SMOSI3/SSDA3/SDA2-DS/SSITXD0/ SDH1_D3-C/RQ7/ADTRG1# P3//MTIOCA2/SMOSI10/SSDA10/ TXD10/SMOSI010/SSDA010/TXD010/ SDH1_D3-C/RQ7/ADTRG1# P3//MTIOCA2/SMOSI10/SSDA10/ TXD10/SMOSI010/SSDA010/TXD010/ SDH1_D2-C/RQ15 TMC2/PO14/RTC0UT/TXD1/RXD3/SMOSI1/ SMS0_VBUSUSSO_VBUSEN-B/MTIOC3C-A/TM02/ P16//MTIOC3C/MTIOC3D/TIOCB1/TCLKC/ TMC2/P014/RTC0UT/TXD1/RXD3/SMOSI1/ SMS0_VBUSUSSO_VBUSEN-B/MTIOC3C-A/TM02/ P16//MTIOC3C/MTIOC3D/TIOCB1/TCLKC/ TMC2/P014/RTC0UT/TXD1/RXD3/SMOSI1/ SMS0_VBUSUSSO_VBUSEN-B/MTIOC3C-A/TM02/ P16//MTIOC3C/MTIOCAS/TMOSI0/SSCL1/CC/CRX1-DS/RQ5//SS10 TMC2/P014/RTC0UT/TXD1/RXD3/SMOSI1/ SMS0_VBUSUSSO_VBUSEN-B/MTIOC3C-A/TM02/ P16//MTIOC3CA/MTIOCAS/TMOSI0/SSCL1/CC/CRX1-DS/RQ5//SS10 TMC2/P014/RTC0UT/TXD1/RXD3/SMOSI1/ SMS0_VBUSUSSO_VBUSEN-B/MTIOC3C-A/P013/SCK3-A/ P16//MTIOC3CA/MTIOCAS/TMOSI0/SSCL1/CC/CRX1-DS/RQ5//SS10/SSCL2/SSCL2/SSCL2/SSCL2/SSCL2/SSCL2/SSCL2/SSCL2/SSCL2/SSCL2/SSCL2/SSCL2/SSCL2/SSCL2/SSCL2/SSCL2/SSCL2/SSCL2/SSCL2/SSCL2/SSCL2/SSCL2/SSCL2/SSCL2/SSCL2/SSCL2/SSCL2/SSCL2/SSCL2/SSCL2/SSCL2/SSCL2/SSCL2/SSCL2/SSCL2/SSCL2/SSCL2/SSCL2 | | | | | MTIOC4A-AMTCLKA-A/TMRIIPO4/<br> SCK3-B | 22 | | | | SCK3-B | 33 | <u> </u> | | | P23/EDACK0-B/USB0_DPUPE-A/ MTIOC3D-AMTCLKD-A/PO3/TxD3-B | | | _ | | MTIOC3D-AMTCLKD-A/PO3/TxD3-B | 24 | | | | SSDA3/SSIBCK0/SDHI_D1-C/IRQ3/TS6 | 34 | _ | | | P22/EDREQO-B/USB0_DRPD/MTIOC3B-A/ MTCLKC-ATMO0/PO2/SCK0 | | WITIOCOD-AVWITCEND-AVITCON TXD3-B | | | MTCLKC-A/TMO0/PO2/SCK0 | 35 | P22/EDDEOUB/USB0_DDDD/MTIOC3B-A/ | | | AUDIO_CLK/SDHI_DO-C/IRQ15/TS7 | 33 | _ | | | P21/USB0_EXICEN/MTIOC1B/TMCI0-B/ P01/RXD0/SMISO0/SSCL0/SCL1/USB0_EXICEN/SDL1/USB0_EXICEN/SDL1/USB0_EXICEN/SDL1/USB0_EXICEN/SDL1/USB0_EXICEN/SDL1/USB0_EXICEN/SDL1/USB0_EXICEN/SDL1/USB0_EXICEN/SDL1/USB0_EXICEN/SDL1/USB0_EXICEN/SDL1/USB0_EXICEN/SDL1/USB0_ID/SSIRXD0/SDL1/USB0_ID/SSIRXD0/SDL1/IXD0 P20/MTIOC1A/TIOCB3/TMTIOC9/D07/XD0/SDL1/USB0_ID/SSIRXD0/SDL1/USB0_ID/SSIRXD0/SDL1/USB0_ID/SSIRXD0/SDL1/USB0_ID/SSIRXD0/SDL1/USB0_ID/SSIRXD0/SDL1/USB0_ID/SSIRXD0/SDL1/USB0_ID/SSIRXD0/SDL1/USB0_ID/SSIRXD0/SDL1/USB0_ID/SSIRXD0/SDL1/USB0_ID/SSIRXD0/SDL1/USB0_ID/SSIRXD0/SDL1/USB0_ID/SSIRXD0/SDL1/USB0_ID/SSIRXD0/SDL1/USB0_ID/SSIRXD0/SDL1/USB0_ID/SSIRXD0/SDL1/USB0_ID/SSIRXD0/SDL1/USB0_ID/SSIRXD0/SDL1/USB0_ID/SSIRXD0/ID/SSIRXD0/SDL1/USB0_ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SSIRXD0/ID/SS | | WITCERC-ATTWOO/I OZ/SCRO | | | PO1/RXD0/SMISO0/SSCL0/SCL1/<br> USB0_EXICEN/SSILRCK0/SDHI_CLK-C/<br> IRQs/FTS8 <br> P20/USB0_ID/MTIOC1A/TMRIO-B/PO0/<br> SDA1/TXD0 | 36 | P21/LISBO_EXICEN/MTIOC1B/TMCIO.B/ | | | USB0_EXICEN/SSILRCK0/SDHI_CLK-C/ IRQ9/TS8 | 30 | | | | RQ9/TS8 | | 1 0 1/00E 1/1KADO | | | P20/USB0_ID/MTIOC1A/TMRI0-B/PO0/ SDA1/TxD0 | | | | | SDA1/TxD0 | 37 | P20/LISB0_ID/MTIOC1A/TMRI0-R/P00/ | | | SDHI_CMDC/IRQ8/TS9 | 07 | _ | | | P17/MTIOC3A/PO15/TxD3-A/IRQ7-B | | CEPTITION . | | | TCLKD/TMO1/PO15/POE8#/SCK1/TXD3/ SMOSI3/SSDA3/SDA2-DS/SSITXD0/ SDHI_D3-C/IRQ7/ADTRG1# PF16/USB0_VBUS/USB0_OVRCURB/ USB0_VBUS/USB0_OVRCURB/ USB0_VBUSEN-B/MTIOC3C-A/TMO2/ PO14/RxD3-A/IRQ6-B P16/MTIOC3C/MTIOC3D/TIOCB1/TCLKC/ USB0_VBUSEN-B/MTIOC3C-A/TMO2/ PO14/RxD3-A/IRQ6-B P16/MTIOC3C/MTIOC3D/TIOCB1/TCLKC/ IMO2/PO14/RTCOUT/TXD1/RXD3/SMOSI1/ SMISO3/SSDA1/SSCL3/SCL2-DS/ USB0_VBUS/USB0_VBUSEN/ USB0_OVRCURB/IRQ6/ADTRG0# P86/MTIOC4D/TIOCA0/SMISO10/SSCL10/ RXD10/SMISO010/SSCL010/RXD010/IRQ14 P15/MTIOC0B/TMCI2-A/PO13/SCK3-A/ IRQ5-B P14/USB0_OVRCURA/USB0_DPUPE-B/ TMRI2/IRQ4-B P14/USB0_OVRCURA/USB0_DPUPE-B/ TMRI2/PO15/CTS1#/RTS1#/SS1#/CTX1/ USB0_OVRCURA/IRQ3-B/ADTRG1# P13/TMO3/SDA0/TxD2-A/IRQ3-B/ADTRG1# P13/MTIOCOB/TIOCA5/TMO3/PO13/TXD2/ SMOSI2/SSDA2/SDA0(FM+)/ SDAHS0[FM+/HS]/IRQ3/ADTRG1# P12/MTIOCSD/TMCI1/RXD2/SMISO2/SSCL2/ SCL0[FM+)/SCLHS0[FM+/HS]/IRQ2 46 | 38 | P17/MTIOC3A/PO15/TxD3-A/IRO7-B | | | SMOSI3/SSDA3/SDA2-DS/SSITXD0/ SDHL_D3-C/IRQ7/ADTRG1# 39 | | T T//MTIGGG/VT G TG/TXBG / VIII.Q7 B | | | SDHI_D3-C/IRQ7/ADTRG1# | | | | | PLLVCC | | | | | TXD10/SMOSI010/SSDA010/TXD010/ SDHI_D2-C/IRQ15 | 39 | PLLVCC | | | SDHI_D2-C/IRQ15 | | | | | USB0_VBUSEN-B/MTIOC3C-A/TMO2/PO14/RxD3-A/IRQ6-B | | | SDHI_D2-C/IRQ15 | | PO14/RxD3-A/IRQ6-B SMISO3/SSDA1/SSCL3/SCL2-DS/ USB0_VBUSEN/ USB0_VBUSEN/ USB0_OVRCURB/IRQ6/ADTRG0# | 40 | P16/USB0_VBUS/USB0_OVRCURB/ | P16/MTIOC3C/MTIOC3D/TIOCB1/TCLKC/ | | USB0_VBUS/USB0_VBUSEN/ USB0_OVRCURB/IRQ6/ADTRG0# 41 PLLVSS P86/MTIOC4D/TIOCA0/SMISO10/SSCL10/ RXD10/SMISO010/SSCL010/RXD010/IRQ14 42 P15/MTIOC0B/TMCI2-A/PO13/SCK3-A/ IRQ5-B TMCI2/PO13/RXD1/SCK3/SMISO1/SSCL1/ CRX1-DS/IRQ5/TS10 43 P14/USB0_OVRCURA/USB0_DPUPE-B/ TMRI2/IRQ4-B P14/MTIOC3A/MTCLKA/TIOCB5/TCLKA/ TMRI2/IRQ4-B P13/TMO3/SDA0/TxD2-A/IRQ3-B/ADTRG1# 44 P13/TMO3/SDA0/TxD2-A/IRQ3-B/ADTRG1# P13/MTIOC0B/TIOCA5/TMO3/PO13/TXD2/ SMOSI2/SSDA2/SDA0[FM+// SDAHS0[FM+/HS]/IRQ3/ADTRG1# 45 P12/TMCI1-B/SCL0/RxD2-A/IRQ2-B P12/MTIC5U/TMCI1/RXD2/SMISO2/SSCL2/ SCL0[FM+]/SCLHS0[FM+/HS]/IRQ2 46 VCC_USB VCC_USB 47 USB0_DM PH2/TMRI0/USB0_DM/IRQ1 48 USB0_DP PH1/TMO0/USB0_DP/IRQ0 49 VSS_USB P56/EDACK1-C/MTIOC3C-B | | USB0_VBUSEN-B/MTIOC3C-A/TMO2/ | TMO2/PO14/RTCOUT/TXD1/RXD3/SMOSI1/ | | USB0_OVRCURB/IRQ6/ADTRG0# | | PO14/RxD3-A/IRQ6-B | SMISO3/SSDA1/SSCL3/SCL2-DS/ | | 41 PLLVSS P86/MTIOC4D/TIOCA0/SMISO10/SSCL10/<br>RXD10/SMISO010/SSCL010/RXD010/IRQ14 42 P15/MTIOC0B/TMCI2-A/PO13/SCK3-A/<br>IRQ5-B P15/MTIOC0B/MTCLKB/TIOCB2/TCLKB/<br>TMCI2/PO13/RXD1/SCK3/SMISO1/SSCL1/<br>CRX1-DS/IRQ5/TS10 43 P14/USB0_OVRCURA/USB0_DPUPE-B/<br>TMRI2/IRQ4-B P14/MTIOC3A/MTCLKA/TIOCB5/TCLKA/<br>TMRI2/PO15/CTS1#/RTS1#/SS1#/CTX1/<br>USB0_OVRCURA/IRQ4/TS11 44 P13/TMO3/SDA0/TxD2-A/IRQ3-B/ADTRG1# P13/MTIOC0B/TIOCA5/TMO3/PO13/TXD2/<br>SMOSI2/SSDA2/SDA0[FM+]/<br>SDAHS0[FM+/HS]/IRQ3/ADTRG1# 45 P12/TMCI1-B/SCL0/RxD2-A/IRQ2-B P12/MTIC5U/TMCI1/RXD2/SMISO2/SSCL2/<br>SCL0[FM+]/SCLHS0[FM+/HS]/IRQ2 46 VCC_USB VCC_USB 47 USB0_DM PH2/TMRI0/USB0_DM/IRQ1 48 USB0_DP PH1/TMO0/USB0_DP/IRQ0 49 VSS_USB VSS_USB 50 P56/EDACK1-C/MTIOC3C-B P56/EDACK1/MTIOC3C/TIOCA1/SCK7/ | | | <del>-</del> | | RXD10/SMISO010/SSCL010/RXD010/IRQ14 42 | | | USB0_OVRCURB/IRQ6/ADTRG0# | | 42 P15/MTIOC0B/TMCI2-A/PO13/SCK3-A/IRQ5-B P15/MTIOC0B/MTCLKB/TIOCB2/TCLKB/TMCI2/PO13/RXD1/SCK3/SMISO1/SSCL1/CRX1-DS/IRQ5/TS10 43 P14/USB0_OVRCURA/USB0_DPUPE-B/TMRI2/IRQ5/TS10 P14/MTIOC3A/MTCLKA/TIOCB5/TCLKA/TMRI2/IRQ4-B 44 P13/TMO3/SDA0/TxD2-A/IRQ3-B/ADTRG1# P13/MTIOC0B/TIOCA5/TMO3/PO13/TXD2/SMOSI2/SSDA2/SDA0[FM+]/SDAHS0[FM+/HS]/IRQ3/ADTRG1# 45 P12/TMCI1-B/SCL0/RxD2-A/IRQ2-B P12/MTIC5U/TMCI1/RXD2/SMISO2/SSCL2/SCL0[FM+]/SCLHS0[FM+/HS]/IRQ2 46 VCC_USB VCC_USB 47 USB0_DM PH2/TMRI0/USB0_DM/IRQ1 48 USB0_DP PH1/TMO0/USB0_DP/IRQ0 49 VSS_USB VSS_USB 50 P56/EDACK1-C/MTIOC3C-B P56/EDACK1/MTIOC3C/TIOCA1/SCK7/ | 41 | PLLVSS | | | IRQ5-B | | | RXD10/SMISO010/SSCL010/RXD010/IRQ14 | | CRX1-DS/IRQ5/TS10 | 42 | P15/MTIOC0B/TMCI2-A/PO13/SCK3-A/ | P15/MTIOC0B/MTCLKB/TIOCB2/TCLKB/ | | 43 P14/USB0_OVRCURA/USB0_DPUPE-B/<br>TMRI2/IRQ4-B P14/MTIOC3A/MTCLKA/TIOCB5/TCLKA/<br>TMRI2/PO15/CTS1#/RTS1#/SS1#/CTX1/<br>USB0_OVRCURA/IRQ4/TS11 44 P13/TMO3/SDA0/TxD2-A/IRQ3-B/ADTRG1# P13/MTIOC0B/TIOCA5/TMO3/PO13/TXD2/<br>SMOSI2/SSDA2/SDA0[FM+]/<br>SDAHS0[FM+/HS]/IRQ3/ADTRG1# 45 P12/TMCI1-B/SCL0/RxD2-A/IRQ2-B P12/MTIC5U/TMCI1/RXD2/SMISO2/SSCL2/<br>SCL0[FM+]/SCLHS0[FM+/HS]/IRQ2 46 VCC_USB VCC_USB 47 USB0_DM PH2/TMRI0/USB0_DM/IRQ1 48 USB0_DP PH1/TMO0/USB0_DP/IRQ0 49 VSS_USB 50 P56/EDACK1-C/MTIOC3C-B P56/EDACK1/MTIOC3C/TIOCA1/SCK7/ | | IRQ5-B | | | TMRI2/IRQ4-B TMRI2/PO15/CTS1#/RTS1#/SS1#/CTX1/ USB0_OVRCURA/IRQ4/TS11 44 P13/TMO3/SDA0/TxD2-A/IRQ3-B/ADTRG1# P13/MTIOCOB/TIOCA5/TMO3/PO13/TXD2/ SMOSI2/SSDA2/SDA0[FM+]/ SDAHS0[FM+/HS]/IRQ3/ADTRG1# 45 P12/TMCI1-B/SCL0/RxD2-A/IRQ2-B P12/MTIC5U/TMCI1/RXD2/SMISO2/SSCL2/ SCL0[FM+]/SCLHS0[FM+/HS]/IRQ2 46 VCC_USB 47 USB0_DM PH2/TMRI0/USB0_DM/IRQ1 48 USB0_DP PH1/TMO0/USB0_DP/IRQ0 49 VSS_USB 50 P56/EDACK1-C/MTIOC3C-B P56/EDACK1/MTIOC3C/TIOCA1/SCK7/ | | | · · · · · · · · · · · · · · · · · · · | | USB0_OVRCURA/IRQ4/TS11 | 43 | | | | 44 P13/TMO3/SDA0/TxD2-A/IRQ3-B/ADTRG1# P13/MTIOC0B/TIOCA5/TMO3/PO13/TXD2/<br>SMOSI2/SSDA2/SDA0[FM+]/<br>SDAHS0[FM+/HS]/IRQ3/ADTRG1# 45 P12/TMCI1-B/SCL0/RxD2-A/IRQ2-B P12/MTIC5U/TMCI1/RXD2/SMISO2/SSCL2/<br>SCL0[FM+]/SCLHS0[FM+/HS]/IRQ2 46 VCC_USB VCC_USB 47 USB0_DM PH2/TMRI0/USB0_DM/IRQ1 48 USB0_DP PH1/TMO0/USB0_DP/IRQ0 49 VSS_USB VSS_USB 50 P56/EDACK1-C/MTIOC3C-B P56/EDACK1/MTIOC3C/TIOCA1/SCK7/ | | TMRI2/IRQ4-B | | | SMOSI2/SSDA2/SDA0[FM+]/ SDAHS0[FM+/HS]/IRQ3/ADTRG1# 45 | | | | | SDAHS0[FM+/HS]/IRQ3/ADTRG1# 45 | 44 | P13/TMO3/SDA0/TxD2-A/IRQ3-B/ADTRG1# | | | 45 P12/TMCI1-B/SCL0/RxD2-A/IRQ2-B P12/MTIC5U/TMCI1/RXD2/SMISO2/SSCL2/SCL0[FM+]/SCLHS0[FM+/HS]/IRQ2 46 VCC_USB VCC_USB 47 USB0_DM PH2/TMRI0/USB0_DM/IRQ1 48 USB0_DP PH1/TMO0/USB0_DP/IRQ0 49 VSS_USB VSS_USB 50 P56/EDACK1-C/MTIOC3C-B P56/EDACK1/MTIOC3C/TIOCA1/SCK7/ | | | | | SCL0[FM+]/SCLHS0[FM+/HS]/IRQ2 46 VCC_USB 47 USB0_DM 48 USB0_DP 49 VSS_USB 50 P56/EDACK1-C/MTIOC3C-B SCL0[FM+]/SCLHS0[FM+/HS]/IRQ2 VCC_USB PH1/TMRIO/USB0_DM/IRQ1 PH1/TMO0/USB0_DP/IRQ0 VSS_USB P56/EDACK1/MTIOC3C/TIOCA1/SCK7/ | | | | | 46 VCC_USB VCC_USB 47 USB0_DM PH2/TMRI0/USB0_DM/IRQ1 48 USB0_DP PH1/TMO0/USB0_DP/IRQ0 49 VSS_USB VSS_USB 50 P56/EDACK1-C/MTIOC3C-B P56/EDACK1/MTIOC3C/TIOCA1/SCK7/ | 45 | P12/TMCI1-B/SCL0/RxD2-A/IRQ2-B | | | 47 USB0_DM PH2/TMRI0/USB0_DM/IRQ1 48 USB0_DP PH1/TMO0/USB0_DP/IRQ0 49 VSS_USB VSS_USB 50 P56/EDACK1-C/MTIOC3C-B P56/EDACK1/MTIOC3C/TIOCA1/SCK7/ | | | | | 48 USB0_DP PH1/TMO0/USB0_DP/IRQ0 49 VSS_USB VSS_USB 50 P56/EDACK1-C/MTIOC3C-B P56/EDACK1/MTIOC3C/TIOCA1/SCK7/ | _ | | | | 49 VSS_USB VSS_USB 50 P56/EDACK1-C/MTIOC3C-B P56/EDACK1/MTIOC3C/TIOCA1/SCK7/ | 47 | <del>-</del> | | | 50 P56/EDACK1-C/MTIOC3C-B P56/EDACK1/MTIOC3C/TIOCA1/SCK7/ | 48 | | | | | 49 | VSS_USB | VSS_USB | | RSPCKC-B/IRQ6 | 50 | P56/EDACK1-C/MTIOC3C-B | P56/EDACK1/MTIOC3C/TIOCA1/SCK7/ | | The one of the second | | | RSPCKC-B/IRQ6 | | 144-Pin | RX62N (144-Pin LQFP) | RX671 (144-Pin LFQFP) | |---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------| | 51 | P55/WAIT#-B/EDREQ0-C/ET EXOUT/ | TRDATA3/P55/D0[A0/D0]/WAIT#/EDREQ0/ | | | MTIOC4D-B/TRDATA3 | MTIOC4D/TMO3/TXD7/SMOSI7/SSDA7/ | | | | CRX1/MISOC-B/IRQ10 | | 52 | P54/EDACK0-C/ET_LINKSTA/MTIOC4B-B/ | TRDATA2/P54/ALE/D1[A1/D1]/EDACK0/ | | | TRDATA2 | MTIOC4B/TMCI1/CTS2#/RTS2#/SS2#/ | | | | CTX1/MOSIC-B/IRQ4 | | 53 | BCLK/P53 | P53*1/BCLK/SSIRXD0/PMC0-DS/IRQ3/ | | | | TS12 | | 54 | P52/RD#/SSLB3-A/RxD2-B | P52/RD#/RXD2/SMISO2/SSCL2/SSLB3-A/ | | | | IRQ2 | | 55 | P51/WR1#/BC1#/WAIT#-D/SSLB2-A/SCK2 | P51/WR1#/BC1#/WAIT#/SCK2/SSLB2-A/ | | | | IRQ1 | | 56 | P50/WR0#/WR#/SSLB1-A/TxD2-B | P50/WR0#/WR#/TXD2/SMOSI2/SSDA2/ | | | | SSLB1-A/IRQ0 | | 57 | VSS | VSS | | 58 | P83/EDACK1-A/ET_CRS/RMII_CRS_DV/ | TRCLK/P83/EDACK1/MTIOC4C/SS10#/ | | | MTIOC4C-B/TRCLK | CTS10#/SCK10/SS010#/CTS010#/SCK010/ | | | | IRQ3 | | 59 | VCC | VCC | | 60 | PC7/A23/CS0#-B/ET_COL/MTIC11U-A/ | UB/PC7/A23/CS0#/MTIOC3A/MTCLKB/ | | | MTCLKB-B/MISOA-A | TMO2/TOC0/PO31/CACREF/TXD8/SMOSI8/ | | | | SSDA8/SMOSI10/SSDA10/TXD10/ | | | | MISOA-A/SSITXD0/SMOSI010/SSDA010/ | | | | TXD010/MISO0-A/IRQ14 | | 61 | PC6/A22/CS1#-C/ET_ETXD3/MTIC11V-A/ | PC6/D2[A2/D2]/A22/CS1#/MTIOC3C/ | | | MTCLKA-B/MOSIA-A | MTCLKA/TMCI2/TIC0/PO30/RXD8/SMISO8/ | | | | SSCL8/SMISO10/SSCL10/RXD10/MOSIA-A/ | | | | SSILRCK0/SMISO010/SSCL010/RXD010/ | | 00 | DOCIADA/OCO# CANAIT# C/ET ETVDO/ | MOSI0-A/IRQ13/TS13 | | 62 | PC5/A21/CS2#-C/WAIT#-C/ET_ETXD2/<br>MTIC11W-A/MTCLKD-B/RSPCKA-A | PC5/D3[A3/D3]/A21/CS2#/WAIT#/MTIOC3B/<br>MTCLKD/TMRI2/PO29/SCK8/SCK10/ | | | WHCTTW-A/WITCEND-B/RSPCRA-A | RSPCKA-A/SSIBCK0/SCK010/RSPCK0-A/ | | | | IRQ5/TS14 | | 63 | P82/EDREQ1-A/ET_ETXD1/ | TRSYNC/P82/EDREQ1/MTIOC4A/PO28/ | | | RMII TXD1/MTIOC4A-B/TRSYNC | SMOSI10/SSDA10/TXD10/SMOSI010/ | | | KWIII_TAB I/WITOO IA B/ TROTTE | SSDA010/TXD010/IRQ2 | | 64 | P81/EDACK0-A/ET ETXD0/ | TRDATA1/P81/EDACK0/MTIOC3D/PO27/ | | | RMII TXD0/MTIOC3D-B/TRDATA1 | SMISO10/SSCL10/RXD10/SMISO010/ | | | _ | SSCL010/RXD010/SDHI_CD/QIO3-A/IRQ9 | | 65 | P80/EDREQ0-A/ET TX EN/ | TRDATA0/P80/EDREQ0/MTIOC3B/PO26/ | | | RMII_TXD_EN/MTIOC3B-B/TRDATA0 | SCK10/RTS10#/SCK010/RTS010#/DE010/ | | | | SDHI_WP/QIO2-A/IRQ8 | | 66 | PC4/A20/CS3#-C/ET_TX_CLK/MTCLKC-B/ | PC4/A20/CS3#/MTIOC3D/MTCLKC/TMCI1/ | | | SSLA0-A | PO25/POE0#/SCK5/CTS8#/RTS8#/SS8#/ | | | | SS10#/CTS10#/RTS10#/SSLA0-A/ | | | | AUDIO_CLK/SS010#/CTS010#/RTS010#/ | | | | DE010/SSL00-A/SDHI_D1-A/QIO1-A/ | | 07 | DOOMAGA A FETT TO T | IRQ12/TSCAP | | 67 | PC3/A19-A/ET_TX_ER/MTCLKF-A/TxD5 | PC3/A19/MTIOC4D/TCLKB/PO24/TXD5/ | | | | SMOSI5/SSDA5/PMC0-DS/SDHI_D0-A/ | | 60 | D77/007# D/ET DV ED/DMU DV ED | QIO0-A/IRQ11 | | 68 | P77/CS7#-B/ET_RX_ER/RMII_RX_ER | TRDATA7/P77/CS7#/PO23/SMOSI11/<br>SSDA11/TXD11/SMOSI011/SSDA011/ | | | | TXD011/SDHI CLK-A/QSPCLK-A/IRQ7 | | | | INDUTIODITI_OLIV AVQUI OLIV-AVIIVQI | | 144-Pin | RX62N (144-Pin LQFP) | RX671 (144-Pin LFQFP) | |---------|----------------------------------|-----------------------------------------------------------------------------------------| | 69 | P76/CS6#-B/ET_RX_CLK/REF50CK | TRDATA6/P76/CS6#/PO22/SMISO11/ | | | | SSCL11/RXD11/SMISO011/SSCL011/ | | | | RXD011/SDHI_CMD-A/QSSL-A/IRQ14 | | 70 | PC2/A18-A/ET_RX_DV/MTCLKE-A/ | PC2/A18/MTIOC4B/TCLKA/PO21/RXD5/ | | | SSLA3-A/RxD5 | SMISO5/SSCL5/SSLA3-A/TXDB011/ | | | | SSL03-A/SDHI_D3-A/IRQ10 | | 71 | P75/CS5#-B/ET_ERXD0/RMII_RXD0 | TRSYNC1/P75/CS5#/PO20/SCK11/RTS11#/ | | | | SCK011/RTS011#/DE011/SDHI_D2-A/ | | | | IRQ13 | | 72 | P74/CS4#-B/ET_ERXD1/RMII_RXD1 | TRDATA5/ <b>P74</b> /A20/ <mark>CS4#</mark> /PO19/SS11#/<br>CTS11#/SS011#/CTS011#/IRQ12 | | 73 | PC1/A17-A/ET_ERXD2/MTCLKH-A/ | PC1/A17/MTIOC3A/TCLKD/PO18/SCK5/ | | 13 | SSLA2-A/SCK5 | SSLA2-A/TXD011/SMOSI011/SSDA011/ | | | | TXDA011/SSL02-A/IRQ12/TS15 | | 74 | VCC | VCC | | 75 | PC0/A16-A/ET ERXD3/MTCLKG-A/ | PC0/A16/MTIOC3C/TCLKC/PO17/CTS5#/ | | 7.0 | SSLA1-A | RTS5#/SS5#/SSLA1-A/RXD011/SMISO011/ | | | | SSCL011/SSL01-A/IRQ14/TS16 | | 76 | VSS | VSS | | 77 | P73/CS3#-B/ET WOL | TRDATA4/P73/CS3#/PO16/IRQ8 | | 78 | PB7/A15/MTIOC10D/PO31 | PB7/A15/MTIOC3B/TIOCB5/PO31/TXD9/ | | | 1 21/11/3/11/1001/02/1 001 | SMOSI9/SSDA9/SMOSI11/SSDA11/TXD11/ | | | | SMOSI011/SSDA011/TXD011/IRQ15 | | 79 | PB6/A14/MTIOC10B/PO30 | PB6/A14/MTIOC3D/TIOCA5/PO30/RXD9/ | | | | SMISO9/SSCL9/SMISO11/SSCL11/RXD11/ | | | | SMISO011/SSCL011/RXD011/IRQ6 | | 80 | PB5/A13/MTIOC10C/MTCLKF-B/PO29 | PB5/A13/MTIOC2A/MTIOC1B/TIOCB4/ | | | | TMRI1/PO29/POE4#/SCK9/SCK11/SCK011/ | | | | IRQ13 | | 81 | PB4/A12/MTIOC10A/MTCLKE-B/PO28 | PB4/A12/TIOCA4/PO28/CTS9#/RTS9#/ | | | | SS9#/SS11#/CTS11#/RTS11#/SS011#/ | | | | CTS011#/RTS011#/DE011/IRQ4 | | 82 | PB3/A11/MTIOC9D/MTCLKH-B/PO27 | PB3/A11/MTIOC0A/MTIOC4A/TIOCD3/ | | | | TCLKD/TMO0/PO27/POE11#/SCK4/SCK6/ | | | | PMC0-DS/IRQ3 | | 83 | PB2/A10/MTIOC9B/MTCLKG-B/PO26 | PB2/A10/TIOCC3/TCLKC/PO26/CTS4#/ | | | | RTS4#/CTS6#/RTS6#/SS4#/SS6#/IRQ2 | | 84 | PB1/A9/MTIOC9C/PO25 | PB1/A9/MTIOCOC/MTIOC4C/TIOCB3/ | | | | TMCI0/PO25/TXD4/TXD6/SMOSI4/SMOSI6/ | | 0.5 | D72/CC2# D/ET MDC | SSDA4/SSDA6/IRQ4-DS | | 85 | P72/CS2#-B/ET_MDC | P72/A19/CS2#/IRQ10 | | 86 | P71/CS1#-B/ET_MDIO | P71/A18/CS1#/IRQ1 | | 87 | PB0/A8/MTIOC9A/PO24 | PB0/A8/MTIC5W/TIOCA3/PO24/RXD4/ | | | | RXD6/SMISO4/SMISO6/SSCL4/SSCL6/ | | 00 | | IRQ12 | | 88 | PA7/A7/MTIOC8B/PO23/MISOA-B | PA7/A7/TIOCB2/PO23/MISOA-B/MISO0-B/ | | 90 | DAG/AG/MTIOCOA/DOGG/MOCIA D | 117.541 | | 89 | PA6/A6/MTIOC8A/PO22/MOSIA-B | PA6/A6/MTIC5V/MTCLKB/TIOCA2/TMCI3/<br>PO22/POE10#/CTS5#/RTS5#/SS5#/ | | | | MOSIA-B/MOSI0-B/CTS12#/RTS12#/SS12#/ | | | | IRQ14 | | 90 | PA5/A5/MTIOC7B/PO21/RSPCKA-B | PA5/A5/MTIOC6B/TIOCB1/PO21/ | | 30 | I MOIMONI HOU! DIF OZ I/NOFURA-D | RSPCKA-B/RSPCK0-B/IRQ5 | | 91 | VCC | VCC | | 91 | V O O | V O O | | 144-Pin | RX62N (144-Pin LQFP) | RX671 (144-Pin LFQFP) | |---------|-------------------------------------|------------------------------------------------------------------------| | 92 | PA4/A4/MTIOC7A/PO20/SSLA0-B | PA4/A4/MTIC5U/MTCLKA/TIOCA1/TMRI0/ | | | | PO20/TXD5/SMOSI5/SSDA5/SSLA0-B/ | | | | SSL00-B/TXD12/SMOSI12/SSDA12/ | | | | TXDX12/SIOX12/IRQ5-DS | | 93 | VSS | VSS | | 94 | PA3/A3/MTIOC6D/PO19 | PA3/A3/MTIOC0D/MTCLKD/TIOCD0/ | | | | TCLKB/PO19/RXD5/SMISO5/SSCL5/ | | | | IRQ6-DS | | 95 | PA2/A2/MTIOC6C/PO18/SSLA3-B | PA2/A2/MTIOC7A/PO18/RXD5/SMISO5/ | | | | SSCL5/SSLA3-B/SSL03-B/RXD12/ | | | | SMISO12/SSCL12/RXDX12/SDHI_WP/<br>IRQ10 | | 96 | PA1/A1/MTIOC6B/PO17/SSLA2-B | PA1/A1/MTIOC0B/MTCLKC/MTIOC7B/ | | 90 | PAT/AT/WITIOCOB/POTT/SSLAZ-B | TIOCB0/PO17/SCK5/SSLA2-B/SSL02-B/ | | | | SCK12/SDHI_CD/IRQ11 | | 97 | PA0/A0/BC0#/MTIOC6A/PO16/SSLA1-B | PA0/A0/BC0#/MTIOC4A/MTIOC6D/TIOCA0/ | | 31 | T AG/AG/BOOM/WITCOGA/T O TO/OCEAT B | CACREF/PO16/SSLA1-B/SSL01-B/IRQ0 | | 98 | P67/CS7#-A/DQM1 | P67/CS7#/DQM1/MTIOC7C/IRQ15 | | 99 | P66/CS6#-A/DQM0 | P66/CS6#/DQM0/MTIOC7D/IRQ14 | | 100 | P65/CS5#-A/CKE | P65/CS5#/CKE/IRQ13 | | 101 | PE7/D15/MISOB-B/IRQ7-A | PE7/D15[A15/D15]/D7[A7/D7]/MTIOC6A/ | | 101 | T ETTO TOTWINGOD-DITTION -A | TOC1/MISOB-B/SDHI WP/SDHI D1-B/ | | | | QIO1-B/IRQ7 | | 102 | PE6/D14/MOSIB-B/IRQ6-A | PE6/D14[A14/D14]/D6[A6/D6]/MTIOC6C/ | | 102 | T EGIPT WINGOID BITTER | TIC1/MOSIB-B/SDHI CD/SDHI D0-B/ | | | | QIO0-B/IRQ6 | | 103 | VCC | VCC | | 104 | SDCLK/P70 | P70/SDCLK/IRQ0 | | 105 | VSS | VSS | | 106 | PE5/D13/RSPCKB-B/IRQ5-A | PE5/D13[A13/D13]/D5[A5/D5]/MTIOC4C/ | | | | MTIOC2B/RSPCKB-B/IRQ5 | | 107 | PE4/D12/SSLB0-B | PE4/D12[A12/D12]/D4[A4/D4]/MTIOC4D/ | | | | MTIOC1A/PO28/SSLB0-B/IRQ12 | | 108 | PE3/D11/POE8# | PE3/D11[A11/D11]/D3[A3/D3]/MTIOC4B/ | | | | PO26/POE8#/TOC3/CTS12#/RTS12#/ | | 400 | DE0/D40/D0E0#/001 D0 D | SS12#/IRQ11 | | 109 | PE2/D10/POE9#/SSLB3-B | PE2/D10[A10/D10]/D2[A2/D2]/MTIOC4A/<br>PO23/TIC3/RXD12/SMISO12/SSCL12/ | | | | RXDX12/SSLB3-B/IRQ7-DS | | 110 | PE1/D9/SSLB2-B | PE1/D9[A9/D9]/D1[A1/D1]/MTIOC4C/ | | 110 | PE 1/D9/33LB2-B | MTIOC3B/PO18/TXD12/SMOSI12/SSDA12/ | | | | TXDX12/SIOX12/SSLB2-B/IRQ9/ANEX1 | | 111 | PE0/D8/SSLB1-B | PE0/D8[A8/D8]/D0[A0/D0]/MTIOC3D/ | | ' ' ' | . 23,23,332. 2 | SCK12/SSLB1-B/IRQ8/ANEX0 | | 112 | P64/CS4#-A/WE# | P64/CS4#/WE#/D3[A3/D3]/IRQ4 | | 113 | P63/CS3#-A/CAS# | P63/CS3#/CAS#/D2[A2/D2]/IRQ3 | | 114 | P62/CS2#-A/RAS# | P62/CS2#/RAS#/D1[A1/D1]/IRQ2 | | 115 | P61/CS1#-A/SDCS# | P61/CS1#/SDCS#/D0[A0/D0]/IRQ1 | | 116 | VSS | VSS | | 117 | P60/CS0#-A | P60/CS0#/IRQ0 | | 118 | VCC | VCC | | 119 | PD7/D7/MTIC5U/POE0# | PD7/D7[A7/D7]/MTIC5U/POE0#/SSLC3-A/ | | ' ' ' | . 57/57/1111000/1 020/1 | SDHI D1-B/QIO1-B/IRQ7/AN100 | | | 1 | | | 144-Pin | RX62N (144-Pin LQFP) | RX671 (144-Pin LFQFP) | |---------|------------------------|----------------------------------------| | 120 | PD6/D6/MTIC5V/POE1# | PD6/D6[A6/D6]/MTIC5V/MTIOC8A/POE4#/ | | | | SSLC2-A/SDHI_D0-B/QIO0-B/IRQ6/AN101 | | 121 | PD5/D5/MTIC5W/POE2# | PD5/D5[A5/D5]/MTIC5W/MTIOC8C/ | | | | POE10#/SSLC1-A/SDHI_CLK-B/QSPCLK-B/ | | | | IRQ5/AN102 | | 122 | PD4/D4/MTIC11U-B/POE3# | PD4/D4[A4/D4]/MTIOC8B/POE11#/ | | | | SSLC0-A/SDHI_CMD-B/QSSL-B/IRQ4/ | | | | AN103 | | 123 | PD3/D3/MTIC11V-B/POE4# | PD3/D3[A3/D3]/MTIOC8D/POE8#/TOC2/ | | | | RSPCKC-A/SDHI_D3-B/QIO3-B/IRQ3/ | | 124 | PD2/D2/MTIC11W-B/POE5# | AN104 PD2/D2[A2/D2]/MTIOC4D/TIC2/CRX0/ | | 124 | PD2/D2/MTIC11W-B/POE5# | MISOC-A/SDHI_D2-B/QIO2-B/IRQ2/AN105 | | 125 | PD1/D1/POE6# | PD1/D1[A1/D1]/MTIOC4B/POE0#/CTX0/ | | 125 | PDI/DI/POE0# | MOSIC-A/IRQ1/AN106 | | 126 | PD0/D0/POE7# | PD0/D0[A0/D0]/POE4#/IRQ0/AN107 | | 127 | P93/A19-B | P93/A19/POE0#/CTS7#/RTS7#/SS7#/IRQ11 | | 128 | P92/A18-B | P92/A18/POE4#/RXD7/SMISO7/SSCL7/ | | 120 | 1 32/A10-D | IRQ10 | | 129 | P91/A17-B | P91/A17/SCK7/IRQ9 | | 130 | VSS | VSS | | 131 | P90/A16-B | P90/A16/TXD7/SMOSI7/SSDA7/IRQ0/ | | | | AN108 | | 132 | VCC | VCC | | 133 | P47/IRQ15-B/AN7 | P47/IRQ15-DS/AN007 | | 134 | P46/IRQ14/AN6 | P46/IRQ14-DS/AN006 | | 135 | P45/IRQ13-B/AN5 | P45/IRQ13-DS/AN005 | | 136 | P44/IRQ12/AN4 | P44/IRQ12-DS/AN004 | | 137 | P43/IRQ11-B/AN3 | P43/IRQ11-DS/AN003 | | 138 | P42/IRQ10-B/AN2 | P42/IRQ10-DS/AN002 | | 139 | P41/IRQ9-B/AN1 | P41/IRQ9-DS/AN001 | | 140 | VREFL | VREFL0 | | 141 | P40/IRQ8-B/AN0 | P40/IRQ8-DS/AN000 | | 142 | VREFH | VREFH0 | | 143 | AVCC | AVCC0 | | 144 | P07/IRQ15-A/ADTRG0#-A | P07/IRQ15/ADTRG0# | 144 P07/IRQ15-A/ADTRG0#-A P07/IRQ15/ADTRG0# Note: 1. P53, which is multiplexed as the BCLK pin, cannot be used as an I/O port when the external bus is enabled. # 3.4 100-Pin LQFP/100-Pin LFQFP Package Table 3.4 is a comparative listing of the pin functions of 100-pin LQFP/100-pin LFQFP package products. Table 3.4 Comparative Listing of 100-Pin LQFP/100-Pin LFQFP Package Pin Functions | 100-Pin | RX62N (100-Pin LQFP) | RX671 (100-Pin LFQFP) | |---------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------| | 1 | VCC | AVCC1 | | 2 | EMLE | EMLE | | 3 | VSS | AVSS1 | | 4 | MDE | EXCIN/PJ3/EDACK1/MTIOC3C/CTS6#/<br>RTS6#/CTS0#/RTS0#/SS6#/SS0#/IRQ11 | | 5 | VCL | VCL | | 6 | MD1 | VBATT | | 7 | MD0 | MD/FINED | | 8 | XCIN | XCIN | | 9 | XCOUT | XCOUT | | 10 | RES# | RES# | | 11 | XTAL | XTAL/P37 | | 12 | VSS | VSS | | 13 | EXTAL | EXTAL/P36 | | 14 | VCC | VCC | | 15 | P35/NMI | UPSEL/P35/NMI | | 16 | P34/MTIOC0A/TMCI3/PO12/SCK6/IRQ4-A/<br>TRST# | TRST#/P34/MTIOC0A/TMCI3/PO12/<br>POE10#/SCK6/SCK0/IRQ4/TS0 | | 17 | P33/MTIOC0D/PO11/CRX0/RxD6/IRQ3-A | P33/EDREQ1/MTIOC0D/TIOCD0/TMRI3/<br>PO11/POE4#/POE11#/RXD6/RXD0/<br>SMISO6/SMISO0/SSCL6/SSCL0/CRX0/<br>IRQ3-DS/TS1 | | 18 | P32/MTIOC0C/PO10/RTCOUT/CTX0/TxD6/IRQ2-A | P32/MTIOC0C/TIOCC0/TMO3/PO10/<br>RTCOUT/RTCIC2/POE0#/POE10#/TXD6/<br>TXD0/SMOSI6/SMOSI0/SSDA6/SSDA0/<br>CTX0/USB0_VBUSEN/IRQ2-DS/TAMPI2 | | 19 | P31/MTIOC4D-A/TMCI2/PO9/SSLB0-A/IRQ1/TMS | TMS/P31/MTIOC4D/TMCI2/PO9/RTCIC1/<br>CTS1#/RTS1#/SS1#/SSLB0-A/IRQ1-DS/<br>TAMPI1 | | 20 | P30/MTIOC4B-A/TMRI3/PO8/RxD1/<br>MISOB-A/IRQ0/TDI | TDI/P30/MTIOC4B/TMRI3/PO8/RTCIC0/<br>POE8#/RXD1/SMISO1/SSCL1/MISOB-A/<br>IRQ0-DS/TAMPI0 | | 21 | P27/CS7#/MTIOC2B/PO7/RSPCKB-A/SCK1/<br>TCK | TCK/P27/CS7#/MTIOC2B/TMCI3/PO7/<br>SCK1/RSPCKB-A/IRQ7/TS2 | | 22 | P26/CS6#/MTIOC2A/TMO1/PO6/MOSIB-A/<br>TxD1/TDO | TDO/P26/CS6#/MTIOC2A/TMO1/PO6/TXD1/<br>CTS3#/RTS3#/SMOSI1/SS3#/SSDA1/<br>MOSIB-A/IRQ6/TS3 | | 23 | P25/CS5#/USB0_DPRPD/MTIOC4C/<br>MTCLKB-A/PO5/RxD3/ADTRG0#-B | P25/CS5#/EDACK1/MTIOC4C/MTCLKB/<br>TIOCA4/PO5/RXD3/SMISO3/SSCL3/<br>SDHI_CD/IRQ5/ADTRG0#/TS4/CLKOUT | | 24 | P24/CS4#/USB0_VBUSEN-A/MTIOC4A/<br>MTCLKA-A/TMRI1/PO4/SCK3 | P24/CS4#/EDREQ1/MTIOC4A/MTCLKA/<br>TIOCB4/TMRI1/PO4/SCK3/USB0_VBUSEN/<br>SDHI_WP/IRQ12/TS5 | | 25 | P23/USB0_DPUPE-A/MTIOC3D/<br>MTCLKD-A/PO3/TxD3 | P23/EDACK0/MTIOC3D/MTCLKD/TIOCD3/<br>PO3/TXD3/CTS0#/RTS0#/SMOSI3/SS0#/<br>SSDA3/SSIBCK0/SDHI_D1-C/IRQ3/TS6 | | 100-Pin | RX62N (100-Pin LQFP) | RX671 (100-Pin LFQFP) | | |---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--| | 26 | P22/USB0_DRPD/MTIOC3B/MTCLKC-A/ | P22/EDREQ0/MTIOC3B/MTCLKC/TIOCC3/ | | | | TMO0/PO2/SCK0 | TMO0/PO2/SCK0/USB0_OVRCURB/ | | | | | AUDIO_CLK/SDHI_D0-C/IRQ15/TS7 | | | 27 | P21/USB0_EXICEN/MTIOC1B/TMCI0/PO1/ | P21/MTIOC1B/MTIOC4A/TIOCA3/TMCI0/ | | | | RxD0 | PO1/RXD0/SMISO0/SSCL0/SCL1/ | | | | | USB0_EXICEN/SSILRCK0/SDHI_CLK-C/ | | | | | IRQ9/TS8 | | | 28 | P20/USB0_ID/MTIOC1A/TMRI0/PO0/TxD0 | P20/MTIOC1A/TIOCB3/TMRI0/PO0/TXD0/ | | | | | SMOSI0/SSDA0/SDA1/USB0_ID/SSIRXD0/<br>SDHI_CMDC/IRQ8/TS9 | | | 29 | PLLVCC | P17/MTIOC3A/MTIOC3B/MTIOC4B/TIOCB0/ | | | 29 | PLEVOC | TCLKD/TMO1/PO15/POE8#/SCK1/TXD3/ | | | | | SMOSI3/SSDA3/SDA2-DS/SSITXD0/ | | | | | SDHI_D3-C/IRQ7/ADTRG1# | | | 30 | P16/USB0_VBUS/USB0_OVRCURB/ | P16/MTIOC3C/MTIOC3D/TIOCB1/TCLKC/ | | | | USB0_VBUSEN-B/MTIOC3C/ | TMO2/PO14/RTCOUT/TXD1/RXD3/ | | | | TMO2/PO14/IRQ6-B | SMOSI1/SMISO3/SSDA1/SSCL3/SCL2-DS/ | | | | | USB0_VBUS/ <mark>USB0_VBUSEN</mark> / | | | | | USB0_OVRCURB/IRQ6/ADTRG0# | | | 31 | PLLVSS | P15/MTIOC0B/MTCLKB/TIOCB2/TCLKB/ | | | | | TMCI2/PO13/RXD1/SCK3/SMISO1/SSCL1/ | | | | DATE OF THE PARTY | CRX1-DS/IRQ5/TS10 | | | 32 | P14/USB0_OVRCURA/USB0_DPUPE-B/ | P14/MTIOC3A/MTCLKA/TIOCB5/TCLKA/ | | | | MTIOC3A/TMRI2/PO15/IRQ4-B | TMRI2/PO15/CTS1#/RTS1#/SS1#/CTX1/<br>USB0_OVRCURA/IRQ4/TS11 | | | 33 | P13/MTIOC0B/TMO3/PO13/SDA0/TxD2-A/ | P13/MTIOC0B/TIOCA5/TMO3/PO13/TXD2/ | | | 33 | IRQ3-B/ADTRG1# | SMOSI2/SSDA2/SDA0[FM+]/ | | | | III GO BIAB III O I# | SDAHS0[FM+/HS]/IRQ3/ADTRG1# | | | 34 | P12/TMCI1/SCL0/RxD2-A/IRQ2-B | P12/MTIC5U/TMCI1/RXD2/SMISO2/SSCL2/ | | | | | SCL0[FM+]/SCLHS0[FM+/HS]/IRQ2 | | | 35 | VCC_USB | VCC_USB | | | 36 | USB0 DM | PH2/TMRI0/USB0 DM/IRQ1 | | | 37 | USB0 DP | PH1/TMO0/USB0_DP/IRQ0 | | | 38 | VSS USB | VSS USB | | | 39 | P55/WAIT#-B/MTIOC4D-B | P55/D0[A0/D0]/WAIT#/EDREQ0/MTIOC4D/ | | | | | TMO3/CRX1/MISOC-B/IRQ10 | | | 40 | P54/MTIOC4B-B | P54/ALE/D1[A1/D1]/EDACK0/MTIOC4B/ | | | | | TMCI1/CTS2#/RTS2#/SS2#/CTX1/MOSIC-B/ | | | | | IRQ4 | | | 41 | BCLK/P53 | P53*1/BCLK/SSIRXD0/PMC0-DS/IRQ3/TS12 | | | 42 | P52/RD#/SSLB3-A/RxD2-B | P52/RD#/RXD2/SMISO2/SSCL2/SSLB3-A/ | | | | | IRQ2 | | | 43 | P51/WR1#/BC1#/WAIT#-D/SSLB2-A/SCK2 | P51/WR1#/BC1#/WAIT#/SCK2/SSLB2-A/ | | | | | IRQ1 | | | 44 | P50/WR0#/WR#/SSLB1-A/TxD2-B | P50/WR0#/WR#/TXD2/SMOSI2/SSDA2/ | | | | | SSLB1-A/IRQ0 | | | 45 | PC7/A23/CS0#/ET_COL/MTIC11U-A/ | UB/PC7/A23/CS0#/MTIOC3A/MTCLKB/ | | | | MTCLKB-B/MISOA-A | TMO2/TOC0/PO31/CACREF/TXD8/SMOSI8/ | | | | | SSDA8/SMOSI10/SSDA10/TXD10/ | | | | | MISOA-A/SSITXD0/SMOSI010/SSDA010/<br>TXD010/MISO0-A/IRQ14 | | | | | TADOTORNIOOU-A/INQ 14 | | | 100-Pin | RX62N (100-Pin LQFP) | RX671 (100-Pin LFQFP) | |---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------| | 46 | PC6/A22/CS1#/ET_ETXD3/MTIC11V-A/ | PC6/D2[A2/D2]/A22/CS1#/MTIOC3C/ | | | MTCLKA-B/MOSIA-A | MTCLKA/TMCI2/TIC0/PO30/RXD8/SMISO8/ | | | | SSCL8/SMISO10/SSCL10/RXD10/MOSIA-A/ | | | | SSILRCK0/SMISO010/SSCL010/RXD010/ | | | | MOSI0-A/IRQ13/TS13 | | 47 | PC5/A21/CS2#/WAIT#-C/ET_ETXD2/ | PC5/D3[A3/D3]/A21/CS2#/WAIT#/MTIOC3B/ | | | MTIC11W-A/MTCLKD-B/RSPCKA-A | MTCLKD/TMRI2/PO29/SCK8/SCK10/ | | | | RSPCKA-A/SSIBCK0/SCK010/RSPCK0-A/ | | 10 | DO 1/4 00/000 W/ET TV 01 W/D ITO 1 W/O D/ | IRQ5/TS14 | | 48 | PC4/A20/CS3#/ET_TX_CLK/MTCLKC-B/ | PC4/A20/CS3#/MTIOC3D/MTCLKC/TMCI1/ | | | SSLA0-A | PO25/POE0#/SCK5/CTS8#/RTS8#/SS8#/ | | | | SS10#/CTS10#/RTS10#/SSLA0-A/ | | | | AUDIO_CLK/SS010#/CTS010#/RTS010#/<br>DE010/SSL00-A/SDHI_D1-A/QIO1-A/ | | | | IRQ12/TSCAP | | 49 | PC3/A19/ET TX ER/MTCLKF-A/TxD5 | PC3/A19/MTIOC4D/TCLKB/PO24/TXD5/ | | 49 | F GS/A 19/E1_TX_EIV/WITCERI -A/TXDS | SMOSI5/SSDA5/PMC0-DS/SDHI D0-A/ | | | | QIO0-A/IRQ11 | | 50 | PC2/A18/ET RX DV/MTCLKE-A/SSLA3-A/ | PC2/A18/MTIOC4B/TCLKA/PO21/RXD5/ | | 30 | RxD5 | SMISO5/SSCL5/SSLA3-A/TXDB011/ | | | TOO | SSL03-A/SDHI D3-A/IRQ10 | | 51 | PC1/A17/ET ERXD2/MTCLKH-A/SSLA2-A/ | PC1/A17/MTIOC3A/TCLKD/PO18/SCK5/ | | 0. | SCK5 | SSLA2-A/TXD011/SMOSI011/SSDA011/ | | | | TXDA011/SSL02-A/IRQ12/TS15 | | 52 | PC0/A16/ET ERXD3/MTCLKG-A/SSLA1-A | PC0/A16/MTIOC3C/TCLKC/PO17/CTS5#/ | | | | RTS5#/SS5#/SSLA1-A/RXD011/SMISO011/ | | | | SSCL011/SSL01-A/IRQ14/TS16 | | 53 | PB7/A15/ET_CRS/RMII_CRS_DV/ | PB7/A15/MTIOC3B/TIOCB5/PO31/TXD9/ | | | MTIOC10D/PO31 | SMOSI9/SSDA9/SMOSI11/SSDA11/TXD11/ | | | | SMOSI011/SSDA011/TXD011/IRQ15 | | 54 | PB6/A14/ET_ETXD1/RMII_TXD1/ | PB6/A14/MTIOC3D/TIOCA5/PO30/RXD9/ | | | MTIOC10B/PO30 | SMISO9/SSCL9/SMISO11/SSCL11/RXD11/ | | | | SMISO011/SSCL011/RXD011/IRQ6 | | 55 | PB5/A13/ET_ETXD0/RMII_TXD0/ | PB5/A13/MTIOC2A/MTIOC1B/TIOCB4/ | | | MTIOC10C/MTCLKF-B/PO29 | TMRI1/PO29/POE4#/SCK9/SCK11/SCK011/ | | | | IRQ13 | | 56 | PB4/A12/ET_TX_EN/RMII_TXD_EN/ | PB4/A12/TIOCA4/PO28/CTS9#/RTS9#/ | | | MTIOC10A/MTCLKE-B/PO28 | SS9#/SS11#/CTS11#/RTS11#/SS011#/ | | | DD2/A44/ET DV ED/DAW DV ED/ | CTS011#/RTS011#/DE011/IRQ4 | | 57 | PB3/A11/ET_RX_ER/RMII_RX_ER/ | PB3/A11/MTIOC0A/MTIOC4A/TIOCD3/ | | | MTIOC9D/MTCLKH-B/PO27 | TCLKD/TMO0/PO27/POE11#/SCK6/<br>PMC0-DS/IRQ3 | | 58 | PB2/A10/ET RX CLK/REF50CK/MTIOC9B/ | PB2/A10/TIOCC3/TCLKC/PO26/CTS6#/ | | 30 | MTCLKG-B/PO26 | RTS6#/SS6#/IRQ2 | | 59 | PB1/A9/ET ERXD0/RMII RXD0/MTIOC9C/ | PB1/A9/MTIOC0C/MTIOC4C/TIOCB3/ | | 33 | PO25 | TMCI0/PO25/TXD6/SMOSI6/SSDA6/ | | | . 320 | IRQ4-DS | | 60 | VCC | VCC | | 61 | PB0/A8/ET ERXD1/RMII RXD1/MTIOC9A/ | PB0/A8/MTIC5W/TIOCA3/PO24/RXD6/ | | | PO24 | SMISO6/SSCL6/IRQ12 | | 62 | VSS | VSS | | 63 | PA7/A7/ET WOL/MTIOC8B/PO23/MISOA-B | PA7/A7/TIOCB2/PO23/MISOA-B/MISO0-B/ | | | THE THE PARTY OF T | IRQ7 | | | | 1 | | 100-Pin | RX62N (100-Pin LQFP) | RX671 (100-Pin LFQFP) | |---------|------------------------------------|-------------------------------------| | 64 | PA6/A6/ET EXOUT/MTIOC8A/PO22/ | PA6/A6/MTIC5V/MTCLKB/TIOCA2/TMCI3/ | | | MOSIA-B | PO22/POE10#/CTS5#/RTS5#/SS5#/ | | | | MOSIA-B/MOSI0-B/CTS12#/RTS12#/ | | | | SS12#/IRQ14 | | 65 | PA5/A5/ET LINKSTA/MTIOC7B/PO21/ | PA5/A5/MTIOC6B/TIOCB1/PO21/ | | | RSPCKA-B | RSPCKA-B/RSPCK0-B/IRQ5 | | 66 | PA4/A4/ET MDC/MTIOC7A/PO20/SSLA0-B | PA4/A4/MTIC5U/MTCLKA/TIOCA1/TMRI0/ | | | | PO20/TXD5/SMOSI5/SSDA5/SSLA0-B/ | | | | SSL00-B/TXD12/SMOSI12/SSDA12/ | | | | TXDX12/SIOX12/IRQ5-DS | | 67 | PA3/A3/ET_MDIO/MTIOC6D/PO19 | PA3/A3/MTIOC0D/MTCLKD/TIOCD0/ | | | | TCLKB/PO19/RXD5/SMISO5/SSCL5/ | | | | IRQ6-DS | | 68 | PA2/A2/MTIOC6C/PO18/SSLA3-B | PA2/A2/MTIOC7A/PO18/RXD5/SMISO5/ | | | | SSCL5/SSLA3-B/SSL03-B/RXD12/ | | | | SMISO12/SSCL12/RXDX12/SDHI_WP/ | | | | IRQ10 | | 69 | PA1/A1/MTIOC6B/PO17/SSLA2-B | PA1/A1/MTIOC0B/MTCLKC/MTIOC7B/ | | | | TIOCB0/PO17/SCK5/SSLA2-B/SSL02-B/ | | | | SCK12/SDHI_CD/IRQ11 | | 70 | PA0/A0/BC0#/MTIOC6A/PO16/SSLA1-B | PA0/A0/BC0#/MTIOC4A/MTIOC6D/TIOCA0/ | | | | CACREF/PO16/SSLA1-B/SSL01-B/IRQ0 | | 71 | PE7/D15/MISOB-B/IRQ7 | PE7/D15[A15/D15]/D7[A7/D7]/MTIOC6A/ | | | | TOC1/MISOB-B/SDHI_WP/SDHI_D1-B/ | | | | QIO1-B/IRQ7 | | 72 | PE6/D14/MOSIB-B/IRQ6-A | PE6/D14[A14/D14]/D6[A6/D6]/MTIOC6C/ | | | | TIC1/MOSIB-B/SDHI_CD/SDHI_D0-B/ | | | | QIO0-B/IRQ6 | | 73 | PE5/D13/RSPCKB-B/IRQ5 | PE5/D13[A13/D13]/D5[A5/D5]/MTIOC4C/ | | | | MTIOC2B/RSPCKB-B/IRQ5 | | 74 | PE4/D12/SSLB0-B | PE4/D12[A12/D12]/D4[A4/D4]/MTIOC4D/ | | | | MTIOC1A/PO28/SSLB0-B/IRQ12 | | 75 | PE3/D11/POE8# | PE3/D11[A11/D11]/D3[A3/D3]/MTIOC4B/ | | | | PO26/POE8#/TOC3/CTS12#/RTS12#/ | | | | SS12#/IRQ11 | | 76 | PE2/D10/POE9#/SSLB3-B | PE2/D10[A10/D10]/D2[A2/D2]/MTIOC4A/ | | | | PO23/TIC3/RXD12/SMISO12/SSCL12/ | | | | RXDX12/SSLB3-B/IRQ7-DS | | 77 | PE1/D9/SSLB2-B | PE1/D9[A9/D9]/D1[A1/D1]/MTIOC4C/ | | | | MTIOC3B/PO18/TXD12/SMOSI12/SSDA12/ | | | | TXDX12/SIOX12/SSLB2-B/IRQ9/ANEX1 | | 78 | PE0/D8/SSLB1-B | PE0/D8[A8/D8]/D0[A0/D0]/MTIOC3D/ | | | | SCK12/SSLB1-B/IRQ8/ANEX0 | | 79 | PD7/D7/MTIC5U/POE0# | PD7/D7[A7/D7]/MTIC5U/POE0#/SSLC3-A/ | | | | SDHI_D1-B/QIO1-B/IRQ7/AN100 | | 80 | PD6/D6/MTIC5V/POE1# | PD6/D6[A6/D6]/MTIC5V/MTIOC8A/POE4#/ | | | | SSLC2-A/SDHI_D0-B/QIO0-B/IRQ6/AN101 | | 81 | PD5/D5/MTIC5W/POE2# | PD5/D5[A5/D5]/MTIC5W/MTIOC8C/ | | | | POE10#/SSLC1-A/SDHI_CLK-B/QSPCLK-B/ | | | | IRQ5/AN102 | | 82 | PD4/D4/MTIC11U-B/POE3# | PD4/D4[A4/D4]/MTIOC8B/POE11#/ | | | | SSLC0-A/SDHI_CMD-B/QSSL-B/IRQ4/ | | | | AN103 | | | | | | 100-Pin | RX62N (100-Pin LQFP) | RX671 (100-Pin LFQFP) | |---------|------------------------|-------------------------------------| | 83 | PD3/D3/MTIC11V-B/POE4# | PD3/D3[A3/D3]/MTIOC8D/POE8#/TOC2/ | | | | RSPCKC-A/SDHI_D3-B/QIO3-B/IRQ3/ | | | | AN104 | | 84 | PD2/D2/MTIC11W-B/POE5# | PD2/D2[A2/D2]/MTIOC4D/TIC2/CRX0/ | | | | MISOC-A/SDHI_D2-B/QIO2-B/IRQ2/AN105 | | 85 | PD1/D1/POE6# | PD1/D1[A1/D1]/MTIOC4B/POE0#/CTX0/ | | | | MOSIC-A/IRQ1/AN106 | | 86 | PD0/D0/POE7# | PD0/D0[A0/D0]/POE4#/IRQ0/AN107 | | 87 | P47/IRQ15-B/AN7 | P47/IRQ15-DS/AN007 | | 88 | P46/IRQ14/AN6 | P46/IRQ14-DS/AN006 | | 89 | P45/IRQ13-B/AN5 | P45/IRQ13-DS/AN005 | | 90 | P44/IRQ12/AN4 | P44/IRQ12-DS/AN004 | | 91 | P43/IRQ11/AN3 | P43/IRQ11-DS/AN003 | | 92 | P42/IRQ10/AN2 | P42/IRQ10-DS/AN002 | | 93 | P41/IRQ9/AN1 | P41/IRQ9-DS/AN001 | | 94 | VREFL | VREFL0 | | 95 | P40/IRQ8/AN0 | P40/IRQ8-DS/AN000 | | 96 | VREFH | VREFH0 | | 97 | AVCC | AVCC0 | | 98 | P07/IRQ15-A/ADTRG0#-A | P07/IRQ15/ADTRG0# | | 99 | AVSS | AVSS0 | | 100 | P05/DA1/IRQ13-A | P05/IRQ13 | Notes: 1. P53, which is multiplexed as the BCLK pin, cannot be used as an I/O port when the external bus is enabled. # 4. Notes on Migration This section provides the important information regarding differences between the RX671 Group and the RX62N Group. 4.1 Notes on Pin Design describes notes regarding the hardware and 4.2 Notes on Function Settings describes notes regarding the software. # 4.1 Notes on Pin Design ## 4.1.1 VCL Pin (External Capacitor) Connect a decoupling capacitor rated at $0.22~\mu F$ to the VCL pin of the RX671 Group for stabilization of the internal power supply. ## 4.1.2 Transition to Boot Mode (FINE Interface) On the RX671 Group a transition to boot mode (FINE interface) occurs when the MD pin is low-level at the time of release from a reset and is then switched to high-level within 20 to 100 msec. For details on operating modes, refer to RX671 Group User's Manual: Hardware, listed in 5, Reference Documents. #### 4.1.3 Main Clock Oscillator When connecting a resonator to the EXTAL or XTAL pin of the RX671 Group, select a resonator with an oscillation frequency of 8 MHz to 24 MHz. # 4.1.4 Inputting an External Clock On the RX62N Group it was permissible, when inputting an external clock, to input on the XTAL pin the reverse phase of the clock input on the EXTAL pin. However, this is not permitted on the RX671 Group. Keep this in mind when designing systems. #### 4.1.5 USB External Connection Circuit The USB external connection circuit differs on the RX62N Group and RX671 Group. For details on external connection circuits, refer to RX671 Group User's Manual: Hardware, listed in 5, Reference Documents. # 4.2 Notes on Function Settings Software operating on the RX62N Group are compatible with some software on the RX671 Group. However, careful evaluation is required since specifications such as operating timing and electrical characteristics are different between the Groups. This section describes notes on software regarding settings of functions that are different between the RX671 Group and the RX62N Group. For differences in modules and functions, refer to 2, Comparative Overview of Specifications. For further information, refer to the User's Manual: Hardware, listed in 5, Reference Documents. ## 4.2.1 Exception Vector Table Addresses allocated in the vector table are fixed on the RX62N Group, but on the RX671 Group the vector addresses are relocatable using the value set in the exception table register (EXTB) as the start address. #### 4.2.2 Performing RAM Self-Diagnostics on Save Register Banks On the RX671 Group save register banks are configured in the RAM. The save register banks are provided with a buffer, so when a SAVE instruction is used to write data to a register and then a RSTR instruction is used to read data from the same register, the data is actually read from the buffer and not from the RAM memory cells. When performing self-diagnostics on the RAM in a save register bank, use the following sequence of steps for checking the written data in order to prevent the data from being read from the buffer: - 1. Use the SAVE instruction to write data to the bank that is the target of the diagnostic test. - 2. Use the SAVE instruction to write data to a bank other than that written to in step 1. - 3. Use the RSTR instruction to read data from the bank written to in step 1. #### 4.2.3 Option-Setting Memory ID code protection and ID code protection of the on-chip debugger are located in the ROM on the RX62N Group, and in the option-setting memory on the RX671 Group. Note that setting procedures are different between the Groups. #### 4.2.4 Flash Access Window Setting Register (FAW) On the RX671 Group, once the access window protect bit (FSPR) in the flash access window setting register (FAW) is written to 0, it cannot be reset to 1. For further information, refer to RX671 Group User's Manual: Hardware, listed in 5, Reference Documents. #### 4.2.5 Software Standby Mode On the RX671 Group it is possible to select whether the main clock or sub-clock oscillator operates or is stopped in software standby mode. To stop the main clock oscillator, clear the main clock oscillator forced oscillation (MOFXIN) bit in the main clock oscillator forced oscillation control register (MOFCR) to 0. # 4.2.6 Operation of Main Clock Oscillation Stop Detection Function The oscillation stop detection function detects when the operation of the main clock oscillator stops and supplies a LOCO clock using the output of the low-speed on-chip oscillator as the clock source for the system clock, instead of the main clock or PLL clock. Note that on the RX671 Group, when the HOCO clock is selected as the PLL clock source and the PLL clock is selected as the system clock source, the system clock does not switch to the LOCO clock even if main clock oscillation stop is detected. # 4.2.7 Note on RX671 Group 48-Pin Package Products It is not possible to use the sub-clock and RTC on 48-pin package product versions of the RX671 Group. The sub-clock control circuit is in an unstable state after a cold start, so make sure to set any undefined bits following a cold start. For further information, refer to the User's Manual: Hardware, listed in 5, Reference Documents. #### 4.2.8 Inrush Current to VBATT Pin On the RX671 Group, if the VCC voltage exceeds VBATT + 0.6 V when operating in battery backup mode, current flows from the VCC pin to the VBATT pin via a parasitic diode in the power switch on the VCC side. If this presents a problem, insert a low-dropout diode between the backup power supply and the VBATT pin. ## 4.2.9 Software Configurable Interrupts A software configurable interrupt function has been added to the RX671 Group. An interrupt source assigned to each interrupt vector number from 128 to 255 can be selected from multiple sources. For details on software configurable interrupts, refer to RX671 Group User's Manual: Hardware, listed in 5, Reference Documents. #### 4.2.10 Bus Priority On the RX62N Group the bus priority is fixed such that internal main bus 2 has higher priority than internal main bus 1, but on the RX671 Group the bus priority can be specified in the bus priority control register (BUSPRI). #### 4.2.11 Watchdog Timer and Independent Watchdog Timer On the RX671 Group it is possible to select either maskable or non-maskable as the type of the WDT underflow and refresh error interrupts and the IWDT underflow and refresh error interrupts. #### 4.2.12 Initialization of Port Direction Register (PDR) The method of initializing the PDR differs between the RX62N Group and RX671 Group, even on products with the same pin count. #### 4.2.13 Pin Assignments On the RX62N Group pins are assigned to module functions corresponding to specific port function registers as described in the I/O Ports section of the User's Manual: Hardware, but on the RX671 Group pins can be assigned to multiple modules corresponding to the pin function control registers as described in the Multi-Function Pin Controller (MPC) section of the User's Manual: Hardware. Note that the pin function control registers are protected by the write-protect register. It is necessary to disable protection before writing to the pin function control registers. # 4.2.14 MTIOC Pin Output Level When Counter Stops During operation with the MTIOC pin set to output, writing 0 to a CSTn bit in TSTRA, TSTRB, or TSTR causes the corresponding counter to stop. At this point, in complementary PWM mode or reset-synchronized PWM mode on the RX671 Group, the output on the MTIOC pin is at the initial output level set in the TOCR1A or TOCR2A register. In other than complementary PWM mode or reset-synchronized PWM mode, the output compare output level of the MTIOC pin is maintained. # 4.2.15 A/D Conversion Start Requests in Complementary PWM Mode To generate PWM waveforms in complementary PWM mode, MTU4.TGRA (MTU7.TGRA) compare match detection is performed with not only MTU4.TCNT (MTU7.TCNT) but also with MTU3.TCNT (MTU6.TCNT) or TCNTSA (TCNTSB). Therefore, TRGA4N (TRGA7N) is also generated when a compare match with MTU3.TCNT (MTU6.TCNT) or TCNTSA (TCNTSB) occurs. When operating MTU3 and MTU4 (MTU6 and MTU7) in complementary PWM mode to generate A/D conversion start requests, use compare match between MTU4.TCNT (MTU7.TCNT) and MTU4.TADCORA or MTU4.TADCORB (MTU7.TADCORA or MTU7.TADCORB) as the A/D conversion start request. #### 4.2.16 Note on Timer Mode Register Setting for ELC Event Input To set the MTU to ELC action operation on the RX671 Group, set the timer mode register (TMDR) of the relevant channel to its initial value (00h). #### 4.2.17 High-Impedance Control of Unselected MTU Pins On the RX671 Group, when high-impedance control is enabled for MTU pins in the POECR1 or POECR2 register and the control conditions are met, output on the pins multiplexed with the MTU function enters the high-impedance state regardless of whether or not the MTU function is selected. To prevent pin output from entering the high-impedance state unexpectedly, make settings such that the MTU pins selected in the PmnPFS register of the MPC and the MTU pins selected in the pin selection register of the POE3 match. #### 4.2.18 Eliminating I<sup>2</sup>C Bus Interface Noise The RX62N Group has integrated analog noise filters on the SCL and SDA lines, but the RX671 Group has no integrated analog noise filters. #### 4.2.19 Restrictions on Comparison Function On the RX671 Group the comparison function of the 12-bit A/D converter has the following restrictions: - 1. Use of the self-diagnostic function and double-trigger mode are prohibited. - 2. When temperature sensor or internal reference voltage is selected for window A, operation of window B is prohibited. - 3. When temperature sensor or internal reference voltage is selected for window B, operation of window A is prohibited. - 4. The same channel cannot be set for both window A and window B. - 5. It is necessary to make settings such that high-side reference value ≥ low-side reference value. #### 4.2.20 Changing Option-Setting Memory by Self-Programming Making changes to the option-setting memory by self-programming on the RX671 Group is accomplished by programming the configuration setting area in the option-setting memory using the configuration setting command. For details on the configuration setting command, refer to RX671 Group Flash Memory User's Manual: Hardware Interface, listed in 5, Reference Documents. # 4.2.21 Setting Number of Flash Memory Access Wait States On the RX671 Group it is necessary to specify the number of access wait states to be used when accessing the flash memory, based on the system clock (ICLK) frequency of the microcontroller. This setting is made to the ROMWT register. Table 4.1 lists the number of flash memory access wait states, according to ICLK frequency. Table 4.1 Flash Memory Access Wait States by ICLK Frequency | | ICLK ≤ 60 MHz | 60 MHz < ICLK ≤ 120 MHz | |-------------|---------------|-------------------------| | Wait states | 0 or 1 | 1 | For details on register settings and specifications, refer to RX671 Group User's Manual: Hardware, listed in 5, Reference Documents. #### 4.2.22 User Boot Mode UB code A, UB code B, and user boot mode are implemented on the RX62N Group but not on the RX671 Group. When using the startup program protection function on the RX671 Group, it is possible to use any interface to program and erase the user area in flash memory as an alternative to user boot mode. For details, refer to Startup Program Protection Function, in RX671 Group Flash Memory User's Manual: Hardware Interface, listed in 5, Reference Documents. #### 4.2.23 Transferring Firmware to FCU RAM In order to use FCU commands with the RX62N Group, it is necessary first to store the FCU firmware in the FCU RAM. This step is not necessary for the RX671 Group. #### 4.2.24 Command Usage with Flash Memory On the RX62N Group it is possible to program and erase the flash memory by issuing FCU commands to the FCU. On the RX671 Group the FCU can be controlled in order to program and erase the flash memory by setting FACI commands in the FACI command issuance area. Table 4.2 is a comparison of the specifications of the FCU and FACI commands. Table 4.2 Specification Comparison of FCU and FACI Commands | Item | FCU Command (RX62N) | FACI Command (RX671) | |------------------|---------------------------------------------------|----------------------------| | Command issuance | Programming/erasure address | FACI command issuance area | | area | (00F8 0000h to 00FF FFFFh) | (007E 0000h) | | Usable commands | P/E normal mode transition | | | | Status read mode transition | | | | Lock bit read mode transition | | | | (lock bit read 1) | | | | <ul> <li>Peripheral clock notification</li> </ul> | | | | Programming | Programming | | | Block erase | Block erase | | | | Multi-block erase | | | P/E suspend | P/E suspend | | | P/E resume | P/E resume | | | Status register clear | Status clear | | | | Forced end | | | <ul> <li>Lock bit read 2</li> </ul> | | | | Blank checking | Blank checking | | | | Configuration settings | #### **4.2.25 ROM Cache** The RX671 Group has the ROM cache, and ROM cache operation is disabled after a reset is released. To use the ROM cache, set the ROMCE.ROMCEN bit to 1. ## 4.2.26 Notes on Sub-Clock Oscillator On the RX671 Group set the SOSCCR.SOSTP bit to 1 (stopping the sub-clock oscillator) within two seconds after release from the reset state. For details on register settings and specifications, refer to RX671 Group User's Manual: Hardware, listed in 5, Reference Documents. #### 5. Reference Documents User's Manual: Hardware RX62N Group, RX621 Group User's Manual: Hardware, Rev. 1.40 (R01UH0033EJ0140) (The latest version can be downloaded from the Renesas Electronics website.) RX671 Group User's Manual: Hardware, Rev. 1.10 (R01UH0899EJ0110) (The latest version can be downloaded from the Renesas Electronics website.) #### **Application Note** RX Family Design Guide for Migration between RX Family Differences in Package External form (R01AN4591EJ) (The latest version can be downloaded from the Renesas Electronics website.) #### Technical Update/Technical News (The latest information can be downloaded from the Renesas Electronics website.) # **Related Technical Updates** This application note reflects the content of the following technical updates: - TN-RX\*-A193A/E - TN-RX\*-A185B/E - TN-RX\*-A0225A/E - TN-RX\*-A0257A/E # **Revision History** | | | Description | | |------|---------------|-------------|---------------------------------------------| | Rev. | Date | Page | Summary | | 1.00 | Jun. 14, 2021 | | First edition issued | | 1.10 | May. 20, 2022 | 124 | Revised: Table 2.69 Packages | | | | 154 | Added: 4.2.26 Notes on Sub-Clock Oscillator | # General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products. 1. Precaution against Electrostatic Discharge (ESD) A strong electrical field, when exposed to a CMOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop the generation of static electricity as much as possible, and quickly dissipate it when it occurs. Environmental control must be adequate. When it is dry, a humidifier should be used. This is recommended to avoid using insulators that can easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors must be grounded. The operator must also be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions must be taken for printed circuit boards with mounted semiconductor devices. 2. Processing at power-on The state of the product is undefined at the time when power is supplied. The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the time when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the time when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the time when power is supplied until the power reaches the level at which resetting is specified. 3. Input of signal during power-off state Do not input signals or an I/O pull-up power supply while the device is powered off. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Follow the guideline for input signal during power-off state as described in your product documentation. 4. Handling of unused pins Handle unused pins in accordance with the directions given under handling of unused pins in the manual. The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of the LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. 5. Clock signals After applying a reset, only release the reset line after the operating clock signal becomes stable. When switching the clock signal during program execution, wait until the target clock signal is stabilized. When the clock signal is generated with an external resonator or from an external oscillator during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Additionally, when switching to a clock signal produced with an external resonator or by an external oscillator while program execution is in progress, wait until the target clock signal is stable. - 6. Voltage application waveform at input pin - Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between $V_{IL}$ (Max.) and $V_{IH}$ (Min.) due to noise, for example, the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between $V_{IL}$ (Max.) and $V_{IH}$ (Min.). - 7. Prohibition of access to reserved addresses Access to reserved addresses is prohibited. The reserved addresses are provided for possible future expansion of functions. Do not access these addresses as the correct operation of the LSI is not quaranteed. 8. Differences between products Before changing from one product to another, for example to a product with a different part number, confirm that the change will not lead to problems. The characteristics of a microprocessing unit or microcontroller unit products in the same group but having a different part number might differ in terms of internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product. #### **Notice** - 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information. - 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples. - 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others - 4. You shall be responsible for determining what licenses are required from any third parties, and obtaining such licenses for the lawful import, export, manufacture, sales, utilization, distribution or other disposal of any products incorporating Renesas Electronics products, if required. - 5. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering. - 6. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc. - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc. Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document. - 7. No semiconductor product is absolutely secure. Notwithstanding any security measures or features that may be implemented in Renesas Electronics hardware or software products, Renesas Electronics shall have absolutely no liability arising out of any vulnerability or security breach, including but not limited to any unauthorized access to or use of a Renesas Electronics product or a system that uses a Renesas Electronics product. RENESAS ELECTRONICS DOES NOT WARRANT OR GUARANTEE THAT RENESAS ELECTRONICS PRODUCTS, OR ANY SYSTEMS CREATED USING RENESAS ELECTRONICS PRODUCTS WILL BE INVULNERABLE OR FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION ("Vulnerability Issues"). RENESAS ELECTRONICS DISCLAIMS ANY AND ALL RESPONSIBILITY OR LIABILITY ARISING FROM OR RELATED TO ANY VULNERABILITY ISSUES. FURTHERMORE, TO THE EXTENT PERMITTED BY APPLICABLE LAW, RENESAS ELECTRONICS DISCLAIMS ANY AND ALL WARRANTIES, EXPRESS OR IMPLIED, WITH RESPECT TO THIS DOCUMENT AND ANY RELATED OR ACCOMPANYING SOFTWARE OR HARDWARE, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY, OR FITNESS FOR A PARTICULAR PURPOSE. - 8. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges. - 9. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you. - 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - 11. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions. - 12. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document. - 13. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics. - 14. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products. - (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries. - (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. (Rev.5.0-1 October 2020) ## **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com # **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### Contact information For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <a href="https://www.renesas.com/contact/">www.renesas.com/contact/</a>.