

# **RX140 Group, RX113 Group**

Differences Between the RX140 Group and the RX113 Group

#### Introduction

This application note is intended as a reference to points of difference between the peripheral functions, I/O registers, and pin functions of the RX140 Group and RX113 Group, as well as a guide to key points to consider when migrating between the two groups.

Unless specifically otherwise noted, the information in this application note applies to the 80-pin package version of the RX140 Group and the 100-pin package version of the RX113 Group as the maximum specifications. To confirm details of differences in the specifications of the electrical characteristics, usage notes, and setting procedures, refer to the User's Manual: Hardware of the products in question.

# **Target Devices**

RX140 Group and RX113 Group

## **Contents**

| 1.    | Comparison of Built-In Functions of RX140 Group and RX113 Group | 4   |
|-------|-----------------------------------------------------------------|-----|
| 2.    | Comparative Overview of Specifications                          | 6   |
| 2.1   | CPU                                                             | 6   |
| 2.2   | Operating Modes                                                 | 7   |
| 2.3   | Address Space                                                   | 8   |
| 2.4   | Resets                                                          | 9   |
| 2.5   | Option-Setting Memory                                           | 10  |
| 2.6   | Voltage Detection Circuit                                       | 11  |
| 2.7   | Clock Generation Circuit                                        | 14  |
| 2.8   | Low Power Consumption                                           | 19  |
| 2.9   | Register Write Protection Function                              | 24  |
| 2.10  | Exception Handling                                              | 25  |
| 2.11  | Interrupt Controller                                            | 26  |
| 2.12  | Buses                                                           | 28  |
| 2.13  | Data Transfer Controller                                        | 29  |
| 2.14  | Event Link Controller                                           | 31  |
| 2.15  | I/O Ports                                                       | 34  |
| 2.16  | Multi-Function Pin Controller                                   | 37  |
| 2.17  | Compare Match Timer                                             | 60  |
| 2.18  | Realtime Clock                                                  | 61  |
| 2.19  | Low-Power Timer                                                 | 62  |
| 2.20  | Serial Communications Interface                                 | 64  |
| 2.21  | I <sup>2</sup> C bus Interface                                  | 70  |
| 2.22  | Serial Peripheral Interface                                     | 71  |
| 2.23  | Capacitive Touch Sensing Unit                                   | 74  |
| 2.24  | 12-Bit A/D Converter                                            | 85  |
| 2.25  | D/A Converter                                                   | 92  |
| 2.26  | Temperature Sensor                                              | 93  |
| 2.27  | RAM                                                             | 94  |
| 2.28  | Flash Memory                                                    | 95  |
| 2.29  | Packages                                                        | 99  |
| 3.    | Comparison of Pin Functions                                     | 100 |
| 3.1   | 64-Pin Package                                                  | 100 |
| 4.    | Important Information when Migrating Between MCUs               | 103 |
| 4.1   | Notes on Functional Design                                      |     |
| 4.1.1 | · ·                                                             |     |
| 4.1.2 | •                                                               |     |
| 4.1.3 |                                                                 |     |
| _     |                                                                 |     |



| 4.1. | .4 Exception Vector Table                       | 103 |
|------|-------------------------------------------------|-----|
| 4.1. | .5 Restrictions on Comparison Function          | 103 |
| 4.1. | .6 Port Direction Register (PDR) Initialization | 104 |
| 4.1. | .7 Scan Conversion Time of 12-Bit A/D Converter | 104 |
| 5.   | Reference Documents                             | 105 |
| Rev  | vision History                                  | 107 |



# 1. Comparison of Built-In Functions of RX140 Group and RX113 Group

A comparison of the built-in functions of the RX140 Group and RX113 Group is provided below. For details of the functions, see section 2, Comparative Overview of Specifications and section 5, Reference Documents.

Table 1.1 is a comparison of built-in functions of RX140 Group and RX113 Group.

Table 1.1 Comparison of Built-In Functions of RX140 Group and RX113 Group

| Function                                                                         | RX113 | RX140    |
|----------------------------------------------------------------------------------|-------|----------|
| <u>CPU</u>                                                                       |       |          |
| Operating modes                                                                  |       |          |
| Address space                                                                    | 4     |          |
| Resets                                                                           |       |          |
| Option-setting memory (OFSM)                                                     | 4     |          |
| Voltage detection circuit (LVDAa): RX113, (LVDAb): RX140                         |       |          |
| Clock generation circuit                                                         |       | /        |
| Clock frequency accuracy measurement circuit (CAC)                               | (     | )        |
| Low power consumption                                                            |       |          |
| Register write protection function                                               |       | /        |
| Exception handling                                                               |       |          |
| Interrupt controller (ICUb)                                                      | 4     |          |
| Buses                                                                            | 4     |          |
| Data transfer controller (DTCa): RX113, (DTCb): RX140                            |       |          |
| Event link controller (ELC)                                                      |       |          |
| I/O ports                                                                        |       | /        |
| Multi-function pin controller (MPC)                                              | _     | /        |
| Multi-function timer pulse unit 2 (MTU2a)                                        | (     | )        |
| Port output enable 2 (POE2a)                                                     | (     | )        |
| 8-bit timer (TMR): RX113, (TMRa): RX140                                          |       |          |
| Compare match timer (CMT)                                                        |       |          |
| Realtime clock (RTCA): RX113, (RTCc): RX140                                      |       |          |
| Low-power timer (LPT): RX113, (LPTa): RX140                                      |       |          |
| Independent watchdog timer (IWDTa)                                               | (     | )        |
| USB 2.0 Host/Function module                                                     | 0     | X        |
| Serial communications interface (SCIe, SCIf): RX113, (SCIg*1, SCIk, SCIh): RX140 |       |          |
| IrDA interface                                                                   | 0     | X        |
| <u>I<sup>2</sup>C bus interface (RIIC): RX113, (RIICa): RX140</u>                |       |          |
| Serial sound interface (SSI)                                                     | 0     | X        |
| CAN module (RSCAN)                                                               | X     | O*1      |
| Serial peripheral interface (RSPI): RX113, (RSPIc): RX140                        |       | /_       |
| CRC calculator (CRC)                                                             |       | )        |
| LCD controller/driver                                                            | 0     | X        |
| Capacitive touch sensing unit (CTSUa): RX113, (CTSU2SL*1, CTSU2L): RX140         |       |          |
| AESA                                                                             | X     | 0        |
| RNGA                                                                             | X     | 0        |
| 12-bit A/D converter (S12ADb): RX113, (S12ADE): RX140                            |       |          |
| 12-bit D/A converter (S12ADb): RX113, D/A converter (DAa): RX140                 | 4     |          |
| Temperature sensor (TEMPSA)                                                      | 4     |          |
| Comparator B (CMPBa)                                                             |       | <u> </u> |
| Data operation circuit (DOC)                                                     |       | )        |
| RAM                                                                              |       | /        |

| Function             | RX113 | RX140 |
|----------------------|-------|-------|
| Flash memory (FLASH) |       | /     |
| Packages             |       | /     |

O: Available, X: Unavailable, ●: Differs due to added functionality,

Note: 1. Not implemented on products with ROM capacity of 64 KB.

<sup>▲:</sup> Differs due to change in functionality, ■: Differs due to removed functionality.

## 2. Comparative Overview of Specifications

This section presents a comparative overview of specifications, including registers.

In the comparative overview, red text indicates functions which are included only in one of the MCU groups and also functions for which the specifications differ between the two groups.

In the register comparison, red text indicates differences in specifications for registers that are included in both groups and **black text** indicates registers which are included only in one of the MCU groups. Differences in register specifications are not listed.

#### 2.1 CPU

Table 2.1 is a comparative overview of CPU, and Table 2.2 is a comparison of CPU registers.

Table 2.1 Comparative Overview of CPU

| Item | RX113                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | RX140                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CPU  | <ul> <li>Maximum operating frequency: 32 MHz</li> <li>32-bit RX CPU</li> <li>Minimum instruction execution time: One instruction per clock cycle</li> <li>Address space: 4 GB, linear</li> <li>Register set of the CPU  — General purpose: Sixteen 32-bit registers — Control: Eight 32-bit registers — Accumulator: One 64-bit register</li> <li>Basic instructions: 73</li> <li>DSP instructions: 73</li> <li>DSP instructions: Little endian — Instructions: Little endian — Data: Selectable between little endian or big endian</li> <li>On-chip 32-bit multiplier: 32 × 32 → 64 bits</li> <li>On-chip divider: 32 / 32 → 32 bits</li> <li>Barrel shifter: 32 bits</li> </ul> | <ul> <li>Maximum operating frequency: 48 MHz</li> <li>32-bit RX CPU (RXv2)</li> <li>Minimum instruction execution time: One instruction per clock cycle</li> <li>Address space: 4 GB, linear</li> <li>Register set of the CPU  — General purpose: Sixteen 32-bit registers — Control: Ten 32-bit registers</li> <li>— Accumulator: Two 72-bit registers</li> <li>Basic instructions: 75, variable-length instruction format</li> <li>Floating point instructions: 11</li> <li>DSP instructions: 23</li> <li>Addressing modes: 11</li> <li>Data arrangement  — Instructions: Little endian  — Data: Selectable between little endian or big endian</li> <li>On-chip 32-bit multiplier: 32 × 32 → 64 bits</li> <li>On-chip divider: 32 / 32 → 32 bits</li> <li>Barrel shifter: 32 bits</li> </ul> |
| FPU  | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | <ul> <li>Single-precision floating-point (32 bits)</li> <li>Data types and floating-point exceptions conform to IEEE 754 standard</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

Table 2.2 Comparison of CPU Registers

| Register    | Bit | RX113       | RX140                        |
|-------------|-----|-------------|------------------------------|
| EXTB —      |     | _           | Exception table register     |
| FPSW        |     | _           | Floating-point status word   |
| ACC (RX113) |     | Accumulator | Accumulator 0, accumulator 1 |
| ACC0, ACC1  |     |             |                              |
| (RX140)     |     |             |                              |

# 2.2 Operating Modes

Table 2.3 is a comparative overview of operating modes.

**Table 2.3 Comparative Overview of Operating Modes** 

| Item                         | RX113                      | RX140                      |
|------------------------------|----------------------------|----------------------------|
| Operating modes specified by | Single-chip mode           | Single-chip mode           |
| mode setting pins            | Boot mode (SCI interface)  | Boot mode (SCI interface)  |
|                              | Boot mode (FINE interface) | Boot mode (FINE interface) |
|                              | Boot mode (USB interface)  | !                          |

## 2.3 Address Space

Figure 2.1 is a comparative memory map of single-chip mode.



Figure 2.1 Comparative Memory Map of Single-Chip Mode

## 2.4 Resets

Table 2.4 is a comparative overview of resets, and Table 2.5 is a comparison of reset-related registers.

Table 2.4 Comparative Overview of Resets

| Item                       | RX113                                 | RX140                                 |
|----------------------------|---------------------------------------|---------------------------------------|
| RES# pin reset             | Voltage input to the RES# pin is      | Voltage input to the RES# pin is      |
|                            | driven low.                           | driven low.                           |
| Power-on reset             | VCC rises                             | VCC rises                             |
|                            | (voltage detection: VPOR).            | (voltage detection: VPOR).            |
| Voltage monitoring 0 reset | _                                     | VCC falls (voltage detection: Vdet0). |
| Voltage monitoring 1 reset | VCC falls (voltage detection: Vdet1). | VCC falls (voltage detection: Vdet1). |
| Voltage monitoring 2 reset | VCC falls (voltage detection: Vdet2). | VCC falls (voltage detection: Vdet2). |
| Independent watchdog       | The independent watchdog timer        | The independent watchdog timer        |
| timer reset                | underflows or a refresh error occurs. | underflows or a refresh error occurs. |
| Software reset             | Register setting                      | Register setting                      |

Table 2.5 Comparison of Reset-Related Registers

| Register | Bit    | RX113 | RX140                               |
|----------|--------|-------|-------------------------------------|
| RSTSR0   | LVD0RF | _     | Voltage monitor 0 reset detect flag |

# 2.5 Option-Setting Memory

Table 2.6 is a comparison of option-setting memory registers.

Table 2.6 Comparison of Option-Setting Memory Registers

| Register | Bit                  | RX113                                                          | RX140 (OFSM)                          |
|----------|----------------------|----------------------------------------------------------------|---------------------------------------|
| OFS1     | FASTSTUP             | Power-on fast startup time bit (b0)                            | Power-on fast startup time bit (b3)   |
|          | VDSEL[1:0]           | _                                                              | Voltage detection 0 level select bits |
|          | LVDAS                | _                                                              | Voltage detection 0 circuit start bit |
|          | STUPLVD1REN          | Startup voltage monitoring 1 reset enable bits                 | _                                     |
|          | STUPLVD1LVL<br>[3:0] | Startup voltage monitoring 1 reset detection level select bits | _                                     |
|          | HOCOFQ[1:0]          | _                                                              | HOCO frequency selection bits         |

# 2.6 Voltage Detection Circuit

Table 2.7 is a comparative overview of the voltage detection circuits, and Table 2.8 is a comparison of voltage detection circuit registers.

**Table 2.7 Comparative Overview of Voltage Detection Circuits** 

|                                    |                     | RX113 (LVDAa)                                                                                                      |                                                                                                                                                                                   | RX140 (LVDAb)                                                                                      |                                                                                                                    |                                                                                                                                                                                   |
|------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                    |                     | Voltage                                                                                                            | Voltage                                                                                                                                                                           | Voltage                                                                                            | Voltage                                                                                                            | Voltage                                                                                                                                                                           |
| Item                               |                     | Monitoring 1                                                                                                       | Monitoring 2                                                                                                                                                                      | Monitoring 0                                                                                       | Monitoring 1                                                                                                       | Monitoring 2                                                                                                                                                                      |
| VCC<br>monitoring                  | Monitored voltage   | Vdet1                                                                                                              | Vdet2                                                                                                                                                                             | Vdet0                                                                                              | Vdet1                                                                                                              | Vdet2                                                                                                                                                                             |
| g                                  | Detection<br>target | When voltage<br>rises above or<br>drops past Vdet1                                                                 | When voltage rises above or drops past Vdet2 Switching between VCC and the voltage input on the CMPA2 pin can be accomplished using the LVCMPCR.EXV CCINP2 bit.                   | When voltage<br>drops below<br>Vdet0                                                               | When voltage<br>rises above or<br>drops past Vdet1                                                                 | When voltage rises above or drops past Vdet2 Switching between VCC and the voltage input on the CMPA2 pin can be accomplished using the LVCMPCR.EXV CCINP2 bit.                   |
|                                    | Detection voltage   | Selectable from<br>ten levels using<br>LVDLVLR.LVD1<br>LVL[3:0] bits                                               | Selectable from<br>four levels using<br>LVDLVLR.LVD2<br>LVL[1:0] bits                                                                                                             | Selectable from<br>four levels using<br>the OFS1<br>register                                       | Selectable from<br>14 levels using<br>LVDLVLR.LVD1<br>LVL[3:0] bits                                                | Selectable from<br>four levels using<br>LVDLVLR.LVD2<br>LVL[1:0] bits                                                                                                             |
|                                    | Monitoring flags    | LVD1SR.LVD1M<br>ON flag:<br>Monitors whether<br>voltage is higher<br>or lower than<br>Vdet1                        | LVD2SR.LVD2M<br>ON flag:<br>Monitors whether<br>voltage is higher<br>or lower than<br>Vdet2                                                                                       |                                                                                                    | LVD1SR.LVD1M<br>ON flag:<br>Monitors whether<br>voltage is higher<br>or lower than<br>Vdet1                        | LVD2SR.LVD2M<br>ON flag:<br>Monitors whether<br>voltage is higher<br>or lower than<br>Vdet2                                                                                       |
|                                    |                     | LVD1SR.LVD1D<br>ET flag: Vdet1<br>passage<br>detection                                                             | LVD2SR.LVD2D<br>ET flag: Vdet2<br>passage<br>detection                                                                                                                            | _                                                                                                  | LVD1SR.LVD1D<br>ET flag: Vdet1<br>passage<br>detection                                                             | LVD2SR.LVD2D<br>ET flag: Vdet2<br>passage<br>detection                                                                                                                            |
| Voltage<br>detection<br>processing | Reset               | Voltage<br>monitoring 1<br>interrupt                                                                               | Voltage<br>monitoring 2<br>interrupt                                                                                                                                              | Voltage<br>monitoring 0<br>interrupt                                                               | Voltage<br>monitoring 1<br>interrupt                                                                               | Voltage<br>monitoring 2<br>interrupt                                                                                                                                              |
|                                    |                     | Reset when Vdet1 > VCC: CPU restart timing selectable between after specified time with VCC > Vdet1 or Vdet1 > VCC | Reset when Vdet2 > VCC or CMPA2 pin: CPU restart timing selectable among after specified time with VCC or CMPA2 pin > Vdet2 or after specified time with Vdet2 > VCC or CMPA2 pin | Reset when<br>Vdet0 > VCC:<br>CPU restart<br>timing after<br>specified time<br>with VCC ><br>Vdet0 | Reset when Vdet1 > VCC: CPU restart timing selectable between after specified time with VCC > Vdet1 or Vdet1 > VCC | Reset when Vdet2 > VCC or CMPA2 pin: CPU restart timing selectable among after specified time with VCC or CMPA2 pin > Vdet2 or after specified time with Vdet2 > VCC or CMPA2 pin |

|                     |            | RX113 (LVDAa)     |                   | RX140 (LVDAb) |                   |                   |
|---------------------|------------|-------------------|-------------------|---------------|-------------------|-------------------|
|                     |            | Voltage           | Voltage           | Voltage       | Voltage           | Voltage           |
| Item                |            | Monitoring 1      | Monitoring 2      | Monitoring 0  | Monitoring 1      | Monitoring 2      |
| Voltage             | Interrupts | Voltage           | Voltage           | _             | Voltage           | Voltage           |
| detection           |            | monitoring 1      | monitoring 2      |               | monitoring 1      | monitoring 2      |
| processing          |            | interrupt         | interrupt         |               | interrupt         | interrupt         |
|                     |            | Selectable        | Selectable        |               | Selectable        | Selectable        |
|                     |            | between non-      | between non-      |               | between non-      | between non-      |
|                     |            | maskable or       | maskable or       |               | maskable or       | maskable or       |
|                     |            | maskable          | maskable          |               | maskable          | maskable          |
|                     |            | interrupt         | interrupt         |               | interrupt         | interrupt         |
|                     |            | Interrupt request | Interrupt request |               | Interrupt request | Interrupt request |
|                     |            | issued when       | issued when       |               | issued when       | issued when       |
|                     |            | Vdet1 > VCC,      | Vdet2 > VCC or    |               | Vdet1 > VCC,      | Vdet2 > VCC or    |
|                     |            | VCC > Vdet1, or   | CMPA2 pin,        |               | VCC > Vdet1, or   | CMPA2 pin,        |
|                     |            | both              | VCC or CMPA2      |               | both              | VCC or CMPA2      |
|                     |            |                   | pin > Vdet2, or   |               |                   | pin > Vdet2, or   |
|                     |            |                   | both              |               |                   | both              |
| Event link function |            | Available:        | _                 | _             | Available:        | _                 |
|                     |            | Event output at   |                   |               | Event output at   |                   |
|                     |            | Vdet passage      |                   |               | Vdet passage      |                   |
|                     |            | detection         |                   |               | detection         |                   |

Table 2.8 Comparison of Voltage Detection Circuit Registers

| Register | Bit          | RX113 (LVDAa)                         | RX140 (LVDAb)                         |
|----------|--------------|---------------------------------------|---------------------------------------|
| LVDLVLR  | LVD1LVL[3:0] | Voltage detection 1 level select bits | Voltage detection 1 level select bits |
|          |              | (Standard voltage during drop in      | (Standard voltage during drop in      |
|          |              | voltage)                              | voltage)                              |
|          |              |                                       |                                       |
|          |              | b3 b0                                 | b3 b0                                 |
|          |              |                                       | 0 0 0 0: 4.29 V                       |
|          |              |                                       | 0 0 0 1: 4.16 V                       |
|          |              |                                       | 0 0 1 0: 4.03 V                       |
|          |              |                                       | 0 0 1 1: 3.86 V                       |
|          |              | 0 1 0 0: 3.10 V                       | 0 1 0 0: 3.10 V                       |
|          |              | 0 1 0 1: 3.00 V                       | 0 1 0 1: 3.00 V                       |
|          |              | 0 1 1 0: 2.90 V                       | 0 1 1 0: 2.90 V                       |
|          |              | 0 1 1 1: 2.79 V                       | 0 1 1 1: 2.80 V                       |
|          |              | 1 0 0 0: 2.68 V                       | 1 0 0 0: 2.68 V                       |
|          |              | 1 0 0 1: 2.58 V                       | 1 0 0 1: 2.59 V                       |
|          |              | 1 0 1 0: 2.48 V                       | 1 0 1 0: 2.48 V                       |
|          |              | 1 0 1 1: 2.06 V                       | 1 0 1 1: 2.20 V                       |
|          |              | 1 1 0 0: 1.96 V                       | 1 1 0 0: 1.96 V                       |
|          |              | 1 1 0 1: 1.86 V                       | 1 1 0 1: 1.86 V                       |
|          |              | Settings other than the above are     | Settings other than the above are     |
|          |              | prohibited.                           | prohibited.                           |
|          | LVD2LVL[1:0] | Voltage detection 2 level select bits | Voltage detection 2 level select bits |
|          |              | (Standard voltage during drop in      | (Standard voltage during drop in      |
|          |              | voltage)                              | voltage)                              |
|          |              |                                       |                                       |
|          |              | b5 b4                                 | b5 b4                                 |
|          |              | 0 0: 2.90 V                           | 0 0: 4.32 V                           |
|          |              | 0 1: 2.60 V                           | 0 1: 4.17 V                           |
|          |              | 1 0: 2.00 V                           | 1 0: 4.03 V                           |
|          |              | 1 1: 1.80 V* <sup>1</sup>             | 1 1: 3.84 V                           |

Note: 1. When the value of the LVCMPCR.EXVCCINP2 bit is 0 (power supply voltage (VCC)), the setting value of 11b is prohibited.

## 2.7 Clock Generation Circuit

Table 2.9 is a comparative overview of the clock generation circuits, and Table 2.10 is a comparison of clock generation circuit registers.

**Table 2.9 Comparative Overview of Clock Generation Circuits** 

| Item                | RX113                                                                                                                                                                                                                                                                                                                                                                                                                  | RX140                                                                                                                                                                                                                                                                                                                                           |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Use                 | <ul> <li>Generates the system clock (ICLK) to<br/>be supplied to the CPU, DTC, ROM,<br/>and RAM.</li> </ul>                                                                                                                                                                                                                                                                                                            | Generates the system clock (ICLK) to<br>be supplied to the CPU, DTC, ROM,<br>and RAM.                                                                                                                                                                                                                                                           |
|                     | <ul> <li>Of the peripheral module clocks         (PCLKB and PCLKD) supplied to the         peripheral modules, PCLKD is the         operating clock for the S12AD, and         PCLKB is the operating clock for         modules other than S12AD.</li> <li>Generates the FlashIF clock (FCLK) to         be supplied to the FlashIF.</li> <li>Generates the clock (UCLK) to be         supplied to the USB.</li> </ul> | <ul> <li>Of the peripheral module clocks         (PCLKB and PCLKD) supplied to the         peripheral modules, PCLKD is the         operating clock for the S12AD, and         PCLKB is the operating clock for         modules other than S12AD.</li> <li>Generates the FlashIF clock (FCLK) to         be supplied to the FlashIF.</li> </ul> |
|                     | Generates the CAC clock (CACCLK) to<br>be supplied to the CAC.                                                                                                                                                                                                                                                                                                                                                         | <ul> <li>Generates the CAC clock (CACCLK) to<br/>be supplied to the CAC.</li> <li>Generates the CAN clock (CANMCLK)<br/>to be supplied to the CAN.</li> </ul>                                                                                                                                                                                   |
|                     | Generates the RTC-dedicated sub-<br>clock (RTCSCLK) to be supplied to the<br>RTC.                                                                                                                                                                                                                                                                                                                                      | Generates the RTC-dedicated sub-<br>clock (RTCSCLK) to be supplied to the<br>RTC.                                                                                                                                                                                                                                                               |
|                     | Generates the IWDT-dedicated clock<br>(IWDTCLK) to be supplied to the IWDT.                                                                                                                                                                                                                                                                                                                                            | Generates the IWDT-dedicated clock<br>(IWDTCLK) to be supplied to the IWDT                                                                                                                                                                                                                                                                      |
|                     | Generates the LCD source clock     (LCDSRCCLK) to be supplied to the     LCD.                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                 |
|                     | <ul> <li>Generates the SSI clock (SSISCK) to<br/>be supplied to the SSI.</li> <li>Generates the LPT clock (LPTCLK) to</li> </ul>                                                                                                                                                                                                                                                                                       | Generates the LPT clock (LPTCLK) to                                                                                                                                                                                                                                                                                                             |
|                     | be supplied to the LPT.                                                                                                                                                                                                                                                                                                                                                                                                | be supplied to the LPT.                                                                                                                                                                                                                                                                                                                         |
| Operating frequency | <ul> <li>ICLK: 32 MHz (max.)</li> <li>PCLKB: 32 MHz (max.)</li> <li>PCLKD: 32 MHz (max.)</li> <li>FCLK:  — 1 MHz to 32 MHz (for programming and erasing the ROM and E2</li> </ul>                                                                                                                                                                                                                                      | <ul> <li>ICLK: 48 MHz (max.)</li> <li>PCLKB: 32 MHz (max.)</li> <li>PCLKD: 48 MHz (max.)</li> <li>FCLK:  — 1 MHz to 48 MHz (for programming and erasing the ROM and E2</li> </ul>                                                                                                                                                               |
|                     | DataFlash)  — 32 MHz (max.) (for reading from the E2 DataFlash)  • UCLK: 48 MHz                                                                                                                                                                                                                                                                                                                                        | DataFlash)  — 48 MHz (max.) (for reading from the E2 DataFlash)                                                                                                                                                                                                                                                                                 |
|                     | CACCLK: Same as clock from respective oscillators                                                                                                                                                                                                                                                                                                                                                                      | CACCLK: Same as clock from respective oscillators     CANMCLK: 20 MHz (max.)                                                                                                                                                                                                                                                                    |
|                     | <ul> <li>RTCSCLK: 32.768 kHz</li> <li>IWDTCLK: 15 kHz</li> <li>LCDSRCCLK: Same as clock from each oscillator</li> </ul>                                                                                                                                                                                                                                                                                                | RTCSCLK: 32.768 kHz  IWDTCLK: 15 kHz                                                                                                                                                                                                                                                                                                            |
|                     | LPTCLK: Same as clock from selected oscillator                                                                                                                                                                                                                                                                                                                                                                         | LPTCLK: Same as clock from selected oscillator                                                                                                                                                                                                                                                                                                  |

| Item                                        | RX113                                                                                                                                                                                                                                                                                                    | RX140                                                                                                                                                                                                                                                                                                 |
|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Main clock oscillator                       | <ul> <li>Resonator frequency:</li> <li>1 MHz to 20 MHz (VCC ≥ 2.4 V),</li> <li>1 MHz to 8 MHz (VCC &lt; 2.4 V)</li> </ul>                                                                                                                                                                                | Resonator frequency:     1 MHz to 20 MHz                                                                                                                                                                                                                                                              |
|                                             | <ul><li>External clock input frequency:</li><li>20 MHz (max.)</li></ul>                                                                                                                                                                                                                                  | External clock input frequency:     20 MHz (max.)                                                                                                                                                                                                                                                     |
|                                             | <ul> <li>Connectable resonator or additional circuit: ceramic resonator, crystal</li> <li>Connection pins: EXTAL, XTAL</li> <li>Oscillation stop detection function: When a main clock oscillation stop is detected, the system clock source is switched to LOCO and MTU pin can be</li> </ul>           | <ul> <li>Connectable resonator or additional circuit: ceramic resonator, crystal</li> <li>Connection pins: EXTAL, XTAL</li> <li>Drive capacity switching function</li> <li>Oscillation stop detection function: When a main clock oscillation stop is detected, the system clock source is</li> </ul> |
|                                             | forcedly driven to high-impedance.                                                                                                                                                                                                                                                                       | switched to LOCO and MTU pin can be forcedly driven to high-impedance.                                                                                                                                                                                                                                |
|                                             | Drive capacity switching function                                                                                                                                                                                                                                                                        | Drive capacity switching function                                                                                                                                                                                                                                                                     |
| Sub-clock<br>oscillator                     | <ul> <li>Resonator frequency: 32.768 kHz</li> <li>Connectable resonator or additional circuit: crystal</li> <li>Connection pins: XCIN and XCOUT</li> </ul>                                                                                                                                               | <ul> <li>Resonator frequency: 32.768 kHz</li> <li>Connectable resonator or additional circuit: crystal</li> <li>Connection pins: XCIN and XCOUT</li> <li>Drive capacity switching function</li> </ul>                                                                                                 |
| PLL circuit                                 | <ul> <li>Input clock source: Main clock</li> <li>Input pulse frequency division ratio:<br/>Selectable from 1, 2, and 4</li> <li>Input frequency: 4 MHz to 8 MHz</li> <li>Frequency multiplication ratio:<br/>Selectable between 6 and 8</li> </ul>                                                       | <ul> <li>Input clock source: Main clock</li> <li>Input pulse frequency division ratio:<br/>Selectable from 1, 2, and 4</li> <li>Input frequency: 4 MHz to 12 MHz</li> <li>Frequency multiplication ratio:<br/>Selectable from 4 to 12 (increments of 0.5)</li> </ul>                                  |
|                                             | <ul> <li>Oscillation frequency:</li> <li>32 MHz to 48 MHz (VCC ≥ 2.4 V)</li> </ul>                                                                                                                                                                                                                       | Oscillation frequency:     24 MHz to 48 MHz                                                                                                                                                                                                                                                           |
| USB-dedicated<br>PLL circuit                | <ul> <li>Input clock source: Main clock</li> <li>Input pulse frequency division ratio:<br/>Selectable from 1 and 2</li> <li>Input frequency: 6 MHz and 8 MHz</li> <li>Frequency multiplication ratio:<br/>Selectable between 6 and 8</li> <li>Oscillation frequency:<br/>48 MHz (VCC ≥ 2.4 V)</li> </ul> |                                                                                                                                                                                                                                                                                                       |
| High-speed on-<br>chip oscillator<br>(HOCO) | Oscillation frequency: 32 MHz                                                                                                                                                                                                                                                                            | Oscillation frequency:<br>24 MHz, 32 MHz, 48 MHz                                                                                                                                                                                                                                                      |
| Low-speed on-<br>chip oscillator<br>(LOCO)  | Oscillation frequency: 4 MHz                                                                                                                                                                                                                                                                             | Oscillation frequency: 4 MHz                                                                                                                                                                                                                                                                          |
| IWDT-dedicated on-chip oscillator           | Oscillation frequency: 15 kHz                                                                                                                                                                                                                                                                            | Oscillation frequency: 15 kHz                                                                                                                                                                                                                                                                         |

Table 2.10 Comparison of Clock Generation Circuit Registers

| Register   | Bit      | RX113                                         | RX140                                         |
|------------|----------|-----------------------------------------------|-----------------------------------------------|
| PLLCR      | STC[5:0] | Frequency multiplication factor               | Frequency multiplication factor               |
|            |          | select bits                                   | select bits                                   |
|            |          |                                               |                                               |
|            |          | b13 b8                                        | b13 b8                                        |
|            |          |                                               | 0 0 0 1 1 1: ×4                               |
|            |          |                                               | 0 0 1 0 0 0: ×4.5                             |
|            |          |                                               | 0 0 1 0 0 1: ×5                               |
|            |          |                                               | 0 0 1 0 1 0: ×5.5                             |
|            |          | 0 0 1 0 1 1: ×6                               | 0 0 1 0 1 1: ×6                               |
|            |          |                                               | 0 0 1 1 0 0: ×6.5                             |
|            |          |                                               | 0 0 1 1 0 1: ×7                               |
|            |          |                                               | 0 0 1 1 1 0: ×7.5                             |
|            |          | 0 0 1 1 1 1: ×8                               | 0 0 1 1 1 1: ×8                               |
|            |          |                                               | 0 1 0 0 0 0: ×8.5                             |
|            |          |                                               | 0 1 0 0 0 1: ×9                               |
|            |          |                                               | 0 1 0 0 1 0: ×9.5                             |
|            |          |                                               | 0 1 0 0 1 1: ×10                              |
|            |          |                                               | 0 1 0 1 0 0: ×10.5                            |
|            |          |                                               | 0 1 0 1 0 1: ×11                              |
|            |          |                                               | 0 1 0 1 1 0: ×11.5                            |
|            |          |                                               | 0 1 0 1 1 1: ×12                              |
|            |          | Settings other than the above are prohibited. | Settings other than the above are prohibited. |
| SOSCCR     | SOSTP    | Sub-clock oscillator stop bit                 | Sub-clock oscillator stop bit                 |
|            |          | Cab clock decimater step bit                  | Cab disert seemater step sit                  |
|            |          |                                               | This bit is not initialized by reset          |
|            |          |                                               | sources other than a power-on                 |
|            |          |                                               | reset.                                        |
|            |          | Initial value after a reset differs.          |                                               |
| UPLLCR     | _        | USB-dedicated PLL control register            | _                                             |
| UPLLCR2    | _        | USB-dedicated PLL control register            |                                               |
|            |          | 2                                             |                                               |
| OSCOVFSR   | UPLOVF   | USB-dedicated PLL clock                       | _                                             |
|            |          | oscillation stabilization flag                |                                               |
| LCDSCLKCR  | _        | LCD source clock control register             | _                                             |
| LCDSCLKCR2 | _        | LCD source clock control register 2           | _                                             |

| Register | Bit                                              | RX113                                                                                                                                                                              | RX140                                                                                                                                                                                                                             |
|----------|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MOSCWTCR | MSTS[4:0]                                        | Main clock oscillator wait time bits                                                                                                                                               | Main clock oscillator wait time bits                                                                                                                                                                                              |
|          |                                                  |                                                                                                                                                                                    | -                                                                                                                                                                                                                                 |
|          |                                                  | Settings other than the above are prohibited. Wait time when LOCO = 4.0 MHz (0.25 µs, typ.)                                                                                        | = 131,072 cycles (32.768 ms) Settings other than the above are prohibited. Wait time when LOCO = 4.0 MHz (0.25 µs, typ.)                                                                                                          |
| LOFCR    | _                                                | _                                                                                                                                                                                  | Low-speed on-chip oscillator forced oscillation control register                                                                                                                                                                  |
| HOCOWTCR | _                                                | High-speed on-chip oscillator wait control register                                                                                                                                |                                                                                                                                                                                                                                   |
| CKOCR    | CKOSEL[2:0]<br>(RX113)<br>CKOSEL[3:0]<br>(RX140) | CLKOUT output source select bits b10 b8 0 0 0: LOCO clock 0 0 1: HOCO clock 0 1 0: Main clock oscillator 0 1 1: Sub-clock oscillator Settings other than the above are prohibited. | CLKOUT output source select bits  b11 b8 0 0 0 0: LOCO clock 0 0 1: HOCO clock 0 0 1 0: Main clock oscillator 0 1 1: Sub-clock oscillator 0 1 0 0: PLL 1 0 0 0: CTSU internal clock Settings other than the above are prohibited. |

| Register | Bit         | RX113                             | RX140                             |
|----------|-------------|-----------------------------------|-----------------------------------|
| CKOCR    | CKODIV[2:0] | CLKOUT output division ratio      | CLKOUT output division ratio      |
|          |             | select bits                       | select bits                       |
|          |             | b14 b12                           | b14 b12                           |
|          |             | 0 0 0: No division                | 0 0 0: No division                |
|          |             | 0 0 1: ×1/2                       | 0 0 1: ×1/2                       |
|          |             | 0 1 0: ×1/4                       | 0 1 0: ×1/4                       |
|          |             | 0 1 1: ×1/8                       | 0 1 1:×1/8                        |
|          |             | 1 0 0: ×1/16                      | 1 0 0: ×1/16                      |
|          |             | Settings other than the above are | 1 0 1: ×1/32                      |
|          |             | prohibited.                       | 1 1 0:×1/ 64                      |
|          |             |                                   | 1 1 1: ×1/128                     |
| MOFCR    | MODRV21     | Main clock oscillator drive       | Main clock oscillator drive       |
|          |             | capability switch bit             | capability switch bit             |
|          |             |                                   |                                   |
|          |             | VCC ≥ 2.4 V                       |                                   |
|          |             | 0: 1 MHz to 10 MHz                | 0: 1 MHz to less than 10 MHz      |
|          |             | 1: 10 MHz to 20 MHz               | 1: 10 MHz to 20 MHz               |
|          |             | VCC < 2.4 V                       |                                   |
|          |             | 0: 1 MHz to 8 MHz                 |                                   |
|          |             | 1: Setting prohibited             |                                   |
| LOCOTRR2 | _           | _                                 | Low-speed on-chip oscillator      |
|          |             |                                   | trimming register 2               |
| ILOCOTRR | _           | _                                 | IWDT-dedicated on-chip oscillator |
|          |             |                                   | trimming register                 |
| HOCOTRRn | _           | _                                 | High-speed on-chip oscillator     |
| 201107   |             |                                   | trimming register n (n = 0)       |
| SOMCR    | <u> </u>    | _                                 | Sub-clock oscillator mode control |
|          |             |                                   | register                          |

# 2.8 Low Power Consumption

Table 2.11 is a comparative overview of the low power consumption functions, Table 2.12 is a comparison of procedures for entering and exiting low power consumption modes and operating states in each mode, and Table 2.13 is a comparison of low power consumption registers.

**Table 2.11 Comparative Overview of Low Power Consumption Functions** 

| Item                                                           | RX113                                                                                                                                                                                                                                                                                                                                            | RX140                                                                                                                                                                                                                                                                                                                                                        |
|----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reducing power consumption by switching clock signals          | The frequency division ratio can be set independently for the system clock (ICLK), peripheral module clock (PCLKB), S12AD clock (PCLKD), and FlashIF clock (FCLK).                                                                                                                                                                               | The frequency division ratio can be set independently for the system clock (ICLK), peripheral module clock (PCLKB), S12AD clock (PCLKD), and FlashIF clock (FCLK).                                                                                                                                                                                           |
| Module stop function                                           | Each peripheral module can be stopped independently by the module stop control register.                                                                                                                                                                                                                                                         | Each peripheral module can be stopped independently by the module stop control register.                                                                                                                                                                                                                                                                     |
| Function for<br>transition to low<br>power consumption<br>mode | Transition to a low power consumption mode in which the CPU, peripheral modules, or oscillators are stopped is enabled.                                                                                                                                                                                                                          | Transition to a low power consumption mode in which the CPU, peripheral modules, or oscillators are stopped is enabled.                                                                                                                                                                                                                                      |
| Low power consumption modes                                    | <ul><li>Sleep mode</li><li>Deep sleep mode</li><li>Software standby mode</li></ul>                                                                                                                                                                                                                                                               | <ul><li>Sleep mode</li><li>Deep sleep mode</li><li>Software standby mode</li><li>Snooze mode</li></ul>                                                                                                                                                                                                                                                       |
| Function for lower operating power consumption                 | <ul> <li>Power consumption can be reduced in normal operation, sleep mode, and deep sleep mode by selecting an appropriate operating power control mode according to the operating frequency and operating voltage.</li> <li>Three operating power control modes are available         <ul> <li>High-speed operating mode</li> </ul> </li> </ul> | <ul> <li>Power consumption can be reduced in normal operation, sleep mode, deep sleep mode, and snooze mode by selecting an appropriate operating power control mode according to the operating frequency and operating voltage.</li> <li>Four operating power control modes are available         <ul> <li>High-speed operating mode</li> </ul> </li> </ul> |
|                                                                | Middle-speed operating mode      Low-speed operating mode                                                                                                                                                                                                                                                                                        | <ul> <li>— Middle-speed operating mode</li> <li>— Middle-speed operating mode 2</li> <li>— Low-speed operating mode</li> </ul>                                                                                                                                                                                                                               |

Table 2.12 Comparison of Procedures for Entering and Exiting Low Power Consumption Modes and Operating States in Each Mode

|            | Entering and Exiting Low Power Consumption Modes and |                                    |                                    |
|------------|------------------------------------------------------|------------------------------------|------------------------------------|
| Mode       | Operating States                                     | RX113                              | RX140                              |
| Sleep mode | Transition method                                    | Control register                   | Control register                   |
|            | Made at a Consequence of the other second            | + instruction                      | + instruction                      |
|            | Method of cancellation other than reset              | Interrupt                          | Interrupt                          |
|            | State after cancellation                             | Program execution state (interrupt | Program execution state (interrupt |
|            |                                                      | processing)                        | processing)                        |
|            | Main clock oscillator                                | Operation possible                 | Operation possible                 |
|            | Sub-clock oscillator                                 | Operation possible                 | Operation possible                 |
|            | High-speed on-chip oscillator                        | Operation possible                 | Operation possible                 |
|            | Low-speed on-chip oscillator                         | Operation possible                 | Operation possible                 |
|            | IWDT-dedicated on-chip oscillator                    | Operation possible                 | Operation possible                 |
|            | PLL                                                  | Operation possible                 | Operation possible                 |
|            | USB-dedicated PLL                                    | Operation possible                 | Operation possible                 |
|            | CPU                                                  | Stopped (retained)                 | Stopped (retained)                 |
|            | RAM0                                                 | Operation possible                 | Operation possible                 |
|            | (0000 0000h to 0000 3FFFh: RX113,                    | (retained)                         | (retained)                         |
|            | 0000 0000h to 0000 FFFh: RX140)                      | (rotalirou)                        | (rotalilou)                        |
|            | DTC                                                  | Operation possible                 | Operation possible                 |
|            | Flash memory                                         | Operation                          | Operation                          |
|            | Independent watchdog timer (IWDT)                    | Operation possible                 | Operation possible                 |
|            | Realtime clock (RTC)                                 | Operation possible                 | Operation possible                 |
|            | Low-power timer (LPT)                                | Operation possible                 | Operation possible                 |
|            | Voltage detection circuit (LVD)                      | Operation possible                 | Operation possible                 |
|            | Power-on reset circuit                               | Operation                          | Operation                          |
|            | Peripheral modules                                   | Operation possible                 | Operation possible                 |
|            | I/O ports                                            | Operation                          | Operation                          |
|            | RTCOUT output                                        | Operation possible                 | Operation possible                 |
|            | CLKOUT output                                        | Operation possible                 | Operation possible                 |
|            | Comparator B                                         | Operation possible                 | Operation possible                 |
|            | LCD controller/driver                                | Operation possible                 | <u> </u>                           |
| Deep sleep | Transition method                                    | Control register                   | Control register                   |
| mode       |                                                      | + instruction                      | + instruction                      |
|            | Method of cancellation other than reset              | Interrupt                          | Interrupt                          |
|            | State after cancellation                             | Program execution                  | Program execution                  |
|            |                                                      | state (interrupt                   | state (interrupt                   |
|            |                                                      | processing)                        | processing)                        |
|            | Main clock oscillator                                | Operation possible                 | Operation possible                 |
|            | Sub-clock oscillator                                 | Operation possible                 | Operation possible                 |
|            | High-speed on-chip oscillator                        | Operation possible                 | Operation possible                 |
|            | Low-speed on-chip oscillator                         | Operation possible                 | Operation possible                 |
|            | IWDT-dedicated on-chip oscillator                    | Operation possible                 | Operation possible                 |
|            | PLL                                                  | Operation possible                 | Operation possible                 |
|            | USB-dedicated PLL                                    | Operation possible                 | _                                  |
|            | CPU                                                  | Stopped (retained)                 | Stopped (retained)                 |
|            | RAM0                                                 | Stopped (retained)                 | Stopped (retained)                 |
|            | (0000 0000h to 0000 3FFFh: RX113,                    |                                    |                                    |
|            | 0000 0000h to 0000 FFFFh: RX140)                     | 0(20001/1/11/19                    | 0(222 1/ 11 2                      |
|            | DTC                                                  | Stopped (retained)                 | Stopped (retained)                 |

|                       | Entering and Exiting Low Power Consumption Modes and               |                                                |                                                                  |
|-----------------------|--------------------------------------------------------------------|------------------------------------------------|------------------------------------------------------------------|
| Mode                  | Operating States                                                   | RX113                                          | RX140                                                            |
| Deep sleep            | Flash memory                                                       | Stopped (retained)                             | Stopped (retained)                                               |
| mode                  | Independent watchdog timer (IWDT)                                  | Operation possible                             | Operation possible                                               |
|                       | Realtime clock (RTC)                                               | Operation possible                             | Operation possible                                               |
|                       | Low-power timer (LPT)                                              | _                                              | Operation possible                                               |
|                       | Voltage detection circuit (LVD)                                    | Operation possible                             | Operation possible                                               |
|                       | Power-on reset circuit                                             | Operation                                      | Operation                                                        |
|                       | Peripheral modules                                                 | Operation possible                             | Operation possible                                               |
|                       | I/O ports                                                          | Operation                                      | Operation                                                        |
|                       | RTCOUT output                                                      | Operation possible                             | Operation possible                                               |
|                       | CLKOUT output                                                      | Operation possible                             | Operation possible                                               |
|                       | Comparator B                                                       | Operation possible                             | Operation possible                                               |
|                       | LCD controller/driver                                              | Operation possible                             | <u> </u>                                                         |
| Software standby mode | Transition method                                                  | Control register + instruction                 | Control register + instruction                                   |
|                       | Method of cancellation other than reset                            | Interrupt                                      | Interrupt                                                        |
|                       | State after cancellation                                           | Program execution state (interrupt processing) | Program execution state (interrupt processing)                   |
|                       | Main clock oscillator                                              | Stopped                                        | Stopped                                                          |
|                       | Sub-clock oscillator                                               | Operation possible                             | Operation possible                                               |
|                       | High-speed on-chip oscillator                                      | Stopped                                        | Operation possible                                               |
|                       | Low-speed on-chip oscillator                                       | Stopped                                        | Operation possible                                               |
|                       | IWDT-dedicated on-chip oscillator                                  | Operation possible                             | Operation possible                                               |
|                       | PLL                                                                | Stopped                                        | Stopped                                                          |
|                       | USB-dedicated PLL                                                  | Stopped                                        | Stopped                                                          |
|                       | CPU                                                                | Stopped (retained)                             | Stopped (retained)                                               |
|                       | RAM0                                                               | Stopped (retained) Stopped (retained)          | Stopped (retained)                                               |
|                       | (0000 0000h to 0000 3FFFh: RX113, 0000 0000h to 0000 FFFFh: RX140) | Ctopped (retained)                             | Ctopped (totaliled)                                              |
|                       | DTC                                                                | Stopped (retained)                             | Stopped (retained)                                               |
|                       | Flash memory                                                       | Stopped (retained)                             | Stopped (retained)                                               |
|                       | Independent watchdog timer (IWDT)                                  | Operation possible                             | Operation possible                                               |
|                       | Realtime clock (RTC)                                               | Operation possible                             | Operation possible                                               |
|                       | Low-power timer (LPT)                                              |                                                | Operation possible                                               |
|                       | Voltage detection circuit (LVD)                                    | Operation possible                             | Operation possible                                               |
|                       | Power-on reset circuit                                             | Operation                                      | Operation                                                        |
|                       | Peripheral modules                                                 | Stopped (retained)                             | Stopped (retained)                                               |
|                       | I/O ports                                                          | Retained                                       | Retained                                                         |
|                       | RTCOUT output                                                      | Operation possible                             | Operation possible                                               |
|                       | CLKOUT output                                                      | Operation possible                             | Operation possible                                               |
|                       | Comparator B                                                       | Operation possible                             | Operation possible                                               |
|                       | LCD controller/driver                                              | Operation possible                             | _                                                                |
| Snooze mode           | Transition method                                                  | _                                              | Occurrence of snooze request condition while in software standby |
|                       | Method of cancellation other than reset                            | _                                              | mode Interrupt + occurrence of snooze end condition              |

| Mode        | Entering and Exiting Low Power<br>Consumption Modes and<br>Operating States   | RX113 | RX140                                          |
|-------------|-------------------------------------------------------------------------------|-------|------------------------------------------------|
| Snooze mode | State after cancellation                                                      |       | Program execution state (interrupt processing) |
|             | Main clock oscillator                                                         | _     | Operation possible                             |
|             | Sub-clock oscillator                                                          | _     | Operation possible                             |
|             | High-speed on-chip oscillator                                                 | _     | Operation possible                             |
|             | Low-speed on-chip oscillator                                                  | _     | Operation possible                             |
|             | IWDT-dedicated on-chip oscillator                                             | _     | Operation possible                             |
|             | PLL                                                                           | _     | Operation possible                             |
|             | USB-dedicated PLL                                                             | _     | _                                              |
|             | CPU                                                                           | _     | Stopped (retained)                             |
|             | RAM0<br>(0000 0000h to 0000 3FFFh: RX113,<br>0000 0000h to 0000 FFFFh: RX140) | _     | Operation possible (retained)                  |
|             | DTC                                                                           | _     | Operation possible                             |
|             | Flash memory                                                                  | _     | Stopped (retained)                             |
|             | Independent watchdog timer (IWDT)                                             | _     | Operation possible                             |
|             | Realtime clock (RTC)                                                          | _     | Operation possible                             |
|             | Low-power timer (LPT)                                                         | _     | Operation possible                             |
|             | Voltage detection circuit (LVD)                                               | _     | Operation possible                             |
|             | Power-on reset circuit                                                        | _     | Operation                                      |
|             | Peripheral modules                                                            |       | Operation possible                             |
|             | I/O ports                                                                     |       | Operation                                      |
|             | RTCOUT output                                                                 | _     | Operation possible                             |
|             | CLKOUT output                                                                 |       | Operation possible                             |
|             | Comparator B                                                                  |       | Operation possible                             |

Note: "Operation possible" means that whether the state is operating or stopped is controlled by the control register setting.

<sup>&</sup>quot;Stopped (retained)" means that internal register values are retained and internal operations are suspended.

<sup>&</sup>quot;Stopped (undefined)" means that internal register values are undefined and power is not supplied to the internal circuit.

**Table 2.13 Comparison of Low Power Consumption Registers** 

| Register | Bit       | RX113                                            | RX140                                            |
|----------|-----------|--------------------------------------------------|--------------------------------------------------|
| MSTPCRA  | MSTPA14   | Compare match timer 1 (unit 1) module stop bit   | _                                                |
|          | MSTPA18   | 12-bit D/A converter module stop bit             | _                                                |
|          | MSTPA19   | _                                                | D/A converter module stop bit                    |
| MSTPCRB  | MSTPB0    | _                                                | CAN module module stop bit                       |
|          | MSTPB19   | USB0 module stop bit                             | _                                                |
|          | MSTPB29   | Serial communication interface 2 module stop bit | _                                                |
|          | MSTPB31   | Serial communication interface 0 module stop bit | _                                                |
| MSTPCRC  |           | Module stop control register C                   | Module stop control register C                   |
|          |           | Initial value after a reset differs.             |                                                  |
|          | MSTPC20   | IrDA module stop bit                             | _                                                |
|          | MSTPC26   | Serial communication interface 9 module stop bit | Serial communication interface 9 module stop bit |
|          | MSTPC27   | Serial communication interface 8 module stop bit | Serial communication interface 8 module stop bit |
| MSTPCRD  |           | Module stop control register D                   | Module stop control register D                   |
|          |           | Initial value after a reset differs.             | -                                                |
|          | MSTPD11   | LCD Controller module stop bit                   | _                                                |
|          | MSTPD15   | Serial sound interface module stop bit           | _                                                |
|          | MSTPD29   | _                                                | True random number generator module stop bit     |
|          | MSTPD30   | _                                                | ASE hardware accelerator module stop bit         |
| OPCCR    | OPCM[2:0] | Operating power control mode select bits         | Operating power control mode select bits         |
|          |           | b2 b0                                            | b2 b0                                            |
|          |           | 0 0 0: High-speed operating mode                 | 0 0 0: High-speed operating mode                 |
|          |           | 0 1 0: Middle-speed operating mode               | 0 1 0: Middle-speed operating mode               |
|          |           |                                                  | 1 0 0: Middle-speed operating mode 2             |
|          |           | Settings other than the above are prohibited.    | Settings other than the above are prohibited.    |
| SNZCR    | _         | _                                                | Snooze control register                          |
| SNZCR2   |           | _                                                | Snooze control register 2                        |

# 2.9 Register Write Protection Function

Table 2.14 is a comparative overview of the register write protection functions, and Table 2.15 is a comparison of register write protection function registers.

**Table 2.14 Comparative Overview of Register Write Protection Functions** 

| Item     | RX113                                                                                                                           | RX140                                                                                                                                                                              |
|----------|---------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PRC0 bit | Registers related to the clock generation circuit:                                                                              | Registers related to the clock generation circuit:                                                                                                                                 |
|          | SCKCR, SCKCR3, PLLCR, PLLCR2                                                                                                    | SCKCR, SCKCR3, PLLCR, PLLCR2,                                                                                                                                                      |
|          | MOSCCR, SOSCCR, LOCOCR,                                                                                                         | MOSCCR, SOSCCR, LOCOCR,                                                                                                                                                            |
|          | ILOCOCR, HOCOCR, OSTDCR,                                                                                                        | ILOCOCR, HOCOCR, LOFCR, OSTDCR,                                                                                                                                                    |
|          | OSTDSR, CKOCR, UPLLCR, UPLLCR2,                                                                                                 | OSTDSR, CKOCR, LOCOTRR2,                                                                                                                                                           |
| DDC4 bit | LCDSCLKCR, LCDSCLKCR2                                                                                                           | ILOCOTRR, HOCOTRR, SOMCR                                                                                                                                                           |
| PRC1 bit | <ul> <li>Register related to the operating modes:<br/>SYSCR1</li> </ul>                                                         | <ul> <li>Register related to the operating modes:<br/>SYSCR1</li> </ul>                                                                                                            |
|          | Registers related to the low power consumption functions:     SBYCR, MSTPCRA, MSTPCRB, MSTPCRC, MSTPCRD, OPCCR, RSTCKCR, SOPCCR | <ul> <li>Registers related to the low power<br/>consumption functions:<br/>SBYCR, MSTPCRA, MSTPCRB,<br/>MSTPCRC, MSTPCRD, OPCCR,<br/>RSTCKCR, SOPCCR, SNZCR,<br/>SNZCR2</li> </ul> |
|          | Registers related to the clock generation circuit: MOFCR, MOSCWTCR     Software register; SWRR                                  | Registers related to the clock generation circuit: MOFCR, MOSCWTCR     Seftware register; SWRR                                                                                     |
| PRC2 bit | Software reset register: SWRR  Pagisters related to the clock generation.                                                       | Software reset register: SWRR                                                                                                                                                      |
| PRC2 bit | Registers related to the clock generation circuit: HOCOWTCR                                                                     |                                                                                                                                                                                    |
|          | Registers related to the low power timer:<br>LPTCR1, LPTCR2, LPTCR3, LPTPRD,<br>LPCMR0, LPWUCR                                  | <ul> <li>Registers related to the low power timer:<br/>LPTCR1, LPTCR2, LPTCR3, LPTPRD,<br/>LPCMR0, LPCMR1, LPWUCR</li> </ul>                                                       |
| PRC3 bit | Registers related to LVD:                                                                                                       | Registers related to LVD:                                                                                                                                                          |
|          | LVCMPCR, LVDLVLR, LVD1CR0,                                                                                                      | LVCMPCR, LVDLVLR, LVD1CR0,                                                                                                                                                         |
|          | LVD1CR1, LVD1SR, LVD2CR0, LVD2CR1, LVD2SR                                                                                       | LVD1CR1, LVD1SR, LVD2CR0, LVD2CR1, LVD2SR                                                                                                                                          |

Table 2.15 Comparison of Register Write Protection Function Registers

| Register | Bit  | RX113                                                                                        | RX140                                                           |
|----------|------|----------------------------------------------------------------------------------------------|-----------------------------------------------------------------|
| PRCR     | PRC2 | Enables writing to the registers related to the low-power timer and clock generation circuit | Enables writing to the registers related to the low-power timer |

# 2.10 Exception Handling

Table 2.16 is a comparative overview of exception handling, Table 2.17 is a comparative listing of vectors, and Table 2.18 is a comparative listing of instructions for returning from exception handling routines.

**Table 2.16 Comparative Overview of Exception Handling** 

| Item             | RX113                            | RX140                            |
|------------------|----------------------------------|----------------------------------|
| Exception events | Undefined instruction exception  | Undefined instruction exception  |
|                  | Privileged instruction exception | Privileged instruction exception |
|                  |                                  | Access exception                 |
|                  |                                  | Floating-point exception         |
|                  | Reset                            | Reset                            |
|                  | Non-maskable interrupt           | Non-maskable interrupt           |
|                  | Interrupt                        | Interrupt                        |
|                  | Unconditional trap               | Unconditional trap               |

Table 2.17 Comparative Listing of Vectors

| Item          |                           | RX113                           | RX140                         |
|---------------|---------------------------|---------------------------------|-------------------------------|
| Undefined i   | nstruction exception      | Fixed vector table              | Exception vector table (EXTB) |
| Privileged in | nstruction exception      | Fixed vector table              | Exception vector table (EXTB) |
| Access exc    | eption                    | _                               | Exception vector table (EXTB) |
| Floating-po   | int exception             | _                               | Exception vector table (EXTB) |
| Reset         |                           | Fixed vector table              | Exception vector table (EXTB) |
| Non-maska     | ble interrupt             | Fixed vector table              | Exception vector table (EXTB) |
| Interrupt     | Fast interrupt            | FINTV                           | FINTV                         |
|               | Other than fast interrupt | Relocatable vector table (INTB) | Interrupt vector table (INTB) |
| Uncondition   |                           | Relocatable vector table (INTB) | Interrupt vector table (INTB) |

Table 2.18 Comparative Listing of Instructions for Returning from Exception Handling Routines

| Item         |                       | RX113               | RX140               |
|--------------|-----------------------|---------------------|---------------------|
| Undefined    | instruction exception | RTE                 | RTE                 |
| Privileged i | instruction exception | RTE                 | RTE                 |
| Access exc   | ception               | _                   | RTE                 |
| Floating-po  | oint exception        |                     | RTE                 |
| Reset        |                       | Return not possible | Return not possible |
| Non-maska    | able interrupt        | Return not possible | Prohibited          |
| Interrupt    | Fast interrupt        | RTFI                | RTFI                |
|              | Other than fast       | RTE                 | RTE                 |
| interrupt    |                       |                     |                     |
| Unconditio   | nal trap              | RTE                 | RTE                 |

# 2.11 Interrupt Controller

Table 2.19 is a comparative overview of the interrupt controllers, and Table 2.20 is a comparison of interrupt controller registers.

**Table 2.19 Comparative Overview of Interrupt Controllers** 

| Item                           |                                                  | RX113 (ICUb)                                                                                                                                                                                                                                                                       | RX140 (ICUb)                                                                                                                                                                                                                                                          |
|--------------------------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Interrupts                     | Peripheral<br>function<br>interrupts             | <ul> <li>Interrupts from peripheral modules</li> <li>Interrupt detection:         Edge detection/level detection         The detection method is fixed for each connected peripheral module source.</li> </ul>                                                                     | <ul> <li>Interrupts from peripheral modules</li> <li>Interrupt detection:         Edge detection/level detection         The detection method is fixed for each connected peripheral module source.</li> </ul>                                                        |
|                                | External pin interrupts                          | <ul> <li>Interrupts from pins IRQ0 to IRQ7</li> <li>Number of sources: 8</li> <li>Interrupt detection:         Ability to set as source detection of low level, falling edge, rising edge, or rising and falling edges     </li> <li>Digital filter function: Supported</li> </ul> | <ul> <li>Interrupts from pins IRQ0 to IRQ7</li> <li>Number of sources: 8</li> <li>Interrupt detection: Ability to set as source detection of low level, falling edge, rising edge, or rising and falling edges</li> <li>Digital filter function: Supported</li> </ul> |
|                                | Software interrupts                              | <ul><li>Interrupt generated by writing to a register</li><li>Number of sources: 1</li></ul>                                                                                                                                                                                        | <ul><li>Interrupt generated by writing to a register</li><li>Number of sources: 1</li></ul>                                                                                                                                                                           |
|                                | Event link interrupts                            | An ELSR18I or ELSR19I interrupt can be generated by an ELC event.                                                                                                                                                                                                                  | An ELSR8I or ELSR18I interrupt can be generated by an ELC event.                                                                                                                                                                                                      |
|                                | Interrupt priority                               | Specified by registers.                                                                                                                                                                                                                                                            | Specified by registers.                                                                                                                                                                                                                                               |
|                                | Fast interrupt function                          | Faster interrupt handling by the CPU can be specified for a single interrupt source only.                                                                                                                                                                                          | Faster interrupt handling by the CPU can be specified for a single interrupt source only.                                                                                                                                                                             |
|                                | DTC control                                      | The DTC can be activated by an interrupt source.                                                                                                                                                                                                                                   | The DTC can be activated by an interrupt source.                                                                                                                                                                                                                      |
| Non-<br>maskable<br>interrupts | NMI pin<br>interrupt                             | <ul> <li>Interrupt from the NMI pin</li> <li>Interrupt detection:         <ul> <li>Falling edge or rising edge</li> </ul> </li> <li>Digital filter function: Supported</li> </ul>                                                                                                  | <ul> <li>Interrupt from the NMI pin</li> <li>Interrupt detection:         <ul> <li>Falling edge or rising edge</li> </ul> </li> <li>Digital filter function: Supported</li> </ul>                                                                                     |
|                                | Oscillation stop detection interrupt             | Interrupt on detection of oscillation having stopped                                                                                                                                                                                                                               | Interrupt on detection of oscillation having stopped                                                                                                                                                                                                                  |
|                                | IWDT<br>underflow/<br>refresh error<br>interrupt | Interrupt on an underflow of the down counter or occurrence of a refresh error                                                                                                                                                                                                     | Interrupt on an underflow of the down counter or occurrence of a refresh error                                                                                                                                                                                        |
|                                | Voltage<br>monitoring 1<br>interrupt             | Voltage monitoring interrupt of voltage monitoring circuit 1 (LVD1)                                                                                                                                                                                                                | Voltage monitoring interrupt of voltage monitoring circuit 1 (LVD1)                                                                                                                                                                                                   |
|                                | Voltage<br>monitoring 2<br>interrupt             | Voltage monitoring interrupt of voltage monitoring circuit 2 (LVD2)                                                                                                                                                                                                                | Voltage monitoring interrupt of voltage monitoring circuit 2 (LVD2)                                                                                                                                                                                                   |

| Item                                    | RX113 (ICUb)                                                                                                                                                                                                                                                                                                 | RX140 (ICUb)                                                                                                                                                                                                                                                                                                 |
|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Return from low power consumption state | <ul> <li>Sleep mode and deep sleep mode:         Return is initiated by a non-maskable interrupt or any other interrupt source.     </li> <li>Software standby mode:         Return is initiated by a non-maskable interrupt, interrupt IRQ0 to IRQ7, or an RTC alarm or periodic interrupt.     </li> </ul> | <ul> <li>Sleep mode and deep sleep mode:         Return is initiated by a non-maskable interrupt or any other interrupt source.     </li> <li>Software standby mode:         Return is initiated by a non-maskable interrupt, interrupt IRQ0 to IRQ7, or an RTC alarm or periodic interrupt.     </li> </ul> |

Table 2.20 Comparison of Interrupt Controller Registers

| Register          | Bit | RX113 (ICUb)                                      | RX140 (ICUb)                                            |
|-------------------|-----|---------------------------------------------------|---------------------------------------------------------|
| IRn* <sup>1</sup> |     | Interrupt request register n                      | Interrupt request register n                            |
|                   |     | (n = 016 to 249)                                  | (n = 016 to 255)                                        |
| IPRn*1            |     | Interrupt source priority register n              | Interrupt source priority register n                    |
|                   |     | (n = 000 to 249)                                  | (n = 000 to 255)                                        |
| DTCERn*1          | _   | DTC activation enable register n (n = 027 to 248) | DTC transfer request enable register n (n = 027 to 255) |

Note: 1. On the RX113 Group n = 250 to 255 correspond to a reserved area.

## **2.12 Buses**

Table 2.21 is a comparative overview of the buses.

Table 2.21 Comparative Overview of Buses

| Bus Type                        |                                    | RX113                                                                                                                                                                                               | RX140                                                                                                                                                                                               |  |
|---------------------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| CPU buses                       | Instruction<br>bus                 | <ul> <li>Connected to the CPU (for instructions)</li> <li>Connected to on-chip memory (RAM, ROM)</li> <li>Operates in synchronization with the system clock (ICLK)</li> </ul>                       | <ul> <li>Connected to the CPU (for instructions)</li> <li>Connected to on-chip memory (RAM, ROM)</li> <li>Operates in synchronization with the system clock (ICLK)</li> </ul>                       |  |
|                                 | Operand bus                        | <ul> <li>Connected to the CPU (for operands)</li> <li>Connected to on-chip memory (RAM, ROM)</li> <li>Operates in synchronization with the system clock (ICLK)</li> </ul>                           | <ul> <li>Connected to the CPU (for operands)</li> <li>Connected to on-chip memory (RAM, ROM)</li> <li>Operates in synchronization with the system clock (ICLK)</li> </ul>                           |  |
| Memory buses                    | Memory bus<br>1<br>Memory bus<br>2 | Connected to RAM  Connected to ROM                                                                                                                                                                  | Connected to RAM  Connected to ROM                                                                                                                                                                  |  |
| Internal main<br>buses          | Internal main<br>bus 1             | Connected to the CPU     Operates in synchronization with the system clock (ICLK)                                                                                                                   | Connected to the CPU     Operates in synchronization with the system clock (ICLK)                                                                                                                   |  |
|                                 | Internal main<br>bus 2             | <ul> <li>Connected to the DTC</li> <li>Connected to on-chip memory<br/>(RAM, ROM)</li> <li>Operates in synchronization<br/>with the system clock (ICLK)</li> </ul>                                  | <ul> <li>Connected to the DTC</li> <li>Connected to on-chip memory<br/>(RAM, ROM)</li> <li>Operates in synchronization<br/>with the system clock (ICLK)</li> </ul>                                  |  |
| Internal<br>peripheral<br>buses | Internal<br>peripheral<br>bus 1    | <ul> <li>Connected to peripheral<br/>modules (DTC, interrupt<br/>controller, and bus error<br/>monitoring section)</li> <li>Operates in synchronization<br/>with the system clock (ICLK)</li> </ul> | <ul> <li>Connected to peripheral<br/>modules (DTC, interrupt<br/>controller, and bus error<br/>monitoring section)</li> <li>Operates in synchronization<br/>with the system clock (ICLK)</li> </ul> |  |
|                                 | Internal<br>peripheral<br>bus 2    | Connected to peripheral modules     Operates in synchronization with the peripheral-module clock (PCLKB)                                                                                            | <ul> <li>Connected to peripheral<br/>modules</li> <li>Operates in synchronization<br/>with the peripheral-module<br/>clock (PCLKB, PCLKD)</li> </ul>                                                |  |
|                                 | Internal<br>peripheral<br>bus 3    | <ul> <li>Connected to peripheral<br/>modules (USB)</li> <li>Operates in synchronization<br/>with the peripheral-module<br/>clock (PCLKB)</li> </ul>                                                 | <ul> <li>Connected to peripheral<br/>modules (CTSU, RSCAN)</li> <li>Operates in synchronization<br/>with the peripheral-module<br/>clock (PCLKB)</li> </ul>                                         |  |
|                                 | Internal<br>peripheral<br>bus 6    | <ul> <li>Connected to ROM (P/E) and<br/>E2 DataFlash</li> <li>Operates in synchronization<br/>with the FlashIF clock (FCLK)</li> </ul>                                                              | <ul> <li>Connected to ROM (P/E) and<br/>E2 DataFlash</li> <li>Operates in synchronization<br/>with the FlashIF clock (FCLK)</li> </ul>                                                              |  |

## 2.13 Data Transfer Controller

Table 2.22 is a comparative overview of the data transfer controllers, and Table 2.23 is a comparison of data transfer controller registers.

**Table 2.22 Comparative Overview of Data Transfer Controllers** 

| Item                    | RX113 (DTCa)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | RX140 (DTCb)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number of               | Equal to number of all interrupt sources                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Equal to number of all interrupt sources                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| transfer channels       | that can start a DTC transfer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | that can start a DTC transfer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Transfer modes          | <ul> <li>Normal transfer mode         <ul> <li>A single activation leads to a single data transfer.</li> </ul> </li> <li>Repeat transfer mode         <ul> <li>A single activation leads to a single data transfer.</li> <li>The transfer address returns to the transfer start address when the number of data transfers equals the repeat size.</li> <li>The maximum number of repeat transfers is 256, and the maximum data transfer size is 256 × 32 bits, or 1,024 bytes.</li> </ul> </li> <li>Block transfer mode</li> </ul> | <ul> <li>Normal transfer mode         <ul> <li>A single activation leads to a single data transfer.</li> </ul> </li> <li>Repeat transfer mode         <ul> <li>A single activation leads to a single data transfer.</li> <li>The transfer address returns to the transfer start address when the number of data transfers equals the repeat size.</li> <li>The maximum number of repeat transfers is 256, and the maximum data transfer size is 256 × 32 bits, or 1,024 bytes.</li> </ul> </li> <li>Block transfer mode</li> </ul>                                                                 |
|                         | <ul> <li>A single activation leads to the transfer of a single block of data.</li> <li>The maximum block size is 256 × 32 bits = 1,024 bytes.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                           | <ul> <li>A single activation leads to the transfer of a single block of data.</li> <li>The maximum block size is 256 × 32 bits = 1,024 bytes.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Chain transfer function | <ul> <li>Multiple data transfers can be executed in response to a single transfer request (chain transfer).</li> <li>Either "performed only when the transfer counter reaches 0" or "performed every time" can be selected for chain transfers.</li> </ul>                                                                                                                                                                                                                                                                         | <ul> <li>Multiple data transfer types can be executed sequentially in response to a single transfer request.</li> <li>Either "performed only when the transfer counter reaches 0" or "every time" can be selected.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                      |
| Sequence transfer       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | <ul> <li>A complex series of transfers can be registered as a sequence. Any sequence can be selected by the transfer data and executed.</li> <li>Only one sequence transfer trigger source can be selected at a time.</li> <li>Up to 256 sequences can correspond to a single trigger source.</li> <li>The data that is initially transferred in response to a transfer request determines the sequence.</li> <li>The entire sequence can be executed on a single request, or the sequence can be suspended in the middle and resumed on the next transfer request (sequence division).</li> </ul> |

| Item                           | RX113 (DTCa)                                                                                                                                                                                                                                                                                                | RX140 (DTCb)                                                                                                                                                                                                                                                                                                |
|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Transfer space                 | <ul> <li>16 MB in short-address mode (within 0000 0000h to 007F FFFFh or FF80 0000h to FFFF FFFFh, excluding reserved areas)</li> <li>4 GB in full-address mode (within 0000 0000h to FFFF FFFFh, excluding reserved areas)</li> </ul>                                                                      | 16 MB in short-address mode     (within 0000 0000h to 007F FFFFh or     FF80 0000h to FFFF FFFFh,     excluding reserved areas)      4 GB in full-address mode     (within 0000 0000h to FFFF FFFFh,     excluding reserved areas)                                                                          |
| Data transfer units            | <ul> <li>Single data unit:</li> <li>1 byte (8 bits), 1 word (16 bits), or</li> <li>1 longword (32 bits)</li> <li>Single block size: 1 to 256 data units</li> </ul>                                                                                                                                          | <ul> <li>Single data unit:</li> <li>1 byte (8 bits), 1 word (16 bits), or</li> <li>1 longword (32 bits)</li> <li>Single block size: 1 to 256 data units</li> </ul>                                                                                                                                          |
| CPU interrupt requests         | <ul> <li>An interrupt request to the CPU can be generated by a DTC activation interrupt.</li> <li>An interrupt request to the CPU can be generated after a single data transfer.</li> <li>An interrupt request to the CPU can be generated after transfer of the specified number of data units.</li> </ul> | <ul> <li>An interrupt request to the CPU can be generated by a DTC activation interrupt.</li> <li>An interrupt request to the CPU can be generated after a single data transfer.</li> <li>An interrupt request to the CPU can be generated after transfer of the specified number of data units.</li> </ul> |
| Event link function            | An event link request is generated after one data transfer (for block transfers, after one block).                                                                                                                                                                                                          | An event link request is generated after one data transfer (for block transfers, after one block).                                                                                                                                                                                                          |
| Read skip                      | Transfer information read skipping can be specified.                                                                                                                                                                                                                                                        | Reading of the transfer information can be skipped when the same transfer is repeated.                                                                                                                                                                                                                      |
| Write-back skip                | Write-back can be skipped when the address of the transfer source or destination is fixed.                                                                                                                                                                                                                  | Write-back of transferred data that is not updated can be skipped when the address of the transfer source or destination is fixed.                                                                                                                                                                          |
| Write-back disable             | _                                                                                                                                                                                                                                                                                                           | Ability to disable write-back of transfer information                                                                                                                                                                                                                                                       |
| Displacement addition          | _                                                                                                                                                                                                                                                                                                           | Ability to add displacement to the transfer source address (selectable by each transfer information)                                                                                                                                                                                                        |
| Low power consumption function | Ability to specify module stop state                                                                                                                                                                                                                                                                        | Ability to transition to module stop state                                                                                                                                                                                                                                                                  |

Table 2.23 Comparison of Data Transfer Controller Registers

| Register | Bit   | RX113 (DTCa) | RX140 (DTCb)                      |
|----------|-------|--------------|-----------------------------------|
| MRA      | WBDIS | _            | Write-back disable bit*1          |
| MRB      | SQEND |              | Sequence transfer end bit         |
|          | INDX  |              | Index table reference bit         |
| MRC      |       |              | DTC mode register C               |
| DTCIBR   |       |              | DTC index table base register     |
| DTCOR    | _     | _            | DTC operation register            |
| DTCSQE   | _     | _            | DTC sequence transfer enable      |
|          |       |              | register                          |
| DTCDISP  |       | _            | DTC address displacement register |

Note: 1. Transfer information is usually allocated to a RAM area, but it can be allocated to a ROM area by setting the MRA.WBDIS bit to 1 (no write-back).

## 2.14 Event Link Controller

Table 2.24 is a comparison of event link controller registers, Table 2.25 lists correspondences between ELSRn registers and peripheral modules, and Table 2.26 lists correspondences between values set in ELSRn.ELS[7:0] and event signal names and numbers.

Table 2.24 Comparison of Event Link Controller Registers

| Register | Bit | RX113                                     | RX140                                    |
|----------|-----|-------------------------------------------|------------------------------------------|
| ELSRn    |     | Event link setting register n             | Event link setting register n            |
|          |     | (n = 1 to 4, 7, 10, 12, 14, 15, 17 to 20, | (n = 1 to 4, 7, 8, 10, 12, 14 to 16, 18, |
|          |     | 22, 24, 25)                               | 20, 22, 24, 25)                          |

Table 2.25 Correspondences between ELSRn Registers and Peripheral Modules

| Register | RX113                         | RX140                         |
|----------|-------------------------------|-------------------------------|
| ELSR1    | MTU1                          | MTU1                          |
| ELSR2    | MTU2                          | MTU2                          |
| ELSR3    | MTU3                          | MTU3                          |
| ELSR4    | MTU4                          | MTU4                          |
| ELSR7    | CMT1                          | CMT1                          |
| ELSR8    | _                             | ICU (LPT dedicated interrupt) |
| ELSR10   | TMR0                          | TMR0                          |
| ELSR12   | TMR2                          | TMR2                          |
| ELSR14   | CTSU                          | CTSU                          |
| ELSR15   | S12AD                         | S12AD                         |
| ELSR16   | _                             | DA0                           |
| ELSR17   | DA0                           | _                             |
| ELSR18   | ICU (interrupt 1)             | ICU (interrupt 1)             |
| ELSR19   | ICU (LPT dedicated interrupt) | _                             |
| ELSR20   | Output port group 1           | Output port group 1           |
| ELSR22   | Input port group 1            | Input port group 1            |
| ELSR24   | Single port 0                 | Single port 0                 |
| ELSR25   | Single port 1                 | Single port 1                 |

Table 2.26 Correspondences between Values Set in ELSRn.ELS[7:0] and Event Signal Names and Numbers

| ΙA         |
|------------|
| )B         |
| C          |
| )D         |
| Ε          |
| F          |
|            |
| SA .       |
| B          |
| SC .       |
| SD .       |
|            |
| ·A         |
| ·B         |
| ·C         |
| ·D         |
|            |
|            |
|            |
| ۸0         |
| 30         |
|            |
| <b>\1</b>  |
| 31         |
|            |
| 2          |
| 32         |
|            |
| ۸3         |
| 33         |
|            |
|            |
|            |
| on         |
| on not     |
| r or error |
|            |
| ty         |
|            |
| ror or     |
|            |
| oty        |
| -,         |
|            |

| Value of ELS[7:0] Bits                        | Peripheral<br>Module      | RX113 (ELC)                                          | RX140 (ELC)                                          |
|-----------------------------------------------|---------------------------|------------------------------------------------------|------------------------------------------------------|
| 58h                                           | 12-bit A/D<br>converter   | S12AD A/D conversion end                             | S12AD A/D conversion end                             |
| 5Ah                                           | Comparator B0 and B1      | Comparator B0 and B1 common comparison result change | Comparator B0 and B1 common comparison result change |
| 5Bh                                           | Voltage detection circuit | LVD1 voltage detection                               | LVD1 voltage detection                               |
| 5Dh                                           | Low power timer           | LPT compare match                                    | _                                                    |
| 61h                                           | Data transfer controller  | DTC transfer end                                     | DTC transfer end                                     |
| 63h                                           | I/O ports                 | Input edge detection signal of input port group 1    | Input edge detection signal of input port group 1    |
| 65h                                           |                           | Input edge detection signal of single input port 0   | Input edge detection signal of single input port 0   |
| 66h                                           |                           | Input edge detection signal of single input port 1   | Input edge detection signal of single input port 1   |
| 69h                                           | Event link controller     | Software event                                       | Software event                                       |
| 6Ah                                           | Data operation circuit    | DOC data operation condition met                     | DOC data operation condition met                     |
| Settings other than the above are prohibited. |                           |                                                      |                                                      |

Table 2.27 Comparison of Event Link Controller Registers

| Register | Bit        | RX113 | RX140                     |
|----------|------------|-------|---------------------------|
| ELOPC    | LPTMD[1:0] | _     | LPT operation select bits |

## 2.15 I/O Ports

Table 2.28 is comparative overview of the I/O ports, Table 2.29 is a comparison of I/O port functions, and Table 2.30 is a comparison of I/O port registers.

Table 2.28 Comparative Overview of I/O Ports (64-Pin)

| Port Symbol | RX113 (64-Pin)            | RX140 (64-Pin)            |
|-------------|---------------------------|---------------------------|
| PORT0       | _                         | P03, P05                  |
| PORT1       | P14 to P17                | P14 to P17                |
| PORT2       | P26, P27                  | P26, P27                  |
| PORT3       | P30 to P32, P35           | P30 to P32, P35 to P37    |
| PORT4       | P40 to P42                | P40 to P47                |
| PORT5       | P54, P55                  | P54, P55                  |
| PORTA       | PA0, PA1, PA3, PA4, PA6   | PA0, PA1, PA3, PA4, PA6   |
| PORTB       | PB0, PB1, PB3, PB5 to PB7 | PB0, PB1, PB3, PB5 to PB7 |
| PORTC       | PC2 to PC7                | PC0 to PC7                |
| PORTD       | PD0 to PD2                | _                         |
| PORTE       | PE0 to PE7                | PE0 to PE5                |
| PORTG       | _                         | PG7                       |
| PORTH       | _                         | PH0 to PH3, PH6*1, PH7*1  |
| PORTJ       | PJ0, PJ2, PJ3, PJ6, PJ7   | PJ6, PJ7                  |

Note: 1. A product with a ROM capacity of 64 KB is not equipped with this pin.

Table 2.29 Comparison of I/O Port Functions

| Item                   | Port Symbol | RX113                | RX140                     |
|------------------------|-------------|----------------------|---------------------------|
| Input pull-up function | PORT0       | P02, P04, P07        | P03 to P07                |
|                        | PORT1       | P10 to P15, P16, P17 | P12 to P17                |
|                        | PORT2       | P20 to P27           | P20, P21, P26, P27        |
|                        | PORT3       | P30 to P32           | P30 to P32, P34, P36, P37 |
|                        | PORT4       | P40 to P44, P46      | P40 to P47                |
|                        | PORT5       | P50 to P56           | P54, P55                  |
|                        | PORTA       | PA0 to PA7           | PA0 to PA6                |
|                        | PORTB       | PB0 to PB7           | PB0 to PB7                |
|                        | PORTC       | PC0 to PC7           | PC2 to PC7                |
|                        | PORTD       | PD0 to PD4           | PD0 to PD2                |
|                        | PORTE       | PE0 to PE7           | PE0 to PE5                |
|                        | PORTF       | PF6, PF7             | _                         |
|                        | PORTG       | —                    | PG7                       |
|                        | PORTH       | —                    | PH0 to PH3                |
|                        | PORTJ       | PJ0, PJ2, PJ3,       | PJ1, PJ6, PJ7             |
| Open drain output      | PORT0       | P02, P04, P07        | _                         |
| function               | PORT1       | P10 to P15, P16, P17 | P12 to P17                |
|                        | PORT2       | P20 to P27           | P20, P21, P26, P27        |
|                        | PORT3       | P30 to P32           | P30 to P32, P34, P36, P37 |
|                        | PORT5       | P50 to P53, P56      | _                         |
|                        | PORTA       | PA0 to PA7           | PA0 to PA6                |
|                        | PORTB       | PB0 to PB7           | PB0 to PB7                |
|                        | PORTC       | PC0 to PC7           | PC2 to PC7                |
|                        | PORTD       |                      | PD0 to PD2                |
|                        | PORTE       | PE0 to PE7           | PE0 to PE3                |
|                        | PORTG       | <u> </u>             | PG7                       |

| Item              | Port Symbol | RX113    | RX140              |
|-------------------|-------------|----------|--------------------|
| Open drain output | PORTH       | _        | _                  |
| function          | PORTJ       | PJ3      | _                  |
| 5 V tolerant      | PORT1       | P16, P17 | P12, P13, P16, P17 |
|                   | PORTA       | PA6      | <del>_</del>       |
|                   | PORTB       | PB0      | _                  |

Table 2.30 Comparison of I/O Port Registers

| Register | Bit            | RX113                                                                          | RX140                                                              |
|----------|----------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------|
| PDR      | B0 to B7       | Pm0 to Pm7 direction control bits<br>(m = 0 to 5, 9, A to F, J)                | Pm0 to Pm7 direction control bits<br>(m = 0 to 5, A to E, G, H, J) |
| PODR     | B0 to B7       | Pm0 to Pm7 output data store bits                                              | Pm0 to Pm7 output data store bits                                  |
|          |                | (m = 0 to 5, 9, A to F, J)                                                     | (m = 0 to 5, A to E, G, H, J)                                      |
| PIDR     | B0 to B7       | Pm0 to Pm7 bits                                                                | Pm0 to Pm7 bits                                                    |
|          |                | (m = 0 to 5, 9, A to F, J)                                                     | (m = 0  to  5, A  to  E, G, H, J)                                  |
| PMR      | B0 to B7       | Pm0 pin mode control bits<br>(m = 0 to 5, 9, A to F, J)                        | Pm0 to Pm7 pin mode control bits (m = 0 to 5, A to E, G, H, J)     |
|          |                | 0: Use pin as general I/O port.                                                | 0: Use pin as general I/O port.                                    |
|          |                | 1: Use pin as I/O port for                                                     | 1: Use pin as I/O port for                                         |
|          |                | peripheral function.                                                           | peripheral function.                                               |
|          |                |                                                                                | PG7 only                                                           |
|          |                |                                                                                | 0: Use pin as general I/O port.                                    |
|          |                |                                                                                | 1: Use pin as I/O port for MD function (initial value).            |
| ODR0     | B0, B1 (RX113) | Pm0, Pm2, and Pm3 output type                                                  | Pm0, Pm2, and Pm3 output type                                      |
|          | B0 (RX140)     | select bits                                                                    | select bits                                                        |
|          |                | (m = 0  to  3, 5, A  to  C, E, J)                                              | (m = 1 to 3, A to E, J)                                            |
|          |                | <ul> <li>P20, P30, P50, PA0, PB0,</li> <li>PC0, and PE0</li> <li>b0</li> </ul> |                                                                    |
|          |                | 0: CMOS output                                                                 | 0: CMOS output                                                     |
|          |                | 1: N-channel open-drain                                                        | 1: N-channel open-drain                                            |
|          |                | b1                                                                             | 1. 14 charmer open drain                                           |
|          |                | This bit is read as 0. The write                                               |                                                                    |
|          |                | value should be 0.                                                             |                                                                    |
|          |                | • P10                                                                          |                                                                    |
|          |                | b0 b1                                                                          |                                                                    |
|          |                | 0 0: CMOS output                                                               |                                                                    |
|          |                | 0 1: N-channel open-drain                                                      |                                                                    |
|          |                | 1 0: P-channel open-drain                                                      |                                                                    |
|          |                | 1 1: Setting prohibited                                                        |                                                                    |

| Register | Bit                          | RX113                                                     | RX140                                                  |
|----------|------------------------------|-----------------------------------------------------------|--------------------------------------------------------|
| ODR0     | B2, B3                       | Pm1 output type select bits (m = 0 to 3, 5, A to C, E, J) | Pm1 output type select bits<br>(m = 1 to 3, A to E, J) |
|          |                              | • P11, P21, P31, P51, PA1, PB1, and PC1                   | • P21, P31, PA1, PB1, and PD1                          |
|          |                              | b2                                                        | b2                                                     |
|          |                              | 0: CMOS output                                            | 0: CMOS output                                         |
|          |                              | 1: N-channel open-drain b3                                | 1: N-channel open-drain                                |
|          |                              | This bit is read as 0. The write                          | b3 This bit is read as 0. The write                    |
|          |                              | value should be 0.                                        | value should be 0.                                     |
|          |                              | • PE1                                                     | • PE1                                                  |
|          |                              | b3 b2                                                     | b3 b2                                                  |
|          |                              | 0 0: CMOS output<br>0 1: N-channel open-drain             | 0 0: CMOS output                                       |
|          |                              | 1 0: P-channel open-drain                                 | 0 1: N-channel open-drain 1 0: P-channel open-drain    |
|          |                              | 1 1: Setting prohibited                                   | 1 1: Hi-Z                                              |
| ODR1     | B0, B1 (RX113)<br>B0 (RX140) | Pm4 output type select bits<br>(m = 0 to 2, 5, A to C, E) | Pm4 output type select bits (m = 1 to 3, A to C, G)    |
|          |                              | • P04, P24, PA4, PB4, PC4, and PE4                        |                                                        |
|          |                              | b0                                                        | b0                                                     |
|          |                              | 0: CMOS output                                            | 0: CMOS output                                         |
|          |                              | 1: N-channel open-drain                                   | 1: N-channel open-drain                                |
|          |                              | b1 This bit is read as 0. The write                       |                                                        |
|          |                              | value should be 0.                                        |                                                        |
|          |                              | • P14                                                     |                                                        |
|          |                              | b1 b0                                                     |                                                        |
|          |                              | 0 0: CMOS output                                          |                                                        |
|          |                              | 0 1: N-channel open-drain                                 |                                                        |
|          |                              | 1 0: P-channel open-drain                                 |                                                        |
|          | B2, B4, B6                   | 1 1: Setting prohibited Pm5, Pm6, and Pm7 output type     | Pm5, Pm6, and Pm7 output type                          |
|          | DZ, D4, D0                   | select bits                                               | select bits                                            |
|          |                              | (m = 0 to 2, 5, A to C, E)                                | (m = 1 to 3, A to C, G)                                |
| PCR      | B0 to B7                     | Pm0 to Pm7 input pull-up resistor control bits            | Pm0 to Pm7 input pull-up resistor control bits         |
|          |                              | (m = 0 to 3, 5, A to C, E)                                | (m = 0 to 5, A to E, G, H, J)                          |
| PSRB     | _                            | —                                                         | Port switching register B                              |
| PRWCNTR  | _                            | <u> </u>                                                  | Port read wait control register                        |

#### 2.16 Multi-Function Pin Controller

Table 2.31 is a comparison of the assignments of multiplexed pins, and Table 2.32 to Table 2.46 are comparisons of multi-function pin controller registers.

In the following comparison of the assignments of multiplexed pins, blue text designates pins that exist on the RX140 Group only and orange text pins that exist on the RX113 Group only. A circle ( $\bigcirc$ ) indicates that a function is assigned, a cross ( $\times$ ) that the pin does not exist or that no function is assigned, and grayed out items mean that the function is not implemented.

**Table 2.31 Comparison of Multiplexed Pin Assignments** 

| Module/        |                        | Port       | RX113  | RX140  |
|----------------|------------------------|------------|--------|--------|
| Function       | Pin Function           | Allocation | 64-Pin | 64-Pin |
| Interrupt      | NMI (input)            | P35        | 0      | 0      |
|                | IRQ0 (input)           | P30        | 0      | 0      |
|                |                        | PE0        | 0      | ×      |
|                |                        | PD0        | 0      | ×      |
|                |                        | PH1        | ×      | Ō      |
|                | IRQ1 (input)           | P31        | 0      | 0      |
|                |                        | PE1        | 0      | ×      |
|                |                        | PD1        | 0      | ×      |
|                |                        | PH2        | X      | Ō      |
|                | IRQ2 (input)           | P32        | 0      | 0      |
|                |                        | PB0        | 0      | ×      |
|                |                        | PC4        | 0      | ×      |
|                |                        | PD2        | 0      | ×      |
|                |                        | P36        | ×      | 0      |
|                | IRQ3 (input)           | P27        | 0      | ×      |
|                |                        | PE3        | 0      | ×      |
|                |                        | PA6        | 0      | X      |
|                | IRQ4 (input)           | P14        | 0      | 0      |
|                |                        | PB1        | 0      | 0      |
|                |                        | PE4        | 0      | X      |
|                |                        | P37        | X      | 0      |
|                | IRQ5 (input)           | P15        | 0      | 0      |
|                |                        | PA4        | 0      | 0      |
|                |                        | PE5        | 0      | 0      |
|                | IRQ6 (input)           | P16        | 0      | 0      |
|                |                        | PA3        | 0      | 0      |
|                |                        | PE6        | 0      | X      |
|                | IRQ7 (input)           | P17        | 0      | 0      |
|                |                        | PE2        | 0      | 0      |
|                |                        | PE7        | O      | X      |
| Multi-function | MTIOC0A (input/output) | P14        | 0      | X      |
| timer unit 2   |                        | PB3        | 0      | 0      |
|                |                        | PE3        | 0      | X      |
|                |                        | PC4        | ×      | O      |
|                | MTIOC0B (input/output) | P15        | 0      | Ō      |
|                | (,,                    | PA1        | 0      | 0      |
|                | MTIOC0C (input/output) | P17        | 0      | X      |
|                | (                      | P32        | O      | Ô      |
|                |                        |            |        |        |
|                |                        |            | _      |        |
|                |                        | PB0<br>PB1 | 0      | X      |

| Madulal             |                              | Dout               | RX113  | RX140   |
|---------------------|------------------------------|--------------------|--------|---------|
| Module/<br>Function | Pin Function                 | Port<br>Allocation | 64-Pin | 64-Pin  |
| Multi-function      | MTIOC0C (input/output)       | PC5                | ×      | 04-FIII |
| timer unit 2        | MTIOCOD (input/output)       | PA3                | 0      | 0       |
|                     | MTIOC1A (input/output)       | PE4                | 0      | 0       |
|                     | MTIOC1A (input/output)       | PA3                | 0      | X       |
|                     | WITIOCTS (Input/output)      | PB5                | 0      | 0       |
|                     |                              | PE3                | 0      | 0       |
|                     | MTIOC2A (input/output)       | P26                | 0      | 0       |
|                     | WITIOGZA (Input/output)      | PA6                | 0      | X       |
|                     |                              | PB5                | 0      | 0       |
|                     |                              | PE0                |        |         |
|                     | MATIOCOD (in must/outmust)   | P27                | 0      | X       |
|                     | MTIOC2B (input/output)       |                    |        | -       |
|                     |                              | PA4                | 0      | X       |
|                     | NATIO OO A (in section days) | PE5                | 0      | 0 0     |
|                     | MTIOC3A (input/output)       | P14                | 0      | 0 0     |
|                     |                              | P17                | 0      | 0       |
|                     |                              | PC7                | 0      | 0       |
|                     |                              | PE4                | 0      | X       |
|                     | MTIOC3B (input/output)       | P17                | 0      | 0       |
|                     |                              | PB3                | 0      | X       |
|                     |                              | PB7                | 0      | 0       |
|                     |                              | PC5                | 0      | 0       |
|                     |                              | PA1                | X      | 0       |
|                     |                              | PH0                | X      | 0       |
|                     | MTIOC3C (input/output)       | P16                | 0      | 0       |
|                     |                              | PC6                | 0      | 0       |
|                     | MTIOC3D (input/output)       | P16                | 0      | 0       |
|                     |                              | PB6                | 0      | 0       |
|                     |                              | PC4                | 0      | 0       |
|                     |                              | PA6                | X      | 0       |
|                     |                              | PB0                | X      | 0       |
|                     |                              | PH1                | X      | 0       |
|                     | MTIOC4A (input/output)       | PA0                | 0      | 0       |
|                     |                              | PB3                | 0      | 0       |
|                     |                              | PE2                | 0      | 0       |
|                     |                              | P55                | X      | 0       |
|                     |                              | PE4                | X      | 0       |
|                     | MTIOC4B (input/output)       | P30                | 0      | 0       |
|                     |                              | P54                | 0      | 0       |
|                     |                              | PC2                | 0      | 0       |
|                     |                              | PE3                | 0      | 0       |
|                     |                              | PD1                | 0      | X       |
|                     | MTIOC4C (input/output)       | PB1                | 0      | 0       |
|                     | (1) = (1) = (1) = (1)        | PE1                | 0      | 0       |
|                     |                              | PE5                | 0      | 0       |
|                     |                              | PA4                | X      | 0       |
|                     |                              | PH2                | X      | 0       |
|                     |                              | 1 1 1/2            | 1 ( )  |         |

| Madulal             | 1                      | Dout               | RX113   | RX140   |
|---------------------|------------------------|--------------------|---------|---------|
| Module/<br>Function | Pin Function           | Port<br>Allocation | 64-Pin  | 64-Pin  |
| Multi-function      | MTIOC4D (input/output) | P31                | 64-PIII | 04-PIII |
| timer unit 2        | WITIOC4D (Inputoutput) | P55                |         | 0       |
| timer unit 2        |                        |                    | 0       |         |
|                     |                        | PC3                |         | 0       |
|                     |                        | PE4                | 0       | 0       |
|                     |                        | PD2                | 0       | X       |
|                     |                        | PA3                | ×       | 0       |
|                     |                        | PH3                | X       | 0       |
|                     | MTIC5U (input)         | PA4                | 0       | 0       |
|                     | MTIC5V (input)         | PA6                | 0       | 0       |
|                     |                        | PA3                | X       | 0       |
|                     | MTIC5W (input)         | PB0                | 0       | 0       |
|                     | MTCLKA (input)         | P14                | 0       | 0       |
|                     |                        | PA4                | 0       | 0       |
|                     |                        | PC6                | 0       | 0       |
|                     | MTCLKB (input)         | P15                | 0       | 0       |
|                     |                        | PA6                | 0       | 0       |
|                     |                        | PC7                | 0       | 0       |
|                     | MTCLKC (input)         | PA1                | 0       | 0       |
|                     |                        | PC4                | 0       | 0       |
|                     | MTCLKD (input)         | PA3                | 0       | 0       |
|                     |                        | PC5                | Ō       | 0       |
| Port output enable  | POE0# (input)          | PC4                | Ō       | Ō       |
| 2                   |                        | PA3                | 0       | X       |
|                     | POE1# (input)          | PB5                | 0       | Ô       |
|                     | POE2# (input)          | PA6                | 0       | 0       |
|                     | POE3# (input)          | PB3                | 0       | 0       |
|                     |                        | PE0                | O       | X       |
|                     | POE8# (input)          | P17                | 0       | Ô       |
|                     | 1 OLON (Input)         | P30                | 0       | 0       |
|                     |                        | PE3                | 0       | 0       |
| 8-bit timer         | TMO0 (output)          | PB3                | 0       | 0       |
| 0-bit timei         | Two (output)           | PH1                | ×       | 0       |
|                     | TMCI0 (input)          | PB1                | 10      | 0       |
|                     | TwiCio (iriput)        | PH3                |         | 0       |
|                     | TMRI0 (input)          |                    | X       | 0       |
|                     | TWRIO (Input)          | PA4<br>PH2         |         | 0       |
|                     | TNAOA (tt)             |                    | X       | 0       |
|                     | TMO1 (output)          | P17                |         |         |
|                     | TMOIA (immed)          | P26                | 0       | 0       |
|                     | TMCI1 (input)          | P54                | 0       | 0       |
|                     | TMDI4 (' C)            | PC4                | 0       | 0       |
|                     | TMRI1 (input)          | PB5                | 0       | 0       |
|                     | TMO2 (output)          | P16                | 0       | 0       |
|                     |                        | PC7                | 0       | 0       |
|                     | TMCI2 (input)          | P15                | 0       | 0       |
|                     |                        | P31                | 0       | 0       |
|                     |                        | PC6                | 0       | 0       |
|                     | TMRI2 (input)          | P14                | 0       | 0       |
|                     |                        | PC5                | 0       | 0       |
|                     | TMO3 (output)          | P32                | 0       | 0       |
|                     |                        | P55                | 0       | 0       |

| Madula/                  |                                                                      | Port       | RX113   | RX140   |
|--------------------------|----------------------------------------------------------------------|------------|---------|---------|
| Module/<br>Function      | Pin Function                                                         | Allocation | 64-Pin  | 64-Pin  |
| 8-bit timer              | TMCI3 (input)                                                        | P27        | 04-FIII | 04-FIII |
| O-DIL LITTIEI            | Twicis (iliput)                                                      | PA6        | 0       | 0       |
|                          | TMDI2 (input)                                                        | P30        | 0       | 0       |
| Carrial                  | TMRI3 (input)                                                        |            |         |         |
| Serial                   | RXD1 (input) /                                                       | P15        | 0       | 0       |
| communications interface | SMISO1 (input/output) /                                              | P30        | 0       | 0       |
| Interface                | SSCL1 (input/output)                                                 | PC6        | 0       | X       |
|                          | TXD1 (output) / SMOSI1 (input/output) / SSDA1 (input/output)         | P16        | 0       | 0       |
|                          | TXD1 (output) /                                                      | P26        | 0       | 0       |
|                          | SMOSI1 (input/output) /<br>SSDA1 (input/output)                      | PC7        | 0       | ×       |
|                          | SCK1 (input/output)                                                  | P17        | 0       | 0       |
|                          |                                                                      | P27        | 0       | 0       |
|                          |                                                                      | PC5        | 0       | X       |
|                          | CTS1# (input) /                                                      | P14        | Ō       | Ô       |
|                          | RTS1# (output) /<br>SS1# (input)                                     | P31        | 0       | Ö       |
|                          | RXD5 (input) /                                                       | PA3        | 0       | 0       |
|                          | SMISO5 (input/output) / SSCL5 (input/output) /                       | PC2        | O*2     | 0       |
|                          | IRRXD5 (input)                                                       |            |         |         |
|                          | TXD5 (output) /                                                      | PA4        | O*3     | 0       |
|                          | SMOSI5 (input/output) /<br>SSDA5 (input/output) /<br>IRTXD5 (output) | PC3        | 0       | 0       |
|                          | SCK5 (input/output)                                                  | PA1        | 0       | 0       |
|                          | SONS (input/output)                                                  | PC4        | 0       | 0       |
|                          | CTS5# (input) /<br>RTS5# (output) /<br>SS5# (input)                  | PA6        | 0       | 0       |
|                          | RXD6 (input) /                                                       | P27        | 0       | X       |
|                          | SMISO6 (input/output) / SSCL6 (input/output)                         | PB0        | 0       | O*1     |
|                          | TXD6 (output) /                                                      | P26        | 0       | ×       |
|                          | SMOSI6 (input/output) /                                              | PB1        | 0       | O*1     |
|                          | SSDA6 (input/output)                                                 | P32        | 0       | O*1     |
|                          | SCK6 (input/output)                                                  | PB3        | 0       | O*1     |
|                          | CTS6# (input) / RTS6# (output) / SS6# (input)                        | P32        | 0       | ×       |
|                          | RXD8 (input) / SMISO8 (input/output) / SSCL8 (input/output)          | PC6        | 0       | O*1     |
|                          | TXD8 (output) / SMOSI8 (input/output) / SSDA8 (input/output)         | PC7        | 0       | O*1     |
|                          | SCK8 (input/output)                                                  | PC5        | 0       | O*1     |

| Module/                        |                          | Port       | RX113  | RX140  |
|--------------------------------|--------------------------|------------|--------|--------|
| Function                       | Pin Function             | Allocation | 64-Pin | 64-Pin |
| Serial                         | CTS8# (input) /          | PC4        | 04-1   | O*1    |
| communications                 | RTS8# (output) /         | 1 0 4      |        |        |
| interface                      | SS8# (input)             |            |        |        |
|                                | RXD9 (input) /           | PB6        | 0      | O*1    |
|                                | SMISO9 (input/output) /  | PE4        | 0      | X      |
|                                | SSCL9 (input/output)     |            |        |        |
|                                | TXD9 (output) /          | PB7        | 0      | O*1    |
|                                | SMOSI9 (input/output) /  | PE5        | O      | X      |
|                                | SSDA9 (input/output)     |            |        |        |
|                                | SCK9 (input/output)      | PB5        | 0      | O*1    |
|                                |                          | PE3        | 0      | X      |
|                                | CTS9# (input) /          | PB4        | X      | O*1    |
|                                | RTS9# (output) /         | PE0        | 0      | X      |
|                                | SS9# (input)             |            |        |        |
|                                | RXD12 (input) /          | PE2        | 0      | 0      |
|                                | SMISO12 (input/output) / | P17        | 0      | X      |
|                                | SSCL12 (input/output) /  |            |        |        |
|                                | RXDX12 (input)           |            |        |        |
|                                | TXD12 (output) /         | PE1        | 0      | 0      |
|                                | SMOSI12 (input/output) / | P14        | O*3    | X      |
|                                | SSDA12 (input/output) /  |            |        |        |
|                                | TXDX12 (output) /        |            |        |        |
|                                | SIOX12 (input/output)    |            |        |        |
|                                | SCK12 (input/output)     | PE0        | 0      | 0      |
|                                |                          | P27        | O      | X      |
|                                | CTS12# (input) /         | PE3        | 0      | 0      |
|                                | RTS12# (output) /        |            |        |        |
|                                | SS12# (input)            |            |        |        |
| I <sup>2</sup> C bus interface | SCL0 (input/output)      | P16        | 0      | 0      |
|                                |                          | PB0        | 0      | X      |
|                                | SDA0 (input/output)      | P17        | 0      | 0      |
|                                |                          | PA6        | 0      | X      |
| Serial peripheral              | RSPCKA (input/output)    | P15        | Ō      | X      |
| interface                      |                          | PB0        | 0      | 0      |
|                                |                          | PC5        | 0      | 0      |
|                                |                          | PE3        | 0      | X      |
|                                | MOSIA (input/output)     | P16        | 0      | 0      |
|                                |                          | PA6        | 0      | 0      |
|                                |                          | PE4        | 0      | X      |
|                                |                          | PC6        | 0      | 0      |
|                                | MISOA (input/output)     | P17        | 0      | 0      |
|                                |                          | PC7        | 0      | 0      |
|                                |                          | PA3        | 0      | X      |
|                                |                          | PE5        | 0      | X      |
|                                | SSLA0 (input/output)     | P14        | 0      | X      |
|                                |                          | PA4        | Ō      | 0      |
|                                |                          | PC4        | Ō      | 0      |
|                                | SSLA1 (output)           | PA0        | Ō      | 0      |
|                                | SSLA2 (output)           | PA1        | Ō      | 0      |
|                                | SSLA3 (output)           | PC2        | 0      | 0      |

| Madulal             |                      | Dowt               | RX113   | RX140    |
|---------------------|----------------------|--------------------|---------|----------|
| Module/<br>Function | Pin Function         | Port<br>Allocation | 64-Pin  | 64-Pin   |
| USB 2.0             | USB0_EXICEN (output) | PC6                | 04-FIII | 04-F III |
| host/function       | USB0_VBUSEN (output) | P16                | 0       |          |
| module              | OOBO_VBOOLN (output) | PC4                | 0       |          |
|                     |                      | P26                | 0       |          |
|                     | USB0_OVRCURA         | P14                | 0       |          |
|                     | (input)              | PB3                | 0       |          |
|                     | USB0_OVRCURB         | P16                | Ö       |          |
|                     | (input)              | PC7                | O       |          |
|                     | USB0 ID (input)      | PC5                | 0       |          |
|                     | USB0_VBUS (input)    | P16                | 0       |          |
|                     |                      | PC4                | O       |          |
| Realtime clock      | RTCOUT (output)      | P16                | O       | 0        |
|                     |                      | P32                | Ō       | 0        |
|                     | RTCOUT (output)      | PB0                | 0       | X        |
|                     |                      | PA1                | 0       | X        |
| 12-bit A/D          | AN000 (input)        | P40                | 0       | 0        |
| converter           | AN001 (input)        | P41                | 0       | 0        |
|                     | AN002 (input)        | P42                | 0       | 0        |
|                     | AN003 (input)        | P43                | X       | 0        |
|                     | AN004 (input)        | P44                | X       | O        |
|                     | AN005 (input)        | P45                | X       | O        |
|                     | AN006 (input)        | P46                | X       | 0        |
|                     | AN007 (input)        | P47                | ×       | 0        |
|                     | AN008 (input)        | PE0                | 0       |          |
|                     | AN009 (input)        | PE1                | 0       |          |
|                     | AN010 (input)        | PE2                | 0       |          |
|                     | AN011 (input)        | PE3                | 0       |          |
|                     | AN012 (input)        | PE4                | 0       |          |
|                     | AN013 (input)        | PE5                | 0       |          |
|                     | AN014 (input)        | PE6                | 0       |          |
|                     | AN015 (input)        | PE7                | 0       |          |
|                     | VREFH0 (input)       | PJ6                | 0       |          |
|                     | VREFL0 (input)       | PJ7                | 0       |          |
|                     | ADTRG0# (input)      | P16                | 0       | 0        |
|                     |                      | P27                | 0       | ×        |
|                     |                      | PB0                | 0       | ×        |
|                     | AN016 (input)        | PE0                |         | 0        |
|                     | AN017 (input)        | PE1                |         | 0        |
|                     | AN018 (input)        | PE2                |         | 0        |
|                     | AN019 (input)        | PE3                |         | 0        |
|                     | AN020 (input)        | PE4                |         | 0        |
|                     | AN021 (input)        | PE5                |         | 0        |
| 12-bit D/A          | DA0 (output)         | PJ0                | 0       | X        |
| converter           |                      | P03                | ×       | 0        |
| D/A comparator      | DA1 (output)         | PJ2                | 0       | X        |
|                     |                      | P05                | ×       | 0        |
| 12-bit D/A          | VREFH                | P41                | 0       |          |
| converter           | VREFL                | P42                | 0       |          |

|                   | T                       | T          | DV440  | D)////0 |
|-------------------|-------------------------|------------|--------|---------|
| Module/           |                         | Port       | RX113  | RX140   |
| Function          | Pin Function            | Allocation | 64-Pin | 64-Pin  |
| Clock             | CLKOUT (output)         | P15        | 0      | X       |
|                   |                         | PC4        | 0      | X       |
|                   |                         | PE3        | ×      | 0       |
|                   |                         | PE4        | ×      | 0       |
| Clock frequency   | CACREF (input)          | P27        | 0      | ×       |
| accuracy          |                         | PA0        | 0      | 0       |
| measurement       |                         | PC7        | 0      | 0       |
| circuit           |                         | P15        | 0      | ×       |
|                   |                         | PH0        | ×      | 0       |
| Voltage detection | CMPA2 (input)           | P27        | 0      | ×       |
| circuit           |                         | PE4        | ×      | 0       |
| Comparator B      | CMPB0 (input)           | PE1        | 0      | 0       |
|                   | CVREFB0 (input)         | PE2        | 0      | 0       |
|                   | CMPOB0 (output)         | PE7        | 0      | ×       |
|                   |                         | PE5        | ×      | 0       |
|                   | CMPB1 (input)           | PA3        | 0      | 0       |
|                   | CVREFB1 (input)         | PA4        | 0      | 0       |
|                   | CMPOB1 (output)         | PE5        | 0      | ×       |
|                   | , , ,                   | PB1        | ×      | 0       |
| Serial sound      | SSISCK0 (input/output)  | PB5        | 0      |         |
| interface         | Colocito (input cutput) | PE0        | 0      |         |
|                   | SSIWS0 (input/output)   | PB1        | 0      |         |
|                   |                         | PE4        | 0      |         |
|                   | SSIRXD0 (input)         | PB6        | O      |         |
|                   |                         | PE2        | O      |         |
|                   | SSITXD0 (input)         | PB7        | 0      |         |
|                   | COLLINE (III part)      | PE1        | 0      |         |
|                   | AUDIO_MCLK (input)      | PB3        | 0      |         |
|                   | /toblo_mozit (mpat)     | PE3        | 0      |         |
| LCD controller/   | COM0 (output)           | PC5        | 0      |         |
| driver            | COM1 (output)           | PC4        | 0      |         |
|                   | COM2 (output)           | PC3        | 0      |         |
|                   | COM3 (output)           | PC2        | 0      |         |
|                   | SEG11 /COM4 (output)    | PB7        | 0      |         |
|                   | SEG12 /COM5 (output)    | PB6        | 0      |         |
|                   | SEG12 /COM5 (output)    | PB5        | 0      |         |
|                   | SEG15 /COM7 (output)    | PB3        | 0      |         |
|                   | SEG17 (output)          | PB1        | 0      |         |
|                   | · · · · ·               |            | 0      |         |
|                   | SEG20 (output)          | PA4        |        |         |
|                   | SEG21 (output)          | PA3        | 0      |         |
|                   | SEG23 (output)          | PA1        | 0      |         |
|                   | SEG24 (output)          | PA0        | 0      |         |
|                   | SEG27 (output)          | PE5        | 0      |         |
|                   | SEG28 (output)          | PE4        | 0      |         |
|                   | SEG29 (output)          | PE3        | 0      |         |
|                   | SEG30 (output)          | PE2        | 0      |         |
|                   | SEG31 (output)          | PE1        | 0      |         |
|                   | SEG32 (output)          | PE0        | 0      |         |
|                   | SEG33 (output)          | PE7        | 0      |         |
|                   | SEG34 (output)          | PE6        | 0      |         |

| BAll - /                      |                                       | D4         | RX113           | RX140  |
|-------------------------------|---------------------------------------|------------|-----------------|--------|
| Module/                       | Din Function                          | Port       |                 |        |
| Function                      | Pin Function                          | Allocation | 64-Pin          | 64-Pin |
| LCD controller/<br>driver     | SEG37 (output)                        | PD2        | 0               |        |
| unvei                         | SEG38 (output)                        | PD1        | 0               |        |
|                               | SEG39 (output)                        | PD0        | 0               |        |
|                               | CAPH (output)                         | P30        | 0               |        |
|                               | CAPL (output) VL1 (input/output)      | P31        | 0               |        |
|                               | VL1 (input/output) VL2 (input/output) | P55<br>P54 | 0               |        |
|                               | \                                     | PC7        | 0               |        |
|                               | VL3 (input/output)                    |            | 0               |        |
| Connecitive to ush            | VL4 (input/output)                    | PC6        | X*5             |        |
| Capacitive touch sensing unit | TS0 (output)                          | P32        |                 | 0      |
| Sensing unit                  | TS1 (output)                          | P31        | X*5             | 0      |
|                               | TS2 (output)                          | P30        | X*5             | 0      |
|                               | TS3 (output)                          | P27        | X*5             | 0      |
|                               | TS4 (output)                          | P26        | X*5             | 0      |
|                               | TS5 (output)                          | P15        | X*5             | O*1    |
|                               | TS6 (output)                          | P14        | X*5             | O*1    |
|                               | TS7 (output)                          | PH3        | X* <sup>5</sup> | O*1    |
|                               | TS8 (output)                          | PH2        | X*5             | O*1    |
|                               | TS9 (output)                          | PH1        | X*5             | O*1    |
|                               | TS10 (output)                         | PH0        | X*5             | O*1    |
|                               | TS11 (output)                         | P55        | X*5             | O*1    |
|                               | TSCAP (input/output)                  | PC4        | X*5             | 0      |
|                               | TS12 (output)                         | P54        |                 | O*1    |
|                               | TS13 (output)                         | PC7        |                 | 0      |
|                               | TS14 (output)                         | PC6        |                 | O      |
|                               | TS15 (output)                         | PC5        |                 | 0      |
|                               | TS16 (output)                         | PC3        |                 | O*1    |
|                               | TS17 (output)                         | PC2        |                 | O*1    |
|                               | TS18 (output)                         | PB7        |                 | O*1    |
|                               | TS19 (output)                         | PB6        |                 | O*1    |
|                               | TS20 (output)                         | PB5        |                 | O*1    |
|                               | TS22 (output)                         | PB3        |                 | O*1    |
|                               | TS24 (output)                         | PB1        |                 | O*1    |
|                               | TS25 (output)                         | PB0        |                 | 0      |
|                               | TS26 (output)                         | PA6        |                 | O*1    |
|                               | TS28 (output)                         | PA4        |                 | 0      |
|                               | TS29 (output)                         | PA3        |                 | 0      |
|                               | TS31 (output)                         | PA1        |                 | 0      |
|                               | TS32 (output)                         | PA0        |                 | O*1    |
|                               | TS32 (output)                         | PE4        |                 | 0      |
|                               |                                       | PE3        |                 | 0      |
|                               | TS34 (output) TS35 (output)           | PE3        |                 | 0      |
| Low power times               |                                       |            |                 | 0      |
| Low-power timer               | LPTO (output)                         | P26        |                 | 0      |
|                               |                                       | PB3<br>PC7 |                 | 0      |
|                               |                                       | PC/        |                 | V      |

| Module/    |                | Port       | RX113  | RX140  |
|------------|----------------|------------|--------|--------|
| Function   | Pin Function   | Allocation | 64-Pin | 64-Pin |
| CAN module | CTXD0 (output) | P14        |        | O*1    |
|            |                | P54        |        | O*1    |
|            | CRXD0 (input)  | P15        |        | O*1    |
|            |                | P55        |        | O*1    |

Notes: 1. This function is not implemented on RX140 Group products with ROM capacity of 64 KB.

- 2. The IRRXD5 function is not implemented on RX113 Group products.
- 3. The IRTXD5 function is not implemented on RX140 Group products.
- 4. The SIOX12 function is not implemented on RX140 Group products.
- 5. This function is available only on 100-pin products.

Table 2.32 Comparison of P0n Pin Function Control Register (P0nPFS)

| Register | Bit       | RX113 (n = 2, 4, 7)                                         | RX140 (n = 3, 5, 7)               |
|----------|-----------|-------------------------------------------------------------|-----------------------------------|
| P02PFS   |           | P02 pin function control register                           | _                                 |
| P03PFS   |           | _                                                           | P03 pin function control register |
| P04PFS   |           | P04 pin function control register                           | _                                 |
| P07PFS   | PSEL[4:0] | Pin function select bits                                    | Pin function select bits          |
|          |           | 01001b: ADTRG0#<br>01010b: TXD6/SMOSI6/SSDA6<br>11001b: TS0 | 01001b: ADTRG0#                   |
| P0nPFS   | ASEL      | —                                                           | Analog function select bit        |

Table 2.33 Comparison of P1n Pin Function Control Register (P1nPFS)

| Register | Bit       | RX113 (n = 0 to 7)                                                                                                                                                  | RX140 (n = 2 to 7)                                                                                                                               |
|----------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| P10PFS   |           | P10 pin function control register                                                                                                                                   | _                                                                                                                                                |
| P11PFS   |           | P11 pin function control register                                                                                                                                   | _                                                                                                                                                |
| P12PFS   | PSEL[4:0] | Pin function select bits                                                                                                                                            | Pin function select bits                                                                                                                         |
|          |           | 00000b: Hi-Z                                                                                                                                                        | 00000b: Hi-Z                                                                                                                                     |
|          |           | 00101b: TMCI1                                                                                                                                                       | 00101b: TMCI1                                                                                                                                    |
|          |           | 01011b: SCK0                                                                                                                                                        |                                                                                                                                                  |
|          |           | 01100b: SCK12<br>11000b: SEG01                                                                                                                                      | 01111b: SCL                                                                                                                                      |
| P13PFS   | PSEL[4:0] | Pin function select bits                                                                                                                                            | Pin function select bits                                                                                                                         |
|          |           | 00000b: Hi-Z<br>00001b: MTIOC0B<br>00101b: TMO3<br>01011b: CTS0#/RTS0#/SS0#                                                                                         | 00000b: Hi-Z<br>00001b: MTIOC0B<br>00101b: TMO3                                                                                                  |
|          |           | 01100b: CTS12#/RTS12#/SS12#<br>11000b: SEG00                                                                                                                        | 01111b: SDA                                                                                                                                      |
| P14PFS   | PSEL[4:0] | Pin function select bits                                                                                                                                            | Pin function select bits                                                                                                                         |
|          |           | 00000b: Hi-Z<br>00001b: MTIOC3A<br>00010b: MTCLKA<br>00011b: MTIOC0A<br>00101b: TMRI2<br>01011b: CTS1#/RTS1#/SS1#<br>01100b: TXD12/SMOSI12/SSDA12/<br>TXDX12/SIOX12 | 00000b: Hi-Z<br>00001b: MTIOC3A<br>00010b: MTCLKA<br>00101b: TMRI2<br>01011b: CTS1#/RTS1#/SS1#<br>01100b: TXD12/SMOSI12/SSDA12/<br>TXDX12/SIOX12 |
|          |           | 01101b: SSLA0<br>10011b: USB0_OVRCURA                                                                                                                               | 11001b: TS6<br>11100b: CTXD0                                                                                                                     |

| Register | Bit       | RX113 (n = 0 to 7)                                         | RX140 (n = 2 to 7)                                   |
|----------|-----------|------------------------------------------------------------|------------------------------------------------------|
| P15PFS   | PSEL[4:0] | Pin function select bits                                   | Pin function select bits                             |
|          |           |                                                            |                                                      |
|          |           | 00000b: Hi-Z                                               | 00000b: Hi-Z                                         |
|          |           | 00001b: MTIOC0B                                            | 00001b: MTIOC0B                                      |
|          |           | 00010b: MTCLKB                                             | 00010b: MTCLKB                                       |
|          |           | 00101b: TMCl2                                              | 00101b: TMCl2                                        |
|          |           | 00111b: CACREF                                             |                                                      |
|          |           | 01001b: CLKOUT                                             |                                                      |
|          |           | 01010b: RXD1/SMISO1/SSCL1                                  | 01010b: RXD1/SMISO1/SSCL1                            |
|          |           | 01101b: RSPCKA                                             |                                                      |
|          |           |                                                            | 11001b: TS5                                          |
|          |           |                                                            | 11100b: CRXD0                                        |
| P16PFS   | PSEL[4:0] | Pin function select bits                                   | Pin function select bits                             |
|          |           |                                                            |                                                      |
|          |           | 00000b: Hi-Z                                               | 00000b: Hi-Z                                         |
|          |           | 00001b: MTIOC3C                                            | 00001b: MTIOC3C                                      |
|          |           | 00010b: MTIOC3D                                            | 00010b: MTIOC3D                                      |
|          |           | 00101b: TMO2                                               | 00101b: TMO2                                         |
|          |           | 00111b: RTCOUT                                             | 00111b: RTCOUT                                       |
|          |           | 01001b: ADTRG0#                                            | 01001b: ADTRG0#                                      |
|          |           | 01010b: TXD1/SMOSI1/SSDA1                                  | 01010b: TXD1/SMOSI1/SSDA1                            |
|          |           | 01101b: MOSIA                                              | 01101b: MOSIA                                        |
|          |           | 01111b: SCL0                                               | 01111b: SCL                                          |
|          |           | 10001b: USB0_VBUSEN                                        |                                                      |
|          |           | 10010b: USB0_VBUS                                          |                                                      |
|          |           | 10011b: USB0_OVRCURB                                       |                                                      |
| P17PFS   | PSEL[4:0] | Pin function select bits                                   | Pin function select bits                             |
|          |           |                                                            |                                                      |
|          |           | 00000b: Hi-Z                                               | 00000b: Hi-Z                                         |
|          |           | 00001b: MTIOC3A                                            | 00001b: MTIOC3A                                      |
|          |           | 00010b: MTIOC3B                                            | 00010b: MTIOC3B                                      |
|          |           | 00011b: MTIOC0C                                            |                                                      |
|          |           | 00101b: TMO1                                               | 00101b: TMO1                                         |
|          |           | 00111b: POE8#                                              | 00111b: POE8#                                        |
|          |           | 01010b: SCK1                                               | 01010b: SCK1                                         |
|          |           | 01100b: RXD12/SMISO12/SSCL12/<br>RXDX12                    |                                                      |
|          |           | 01101b: MISOA                                              | 01101b: MISOA                                        |
|          |           | 01111b: SDA0                                               | 01111b: SDA0                                         |
| P1nPFS   | ISEL      | Interrupt input function select bit                        | Interrupt input function select bit                  |
|          |           | 0: Not used as IRQn input pin                              | 0: Not used as IRQn input pin                        |
|          |           | 1: Used as IRQn input pin                                  | 1: Used as IRQn input pin                            |
|          |           | P10: IRQ6 (100-pin)                                        | 1. Οθεά αθ πλαπτιιράι μπ                             |
|          |           | P11: IRQ7 (100-pin)                                        |                                                      |
|          |           | P12: IRQ2 (100-pin)                                        | P12: IRQ2 (80-pin)                                   |
|          |           | P13: IRQ2 (100-pin)                                        | P13: IRQ3 (80-pin)                                   |
|          |           | P14: IRQ4 (100-pin, 64-pin)                                | P14: IRQ4 (80/64/48-pin)                             |
|          |           | P14. IRQ4 (100-pin, 64-pin)<br>P15: IRQ5 (100-pin, 64-pin) | P14. IRQ4 (80/64/48-pin)<br>P15: IRQ5 (80/64/48-pin) |
|          |           | P16: IRQ6 (100-pin, 64-pin)                                | P16: IRQ6 (80/64/48/32-pin)                          |
|          |           | P17: IRQ6 (100-pin, 64-pin)                                | P17: IRQ7 (80/64/48/32-pin)                          |
|          |           | Γ 17. INQ1 (100-μΠ, 04-μΠ)                                 | FII. INQI (00/04/40/32-PIII)                         |

Table 2.34 Comparison of P2n Pin Function Control Register (P2nPFS)

| P20PFS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Register | Bit          | RX113 (n = 0 to 7)         | RX140 (n = 0, 1, 6, 7)       |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------|----------------------------|------------------------------|
| Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | P20PFS   | PSEL[4:0]    | Pin function select bits   | Pin function select bits     |
| Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |          |              |                            |                              |
| P21PFS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |          |              | 00000b: Hi-Z               |                              |
| P21PFS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |          |              |                            |                              |
| P21PFS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |          |              | 00101b: TMRI0              | 00101b: TMRI0                |
| P21PFS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |          |              | 01010b: TXD0/SMOSI0/SSDA0  |                              |
| 00000b: Hi-Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |          |              |                            |                              |
| 00001b: MTIOC1B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | P21PFS   | PSEL[4:0]    | Pin function select bits   | Pin function select bits     |
| 00001b: MTIOC1B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |          |              |                            |                              |
| D0101b: TMCI0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |          |              |                            |                              |
| P22PFS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |          |              |                            |                              |
| 11001b: TS8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |          |              |                            | 00101b: TMCI0                |
| P22PFS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |          |              |                            |                              |
| P23PFS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | DOODEC   |              |                            |                              |
| P24PFS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |          | _            |                            |                              |
| P25PFS         —         P25 pin function control register         —           P26PFS         PSEL[4:0]         Pin function select bits         Pin function select bits           00000b: Hi-Z         00000b: Hi-Z         00000b: Hi-Z           00101b: TMO1         00101b: TMO1         00101b: TMO1           01100b: TXDI/SMOSI1/SSDA1         01010b: TXDI/SMOSI1/SSDA1           01100b: TXD6/SMOSI6/SSDA6         10011b: USB0_VBUSEN           11001b: TSCAP         11001b: TS4           11001b: TSCAP         11001b: TS4           11011b: LPTO         Pin function select bits           00000b: Hi-Z         00000b: Hi-Z           00001b: MTIOC2B         00001b: MTIOC2B           00101b: TMCl3         00101b: TMCl3           00101b: ADTRG0#         01010b: SCK1           01010b: SCK1         01010b: SCK1           01100b: SCK12         11001b: TS3           11001b: TS3         11001b: TS3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |          | <del>-</del> |                            |                              |
| P26PFS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |          | <del></del>  |                            | <del>-</del>                 |
| 00000b: Hi-Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |          | —<br>—       |                            | — Die franctiere enlant hite |
| 00001b: MTIOC2A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | P26PFS   | PSEL[4:0]    | Pin function select bits   | Pin function select bits     |
| 00001b: MTIOC2A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |          |              | 00000h: Hi 7               | 00000h: Hi 7                 |
| 00101b: TMO1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |          |              |                            |                              |
| 01010b: TXD1/SMOSI1/SSDA1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |          |              |                            |                              |
| 01100b: TXD6/SMOSI6/SSDA6   10011b: USB0_VBUSEN   11001b: TSCAP   11001b: TS4   11011b: LPTO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |          |              |                            |                              |
| 10011b: USB0_VBUSEN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |          |              |                            | 01010B. TAB I/OMOGN/OGBAT    |
| 11001b: TSCAP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |          |              |                            |                              |
| P27PFS   PSEL[4:0]   Pin function select bits   Pin function select bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |          |              | _                          | 11001b: TS4                  |
| P27PFS         PSEL[4:0]         Pin function select bits         Pin function select bits           00000b: Hi-Z<br>00001b: MTIOC2B<br>00101b: TMCl3<br>00101b: TMCl3<br>00111b: CACREF<br>01001b: ADTRG0#<br>01010b: SCK1<br>01011b: RXD6/SMISO6/SSCL6<br>01100b: SCK12<br>11001b: TS10         01010b: SCK1<br>11001b: TS3           P2nPFS         ISEL         Interrupt input function select bit         —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |          |              | 110015.10074               |                              |
| 00000b: Hi-Z 00001b: MTIOC2B 00101b: TMCl3 00111b: CACREF 01001b: ADTRG0# 01010b: SCK1 01011b: RXD6/SMISO6/SSCL6 01100b: SCK12 11001b: TS10  P2nPFS ISEL Interrupt input function select bit  00000b: Hi-Z 00001b: MTIOC2B 00101b: TMCl3 01010b: T | P27PFS   | PSEL[4:0]    | Pin function select bits   |                              |
| 00001b: MTIOC2B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |          |              |                            |                              |
| 00101b: TMCI3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |          |              | 00000b: Hi-Z               | 00000b: Hi-Z                 |
| 00111b: CACREF   01001b: ADTRG0#   01010b: SCK1   01010b: SCK1   01011b: RXD6/SMISO6/SSCL6   01100b: SCK12   11001b: TS10   11001b: TS3     P2nPFS   ISEL   Interrupt input function select bit   —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |          |              | 00001b: MTIOC2B            | 00001b: MTIOC2B              |
| 01001b: ADTRG0# 01010b: SCK1 01011b: RXD6/SMISO6/SSCL6 01100b: SCK12 11001b: TS10  P2nPFS ISEL Interrupt input function select bit —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |          |              | 00101b: TMCl3              | 00101b: TMCl3                |
| 01010b: SCK1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |          |              | 00111b: CACREF             |                              |
| 01011b: RXD6/SMISO6/SSCL6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |          |              | 01001b: ADTRG0#            |                              |
| 01100b: SCK12         11001b: TS10           11001b: TS3         11001b: TS3           P2nPFS         ISEL           Interrupt input function select bit         —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |          |              | 01010b: SCK1               | 01010b: SCK1                 |
| 11001b: TS10   11001b: TS3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |          |              | 01011b: RXD6/SMISO6/SSCL6  |                              |
| P2nPFS ISEL Interrupt input function select bit —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |          |              | 01100b: SCK12              |                              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |          |              |                            | 11001b: TS3                  |
| ASEL Analog function select bit —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | P2nPFS   |              |                            |                              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |          | ASEL         | Analog function select bit | _                            |

Table 2.35 Comparison of P3n Pin Function Control Register (P3nPFS)

| Register | Bit       | RX113 (n = 0 to 2)                        | RX140 (n = 0 to 2, 4, 6, 7)         |
|----------|-----------|-------------------------------------------|-------------------------------------|
| P30PFS   | PSEL[4:0] | Pin function select bits                  | Pin function select bits            |
|          |           |                                           |                                     |
|          |           | 00000b: Hi-Z                              | 00000b: Hi-Z                        |
|          |           | 00001b: MTIOC4B                           | 00001b: MTIOC4B                     |
|          |           | 00101b: TMRI3                             | 00101b: TMRI3                       |
|          |           | 00111b: POE8#                             | 00111b: POE8#                       |
|          |           | 01010b: RXD1/SMISO1/SSCL1<br>11000b: CAPH | 01010b: RXD1/SMISO1/SSCL1           |
|          |           | 110005. 0/4111                            | 11001b: TS2                         |
| P31PFS   | PSEL[4:0] | Pin function select bits                  | Pin function select bits            |
|          |           | 00000b: Hi-Z                              | 00000b: Hi-Z                        |
|          |           | 00001b: MTIOC4D                           | 00001b: MTIOC4D                     |
|          |           | 00101b: TMCI2                             | 00101b: TMCl2                       |
|          |           | 01011b: CTS1#/RTS1#/SS1#<br>11000b: CAPL  | 01011b: CTS1#/RTS1#/SS1#            |
|          |           |                                           | 11001b: TS1                         |
| P32PFS   | PSEL[4:0] | Pin function select bits                  | Pin function select bits            |
|          |           | 00000b: Hi-Z                              | 00000b: Hi-Z                        |
|          |           | 00001b: MTIOC0C                           | 00001b: MTIOC0C                     |
|          |           | 00101b: TMO3                              | 00101b: TMO3                        |
|          |           | 00111b: RTCOUT                            | 00111b: RTCOUT                      |
|          |           | 01011b: TXD6/SMOSI6/SSDA6                 | 01011b: TXD6/SMOSI6/SSDA6           |
|          |           | 01100b: CTS6#/RTS6#/SS6#                  |                                     |
|          |           | 11001b: TS11                              | 11001b: TS0                         |
| P34PFS   | <u> </u>  | _                                         | P34 pin function control register   |
| P36PFS   | _         | _                                         | P36 pin function control register   |
| P37PFS   | _         | _                                         | P37 pin function control register   |
| P3nPFS   | ISEL      | Interrupt input function select bit       | Interrupt input function select bit |
|          |           | 0: Not used as IRQn input pin             | 0: Not used as IRQn input pin       |
|          |           | 1: Used as IRQn input pin                 | 1: Used as IRQn input pin           |
|          |           | P30: IRQ0 (100-pin, 64-pin)               | P30: IRQ0 (80/64/48/32-pin)         |
|          |           | P31: IRQ1 (100-pin, 64-pin)               | P31: IRQ1 (80/64/48/32-pin)         |
|          |           | P32: IRQ2 (100-pin, 64-pin)               | P32: IRQ2 (80/64-pin)               |
|          |           |                                           | P34: IRQ4 (80-pin)                  |
|          |           |                                           | P36: IRQ2 (80/64/48/32-pin)         |
|          |           |                                           | P37: IRQ4 (80/64/48-pin)            |

Table 2.36 Comparison of P4n Pin Function Control Register (P4nPFS)

| Register | Bit  | RX113 (n = 0 to 4, 6)               | RX140 (n = 0 to 7)                  |
|----------|------|-------------------------------------|-------------------------------------|
| P4nPFS   | ASEL | Analog function select bit          | Analog function select bit          |
|          |      |                                     |                                     |
|          |      | 0: Used as other than as analog pin | 0: Used as other than as analog pin |
|          |      | 1: Used as analog pin               | 1: Used as analog pin               |
|          |      | P40: AN000 (100-pin, 64-pin)        | P40: AN000 (80/64/48/32-pin)        |
|          |      | P41: AN001/VREFH (100-pin, 64-pin)  | P41: AN001 (80/64/48/32-pin)        |
|          |      | P42: AN002/VREFL (100-pin, 64-pin)  | P42: AN002 (80/64/48/32-pin)        |
|          |      | P43: AN003 (100-pin)                | P43: AN003 (80/64-pin)              |
|          |      | P44: AN004 (100-pin)                | P44: AN004 (80/64-pin)              |
|          |      |                                     | P45: AN005 (80/64/48-pin)           |
|          |      | P46: AN006 (100-pin)                | P46: AN006 (80/64/48-pin)           |
|          |      |                                     | P47: AN007 (80/64/48-pin)           |

Table 2.37 Comparison of P5n Pin Function Control Register (P5nPFS)

| Register | Bit       | RX113 (n = 0 to 6)                  | RX140 (n = 4, 5)         |
|----------|-----------|-------------------------------------|--------------------------|
| P50PFS   |           | P50 pin function control register   | _                        |
| P51PFS   |           | P51 pin function control register   | _                        |
| P52PFS   |           | P52 pin function control register   | _                        |
| P53PFS   |           | P53 pin function control register   | _                        |
| P54PFS   | PSEL[4:0] | Pin function select bits            | Pin function select bits |
|          |           | 00000b: Hi-Z                        | 00000b: Hi-Z             |
|          |           | 00001b: MTIOC4B                     | 00001b: MTIOC4B          |
|          |           | 00101b: TMCI1                       | 00101b: TMCI1            |
|          |           | 11000b: VL2                         |                          |
|          |           |                                     | 11001b: TS12             |
|          |           |                                     | 11100b: CTXD0            |
| P55PFS   | PSEL[4:0] | Pin function select bits            | Pin function select bits |
|          |           | 00000b: Hi-Z                        | 00000b: Hi-Z             |
|          |           | 00001b: MTIOC4D                     | 00001b: MTIOC4D          |
|          |           |                                     | 00010b: MTIOC4A          |
|          |           | 00101b: TMO3                        | 00101b: TMO3             |
|          |           | 11000b: VL1                         |                          |
|          |           |                                     | 11001b: TS11             |
|          |           |                                     | 11100b: CRTXT0           |
| P56PFS   |           | P56 pin function control register   | _                        |
| P5nPFS   | ISEL      | Interrupt input function select bit | _                        |

Table 2.38 Comparison of P9n Pin Function Control Register (PAnPFS)

| Register | Bit | RX113 (n = 0 to 2)                | RX140 |
|----------|-----|-----------------------------------|-------|
| PA9nPFS  |     | P9n pin function control register | _     |

Table 2.39 Comparison of PAn Pin Function Control Register (PAnPFS)

| Register | Bit        | RX113 (n = 0 to 7)                   | RX140 (n = 0 to 6)         |
|----------|------------|--------------------------------------|----------------------------|
| PA0PFS   | PSEL[4:0]  | Pin function select bits             | Pin function select bits   |
|          |            |                                      |                            |
|          |            | 00000b: Hi-Z                         | 00000b: Hi-Z               |
|          |            | 00001b: MTIOC4A                      | 00001b: MTIOC4A            |
|          |            | 00111b: CACREF                       | 00111b: CACREF             |
|          |            | 01101b: SSLA1                        | 01101b: SSLA1              |
|          |            | 11000b: SEG24                        |                            |
|          |            |                                      | 11001b: TS32               |
| PA1PFS   | PSEL[4:0]  | Pin function select bits             | Pin function select bits   |
|          |            |                                      |                            |
|          |            | 00000b: Hi-Z                         | 00000b: Hi-Z               |
|          |            | 00001b: MTIOC0B                      | 00001b: MTIOC0B            |
|          |            | 00010b: MTCLKC                       | 00010b: MTCLKC             |
|          |            |                                      | 00011b: MTIOC3B            |
|          |            | 00111b: RTCOUT                       |                            |
|          |            | 01010b: SCK5                         | 01010b: SCK5               |
|          |            | 01101b: SSLA2                        | 01101b: SSLA2              |
|          |            | 11000b: SEG23                        | 440041 7004                |
| DAODEC   | DOEL [4:0] | Die frestier select bite             | 11001b: TS31               |
| PA2PFS   | PSEL[4:0]  | Pin function select bits             | Pin function select bits   |
|          |            | 00000b: Hi-Z                         | 00000b: Hi-Z               |
|          |            | 01010b: RXD5/SMISO5/SSCL5/           | 01010b: RXD5/SMISO5/SSCL5/ |
|          |            | IRRXD5                               | IRRXD5                     |
|          |            | 01101b: SSLA3                        | 01101b: SSLA3              |
|          |            | 11000b: SEG22                        |                            |
|          |            |                                      | 11001b: TS30               |
| PA3PFS   | PSEL[4:0]  | Pin function select bits             | Pin function select bits   |
|          |            |                                      |                            |
|          |            | 00000b: Hi-Z                         | 00000b: Hi-Z               |
|          |            | 00001b: MTIOC0D                      | 00001b: MTIOC0D            |
|          |            | 00010b: MTCLKD                       | 00010b: MTCLKD             |
|          |            | 00011b: MTIOC1B                      | 00011b: MTIOC4D            |
|          |            |                                      | 00100b: MTIC5V             |
|          |            | 00111b: POE0#                        |                            |
|          |            | 01010b: RXD5/SMISO5/SSCL5/<br>IRRXD5 | 01010b: RXD5/SMISO5/SSCL5  |
|          |            | 01101b: MISOA                        |                            |
|          |            | 11000b: SEG21                        |                            |
|          |            |                                      | 11001b: TS29               |

| Register | Bit       | RX113 (n = 0 to 7)                   | RX140 (n = 0 to 6)                  |
|----------|-----------|--------------------------------------|-------------------------------------|
| PA4PFS   | PSEL[4:0] | Pin function select bits             | Pin function select bits            |
|          |           |                                      |                                     |
|          |           | 00000b: Hi-Z                         | 00000b: Hi-Z                        |
|          |           | 00001b: MTIC5U                       | 00001b: MTIC5U                      |
|          |           | 00010b: MTCLKA                       | 00010b: MTCLKA                      |
|          |           | 00011b: MTIO2CB                      | 00011b: MTIOC4C                     |
|          |           | 00101b: TMRI0                        | 00101b: TMRI0                       |
|          |           | 01010b: TXD5/SMOSI5/SSDA5/<br>IRTXD5 | 01010b: TXD5/SMOSI5/SSDA5           |
|          |           | 01011b: CTS8#/RTS8#/SS8#             |                                     |
|          |           | 01101b: SSLA0                        | 01101b: SSLA0                       |
|          |           | 11000b: SEG20                        |                                     |
|          |           |                                      | 11001b: TS28                        |
| PA5PFS   | PSEL[4:0] | Pin function select bits             | Pin function select bits            |
|          |           | 00000b: Hi-Z                         | 00000b: Hi-Z                        |
|          |           | 01010b: SCK8                         |                                     |
|          |           | 11000b: SEG19                        |                                     |
|          |           |                                      | 01101b: SSLA0                       |
|          |           |                                      | 11001b: TS27                        |
| PA6PFS   | PSEL[4:0] | Pin function select bits             | Pin function select bits            |
|          |           | 00000b: Hi-Z                         | 00000b: Hi-Z                        |
|          |           | 00001b: MTIC5V                       | 00001b: MTIC5V                      |
|          |           | 00010b: MTCLKB                       | 00010b: MTCLKB                      |
|          |           | 00011b: MTIOC2A                      | 00011b: MTIOC3D                     |
|          |           | 00101b: TMCl3                        | 00101b: TMCI3                       |
|          |           | 00111b: POE2#                        | 00111b: POE2#                       |
|          |           | 01010b: RXD8/SMISO8/SSCL8            |                                     |
|          |           | 01011b: CTS5#/RTS5#/SS5#             | 01011b: CTS5#/RTS5#/SS5#            |
|          |           | 01101b: MOSIA                        | 01101b: MOSIA                       |
|          |           | 01111b: SDA0                         |                                     |
| DA7050   |           | DAZ-ii-fii-i                         | 11001b: TS26                        |
| PA7PFS   |           | PA7 pin function control register    |                                     |
| PAnPFS   | ISEL      | Interrupt input function select bit  | Interrupt input function select bit |
|          |           | 0: Not used as IRQn input pin        | 0: Not used as IRQn input pin       |
|          |           | 1: Used as IRQn input pin            | 1: Used as IRQn input pin           |
|          |           | PA3: IRQ6 (100-pin, 64-pin)          | PA3: IRQ6 (80/64/48/32-pin)         |
|          |           | PA4: IRQ5 (100-pin, 64-pin)          | PA4: IRQ5 (80/64/48/32-pin)         |
|          | 4051      | PA6: IRQ3 (100-pin, 64-pin)          |                                     |
|          | ASEL      | <u> </u>                             | Analog function select bit          |

Table 2.40 Comparison of PBn Pin Function Control Register (PBnPFS)

| Bit        | RX113 (n = 0 to 7)        | RX140 (n = 0 to 7)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PSEL[4:0]  | Pin function select bits  | Pin function select bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|            |                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|            | 00000b: Hi-Z              | 00000b: Hi-Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|            | 00001b: MTIC5W            | 00001b: MTIC5W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|            | 00010b: MTIOC0C           | 00010b: MTIOC3D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|            | 00111b: RTCOUT            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|            | 01001b: ADTRG0#           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|            | 01011b: RXD6/SMISO6/SSCL6 | 01011b: RXD6/SMISO6/SSCL6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|            |                           | 01101b: RSPCKA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|            | 01111b: SCL0              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|            |                           | 11001b: TS25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| PSEL[4:0]  | Pin function select bits  | Pin function select bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|            |                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|            |                           | 00000b: Hi-Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|            |                           | 00001b: MTIOC0C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|            |                           | 00010b: MTIOC4C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|            |                           | 00101b: TMCI0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|            | 01011b: TXD6/SMOSI6/SSDA6 | 01011b: TXD6/SMOSI6/SSDA6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|            |                           | 10000b: CMPOB1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|            |                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|            | 11000b: SEG17             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|            |                           | 11001b: TS24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| PSEL[4:0]  | Pin function select bits  | Pin function select bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|            |                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|            |                           | 00000b: Hi-Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|            | 01011b: CTS6#/RTS6#/SS6#  | 01011b: CTS6#/RTS6#/SS6#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|            | 440001 05040              | 10000b: CMPOB1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|            | 11000b: SEG16             | 44004b, T000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| DCEL [4:0] | Die frestier geleet hite  | 11001b: TS23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| PSEL[4:0]  | Pin function select bits  | Pin function select bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|            | 00000h; Hi 7              | 00000b: Hi-Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|            |                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|            |                           | 00001b: MTIOC0A<br>00010b: MTIOC4A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|            |                           | 000 TOD. IVITIOC4A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|            |                           | 00101b: TMO0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|            |                           | 00111b: POE3#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|            |                           | 01011b: SCK6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|            |                           | 010118.0010                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|            | <u> </u>                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|            | _                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|            |                           | 11001b: TS22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|            |                           | 11011b: LPTO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| PSEL[4·0]  | Pin function select bits  | Pin function select bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| []         | Groter Golds bits         | Idilation dollar bita                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|            | 00000b: Hi-Z              | 00000b: Hi-Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|            |                           | 01011b: CTS9#/RTS9#/SS9#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|            | 11000b: SEG14             | 31.21.21.23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|            |                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|            |                           | PSEL[4:0] Pin function select bits  00000b: Hi-Z 00001b: MTIC5W 00010b: MTIC5W 00010b: ADTRG0# 01011b: RXD6/SMISO6/SSCL6 01101b: RSPCKA 01111b: SCL0  PSEL[4:0] Pin function select bits  00000b: Hi-Z 00001b: MTIOC0C 00010b: MTIOC4C 00101b: TMCI0 01011b: TXD6/SMOSI6/SSDA6  10111b: SSIWS0 11000b: SEG17  PSEL[4:0] Pin function select bits  00000b: Hi-Z 01011b: CTS6#/RTS6#/SS6#  11000b: SEG16  PSEL[4:0] Pin function select bits  00000b: Hi-Z 00001b: MTIOC4A 00011b: MTIOC3B 00101b: TMO0 0011b: TMO0 00111b: POE3# 01011b: SCK6 10011b: USB0_OVRCURA 10111b: AUDIO_MCLK 11000b: COM7/SEG15  PSEL[4:0] Pin function select bits |

| Register | Bit        | RX113 (n = 0 to 7)                  | RX140 (n = 0 to 7)                  |
|----------|------------|-------------------------------------|-------------------------------------|
| PB5PFS   | PSEL[4:0]  | Pin function select bits            | Pin function select bits            |
|          |            |                                     |                                     |
|          |            | 00000b: Hi-Z                        | 00000b: Hi-Z                        |
|          |            | 00001b: MTIOC2A                     | 00001b: MTIOC2A                     |
|          |            | 00010b: MTIOC1B                     | 00010b: MTIOC1B                     |
|          |            | 00101b: TMRI1                       | 00101b: TMRI1                       |
|          |            | 00111b: POE1#                       | 00111b: POE1#                       |
|          |            | 01010b: SCK9                        | 01010b: SCK9                        |
|          |            | 10111b: SSISCK0                     |                                     |
|          |            | 11000b: COM6/SEG13                  |                                     |
|          |            |                                     | 11001b: TS20                        |
| PB6PFS   | PSEL[4:0]  | Pin function select bits            | Pin function select bits            |
|          |            |                                     | 200001 111 7                        |
|          |            | 00000b: Hi-Z                        | 00000b: Hi-Z                        |
|          |            | 00001b: MTIOC3D                     | 00001b: MTIOC3D                     |
|          |            | 01010b: RXD9/SMISO9/SSCL9           | 01010b: RXD9/SMISO9/SSCL9           |
|          |            | 10111b: SSIRXD0                     |                                     |
|          |            | 11000b: COM5/SEG12                  | 44004L T040                         |
| DD7DE0   | DOE! [4.0] | Pie Configuration (1996)            | 11001b: TS19                        |
| PB7PFS   | PSEL[4:0]  | Pin function select bits            | Pin function select bits            |
|          |            | 00000b: Hi-Z                        | 00000b: Hi-Z                        |
|          |            | 00001b: MTIOC3B                     | 00001b: MTIOC3B                     |
|          |            | 01010b: TXD9/SMOSI9/SSDA9           | 01010b: TXD9/SMOSI9/SSDA9           |
|          |            | 10111b: SSITXD0                     |                                     |
|          |            | 11000b: COM4/SEG11                  |                                     |
|          |            |                                     | 11001b: TS18                        |
| PBnPFS   | ISEL       | Interrupt input function select bit | Interrupt input function select bit |
|          |            |                                     |                                     |
|          |            | 0: Not used as IRQn input pin       | 0: Not used as IRQn input pin       |
|          |            | 1: Used as IRQn input pin           | 1: Used as IRQn input pin           |
|          |            | PB0: IRQ2 (100-pin, 64-pin)         |                                     |
|          |            | PB1: IRQ4 (100-pin, 64-pin)         | PB1: IRQ4 (80/64/48-pin)            |

Table 2.41 Comparison of PCn Pin Function Control Register (PCnPFS)

| Register | Bit       | RX113 (n = 0 to 7)                | RX140 (n = 2 to 7)        |
|----------|-----------|-----------------------------------|---------------------------|
| PC0PFS   |           | PC0 pin function control register | _                         |
| PC1PFS   | _         | PC1 pin function control register | _                         |
| PC2PFS   | PSEL[4:0] | Pin function select bits          | Pin function select bits  |
|          |           |                                   |                           |
|          |           | 00000b: Hi-Z                      | 00000b: Hi-Z              |
|          |           | 00001b: MTIOC4B                   | 00001b: MTIOC4B           |
|          |           | 01010b: RXD5/SMISO5/SSCL5         | 01010b: RXD5/SMISO5/SSCL5 |
|          |           | 01101b: SSLA3                     | 01101b: SSLA3             |
|          |           | 11000b: COM3                      |                           |
|          |           |                                   | 11001b: TS17              |

| Register | Bit       | RX113 (n = 0 to 7)        | RX140 (n = 2 to 7)        |
|----------|-----------|---------------------------|---------------------------|
| PC3PFS   | PSEL[4:0] | Pin function select bits  | Pin function select bits  |
|          |           |                           |                           |
|          |           | 00000b: Hi-Z              | 00000b: Hi-Z              |
|          |           | 00001b: MTIOC4D           | 00001b: MTIOC4D           |
|          |           | 01010b: TXD5/SMOSI5/SSDA5 | 01010b: TXD5/SMOSI5/SSDA5 |
|          |           | 11000b: COM2              |                           |
|          |           |                           | 11001b: TS16              |
| PC4PFS   | PSEL[4:0] | Pin function select bits  | Pin function select bits  |
|          |           |                           |                           |
|          |           | 00000b: Hi-Z              | 00000b: Hi-Z              |
|          |           | 00001b: MTIOC3D           | 00001b: MTIOC3D           |
|          |           | 00010b: MTCLKC            | 00010b: MTCLKC            |
|          |           |                           | 00011b: MTIOC0A           |
|          |           | 00101b: TMCI1             | 00101b: TMCI1             |
|          |           | 00111b: POE0#             | 00111b: POE0#             |
|          |           | 01001b: CLKOUT            |                           |
|          |           | 01010b: SCK5              | 01010b: SCK5              |
|          |           | 01011b: CTS8#/RTS8#/SS8#  | 01011b: CTS8#/RTS8#/SS8#  |
|          |           | 01101b: SSLA0             | 01101b: SSLA0             |
|          |           | 10001b: USB0_VBUSEN       |                           |
|          |           | 10010b: USB0_VBUS         |                           |
|          |           | 11000b: COM1              |                           |
|          |           |                           | 11001b: TSCAP             |
| PC5PFS   | PSEL[4:0] | Pin function select bits  | Pin function select bits  |
|          |           |                           |                           |
|          |           | 00000b: Hi-Z              | 00000b: Hi-Z              |
|          |           | 00001b: MTIOC3B           | 00001b: MTIOC3B           |
|          |           | 00010b: MTCLKD            | 00010b: MTCLKD            |
|          |           |                           | 00011b: MTIOC0C           |
|          |           | 00101b: TMRI2             | 00101b: TMRI2             |
|          |           | 01010b: SCK8              | 01010b: SCK8              |
|          |           | 01011b: SCK1              |                           |
|          |           | 01101b: RSPCKA            | 01101b: RSPCKA            |
|          |           | 10011b: USB0_ID           |                           |
|          |           | 11000b: COM0              |                           |
|          |           |                           | 11001b: TS15              |
| PC6PFS   | PSEL[4:0] | Pin function select bits  | Pin function select bits  |
|          |           |                           |                           |
|          |           | 00000b: Hi-Z              | 00000b: Hi-Z              |
|          |           | 00001b: MTIOC3C           | 00001b: MTIOC3C           |
|          |           | 00010b: MTCLKA            | 00010b: MTCLKA            |
|          |           | 00101b: TMCI12            | 00101b: TMCI2             |
|          |           | 01010b: RXD8/SMISO8/SSCL8 | 01010b: RXD8/SMISO8/SSCL8 |
|          |           | 01011b: RXD1/SMISO1/SSCL1 |                           |
|          |           | 01101b: MOSIA             | 01101b: MOSIA             |
|          |           | 10011b: USB0_EXICEN       |                           |
|          |           | 11000b: VL4               |                           |
|          |           |                           | 11001b: TS14              |

| Register | Bit       | RX113 (n = 0 to 7)                  | RX140 (n = 2 to 7)        |
|----------|-----------|-------------------------------------|---------------------------|
| PC7PFS   | PSEL[4:0] | Pin function select bits            | Pin function select bits  |
|          |           |                                     |                           |
|          |           | 00000b: Hi-Z                        | 00000b: Hi-Z              |
|          |           | 00001b: MTIOC3A                     | 00001b: MTIOC3A           |
|          |           | 00010b: MTCLKB                      | 00010b: MTCLKB            |
|          |           | 00101b: TMO2                        | 00101b: TMO2              |
|          |           | 00111b: CACREF                      | 00111b: CACREF            |
|          |           | 01010b: TXD8/SMOSI8/SSDA8           | 01010b: TXD8/SMOSI8/SSDA8 |
|          |           | 01011b: TXD1/SMOSI1/SSDA1           |                           |
|          |           | 01101b: MISOA                       | 01101b: MISOA             |
|          |           | 10011b: USB0_OVRCURB                |                           |
|          |           | 11000b: VL3                         |                           |
|          |           |                                     | 11001b: TS13              |
|          |           |                                     | 11011b: LPTO              |
| PCnPFS   | ISEL      | Interrupt input function select bit | _                         |

Table 2.42 Comparison of PDn Pin Function Control Register (PDnPFS)

| Register | Bit       | RX113 (n = 0 to 4)                  | RX140 (n = 0 to 2)                  |
|----------|-----------|-------------------------------------|-------------------------------------|
| PD0PFS   | PSEL[4:0] | Pin function select bits            | Pin function select bits            |
|          |           |                                     |                                     |
|          |           | 00000b: Hi-Z                        | 00000b: Hi-Z                        |
|          |           |                                     | 01011b: TXD6/SMOSI6/SSDA6           |
|          |           | 11000b: SEG39                       |                                     |
| PD1PFS   | PSEL[4:0] | Pin function select bits            | Pin function select bits            |
|          |           | 000001 11: 7                        | 200001 11: 7                        |
|          |           | 00000b: Hi-Z                        | 00000b: Hi-Z                        |
|          |           | COAAAL MITICOAD                     | 00001b: MTIOC4B                     |
|          |           | 00111b: MTIOC4B                     | 040445. TVDC/CMOCIC/CCDAC           |
|          |           | 11000b: SEG38                       | 01011b: TXD6/SMOSI6/SSDA6           |
| PD2PFS   | PSEL[4:0] | Pin function select bits            | Pin function select bits            |
| PDZPFS   | PSEL[4.0] | Pin function select bits            | Pin function select bits            |
|          |           | 00000b: Hi-Z                        | 00000b: Hi-Z                        |
|          |           | 00111b: MTIOC4BD                    | 00001b: MTIOC4D                     |
|          |           |                                     | 01011b: TXD6/SMOSI6/SSDA6           |
|          |           | 11000b: SEG37                       |                                     |
| PDnPFS   | ISEL      | Interrupt input function select bit | Interrupt input function select bit |
|          |           |                                     |                                     |
|          |           | 0: Not used as IRQn input pin       | 0: Not used as IRQn input pin       |
|          |           | 1: Used as IRQn input pin           | 1: Used as IRQn input pin           |
|          |           | PD0: IRQ0 (100-pin, 64-pin)         | PD0: IRQ0 (80-pin)                  |
|          |           | PD1: IRQ1 (100-pin, 64-pin)         | PD1: IRQ1 (80-pin)                  |
|          |           | PD2: IRQ2 (100-pin, 64-pin)         | PD2: IRQ2 (80-pin)                  |
|          |           | PD3: IRQ3 (100-pin)                 |                                     |
|          |           | PD4: IRQ4 (100-pin)                 |                                     |
| PDnPFS   | ASEL      | _                                   | Analog function select bit          |

Table 2.43 Comparison of PEn Pin Function Control Register (PEnPFS)

| Register | Bit       | RX113 (n = 0 to 7)                             | RX140 (n = 0 to 5)                             |
|----------|-----------|------------------------------------------------|------------------------------------------------|
| PE0PFS   | PSEL[4:0] | Pin function select bits                       | Pin function select bits                       |
|          |           |                                                |                                                |
|          |           | 00000b: Hi-Z                                   | 00000b: Hi-Z                                   |
|          |           | 00010b: MTIOC2A                                |                                                |
|          |           | 00111b: POE3#<br>01010b: CTS9#/RTS9#/SS9#      |                                                |
|          |           | 01100b: SCK12                                  | 01100b: SCK12                                  |
|          |           | 10111b: SSISCK0                                | 011000.00112                                   |
|          |           | 11000b: SEG32                                  |                                                |
| PE1PFS   | PSEL[4:0] | Pin function select bits                       | Pin function select bits                       |
|          |           | 00000b: Hi-Z                                   | 00000b: Hi-Z                                   |
|          |           | 00001b: MTIOC4C                                | 00001b: MTIOC4C                                |
|          |           | 01100b: TXD12/SMOSI12/SSDA12/<br>TXDX12/SIOX12 | 01100b: TXD12/SMOSI12/SSDA12/<br>TXDX12/SIOX12 |
|          |           | 10111b: SSITXD0                                | TABATZIOIOATZ                                  |
|          |           | 11000b: SEG31                                  |                                                |
| PE2PFS   | PSEL[4:0] | Pin function select bits                       | Pin function select bits                       |
|          |           |                                                |                                                |
|          |           | 00000b: Hi-Z                                   | 00000b: Hi-Z                                   |
|          |           | 00001b: MTIOC4C                                | 00001b: MTIOC4A                                |
|          |           | 01100b: RXD12/SMISO12/SSCL12/<br>RXDX12        | 01100b: RXD12/SMISO12/SSCL12/<br>RXDX12        |
|          |           | 10111b: SSIRXD0                                | KADA12                                         |
|          |           | 11000b: SEG30                                  |                                                |
|          |           | 110000.02000                                   | 11001b: TS35                                   |
| PE3PFS   | PSEL[4:0] | Pin function select bits                       | Pin function select bits                       |
|          |           | 00000b: Hi-Z                                   | 00000b: Hi-Z                                   |
|          |           | 00001b: MTIOC4B                                | 00001b: MTIOC4B                                |
|          |           | 00010b: MTIOC1B                                | 00010b: MTIOC1B                                |
|          |           | 00011b: MTIOC0A                                |                                                |
|          |           | 00111b: POE8#                                  | 00111b: POE8#                                  |
|          |           | 040401- 001/0                                  | 01001b: CLKOUT                                 |
|          |           | 01010b: SCK9                                   | 01100b: CTS12#/RTS12#/SS12#                    |
|          |           | 01101b: RSPCKA                                 | 011000. C1312#/N1312#/3312#                    |
|          |           | 10111b: AUDIO MCLK                             |                                                |
|          |           | 11000b: SEG29                                  |                                                |
|          |           |                                                | 11001b: TS34                                   |

| Register | Bit       | RX113 (n = 0 to 7)                    | RX140 (n = 0 to 5)                  |
|----------|-----------|---------------------------------------|-------------------------------------|
| PE4PFS   | PSEL[4:0] | Pin function select bits              | Pin function select bits            |
|          |           |                                       |                                     |
|          |           | 00000b: Hi-Z                          | 00000b: Hi-Z                        |
|          |           | 00001b: MTIOC4D                       | 00001b: MTIOC4D                     |
|          |           | 00010b: MTIOC1A                       | 00010b: MTIOC1A                     |
|          |           | 00011b: MTIOC3A                       | 00011b: MTIOC4A                     |
|          |           |                                       | 01001b: CLKOUT                      |
|          |           | 01010b: RXD9/SMISO9/SSCL9             |                                     |
|          |           | 01101b: MOSIA                         |                                     |
|          |           | 10111b: SSIWS0                        |                                     |
|          |           | 11000b: SEG28                         |                                     |
|          |           |                                       | 11001b: TS33                        |
| PE5PFS   | PSEL[4:0] | Pin function select bits              | Pin function select bits            |
|          |           |                                       |                                     |
|          |           | 00000b: Hi-Z                          | 00000b: Hi-Z                        |
|          |           | 00001b: MTIOC4C                       | 00001b: MTIOC4C                     |
|          |           | 00010b: MTIOC2B                       | 00010b: MTIOC2B                     |
|          |           | 00111b: CMPOB1                        |                                     |
|          |           | 01010b: TXD9/SMOSIO9/SSDA9            |                                     |
|          |           | 01101b: MISOA                         |                                     |
|          |           |                                       | 10000b: CMPOB0                      |
|          |           | 11000b: SEG27                         |                                     |
| PE6PFS   |           | PE6 pin function control register     | _                                   |
| PE7PFS   | —         | PE7 pin function control register     | _                                   |
| PEnPFS   | ISEL      | Interrupt input function select bit   | Interrupt input function select bit |
|          |           |                                       |                                     |
|          |           | 0: Not used as IRQn input pin         | 0: Not used as IRQn input pin       |
|          |           | 1: Used as IRQn input pin             | 1: Used as IRQn input pin           |
|          |           | PE0: IRQ0 (100-pin, 64-pin)           |                                     |
|          |           | PE1: IRQ1 (100-pin, 64-pin)           | DEC 1007 (00/04/40/00 ::x)          |
|          |           | PE2: IRQ7 (100-pin, 64-pin)           | PE2: IRQ7 (80/64/48/32-pin)         |
|          |           | PE3: IRQ3 (100-pin, 64-pin)           |                                     |
|          |           | PE4: IRQ4 (100-pin, 64-pin)           | DEE: IDOE (00/04 min)               |
|          |           | PE5: IRQ5 (100-pin, 64-pin)           | PE5: IRQ5 (80/64-pin)               |
|          |           | PE6: IRQ6 (100-pin, 64-pin)           |                                     |
|          | ASEL      | PE7: IRQ7 (100-pin, 64-pin)           | Analog function calcut hit          |
|          | ASEL      | Analog function select bit            | Analog function select bit          |
|          |           | 0: Used as other than as analog pin   | 0: Used as other than as analog pin |
|          |           | 1: Used as analog pin                 | 1: Used as analog pin               |
|          |           | PE0: AN008 (100-pin, 64-pin)          | PE0: AN016 (80/64-pin)              |
|          |           | PE1: AN009 (100-pin, 64-pin)          | PE1: AN017, CMPB0                   |
|          |           | . 21.744000 (100 pill, 04-pill)       | (80/64/48/32-pin)                   |
|          |           | PE2: AN010 (100-pin, 64-pin)          | PE2: AN018, CVREFB0                 |
|          |           |                                       | (80/64/48/32-pin)                   |
|          |           | PE3: AN011 (100-pin, 64-pin)          | PE3: AN019 (80/64/48/32-pin)        |
|          |           | PE4: AN012 (100-pin, 64-pin)          | PE4: AN020, CMPA2                   |
|          |           |                                       | (80/64/48/32-pin)                   |
|          |           | PE5: AN013 (100-pin, 64-pin)          | PE5: AN021 (80/64-pin)              |
|          |           | PE6: AN014 (100-pin, 64-pin)          | , , ,                               |
|          |           | PE7: AN015 (100-pin, 64-pin)          |                                     |
| ı        | ı         | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | 1                                   |

### Table 2.44 Comparison of PFn Pin Function Control Register (PFnPFS)

| Register | Bit | RX113 (n = 6, 7)                  | RX140 |
|----------|-----|-----------------------------------|-------|
| PFnPFS   |     | PFn pin function control register | _     |

## Table 2.45 Comparison of PHn Pin Function Control Register (PHnPFS)

| Register | Bit | RX113 | RX140 (n = 0 to 3)                |
|----------|-----|-------|-----------------------------------|
| PHnPFS   |     | _     | PHn pin function control register |

## Table 2.46 Comparison of PJn Pin Function Control Register (PJnPFS)

| Register         | Bit  | RX113 (n = 0, 2, 3, 6, 7)                                                                         | RX140 (n = 1, 6, 7)                 |
|------------------|------|---------------------------------------------------------------------------------------------------|-------------------------------------|
| PJ1PFS           | —    | _                                                                                                 | PJ1 pin function control register   |
| PJ3PFS           | _    | PJ3 pin function control register                                                                 | _                                   |
| PJ0PFS<br>PJ2PFS | ASEL | Analog function select bit                                                                        | _                                   |
|                  |      | 0: Used as other than as analog pin                                                               |                                     |
|                  |      | 1: Used as analog pin                                                                             |                                     |
|                  |      | PJ0: DA0 (100-pin, 64-pin)                                                                        |                                     |
|                  |      | PJ2: DA1 (100-pin, 64-pin)                                                                        |                                     |
| PJ6PFS           | ASEL | PJ6 pin function control register                                                                 | PJ6 pin function control register   |
|                  |      | 0: The AVCC0 pin is selected as the reference power supply pin for the high-potential side.       | 0: Used as other than as analog pin |
|                  |      | 1: The VREFH0 pin is selected as the reference power supply pin for the high-potential side.      | 1: Used as analog pin               |
|                  |      | PJ6: AVCC0/VREFH0<br>(100-pin, 64-pin)                                                            | PJ6: VREFH0 (80/64/48-pin)          |
| PJ7PFS           | ASEL | PJ7 pin function control register                                                                 | PJ7 pin function control register   |
|                  |      | 0: The AVSS0 pin is selected as the reference power supply ground pin for the low-potential side. | 0: Used as other than as analog pin |
|                  |      | The VREFL0 pin is selected as the reference power supply ground pin for the low-potential side.   | 1: Used as analog pin               |
|                  |      | PJ7: AVSS0/VREFL0 (100/64-pin)                                                                    | PJ7: VREFL0 (80/64/48-pin)          |

# 2.17 Compare Match Timer

Table 2.47 is a comparison of compare match timer registers.

Table 2.47 Comparison of Compare Match Timer Registers

| Register | Bit | RX113                                | RX140 |
|----------|-----|--------------------------------------|-------|
| CMSTR1   |     | Compare match timer start register 1 |       |

#### 2.18 Realtime Clock

Table 2.48 is a comparison of realtime clock registers.

Table 2.48 Comparison of Realtime Clock Registers

| Register | Bit | RX113 (RTCA)           | RX140 (RTCc) |
|----------|-----|------------------------|--------------|
| RCR3     |     | RTC control register 3 |              |

#### 2.19 Low-Power Timer

Table 2.49 is a comparative overview of the low-power timers, and Table 2.50 is a comparison of low-power timer registers.

**Table 2.49 Comparative Overview of Low-Power Timers** 

| Item                         | RX113 (LPT)                                                                                                                          | RX140 (LPTa)                                                                                                                                                   |
|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Clock source                 | Sub-clock or IWDT-dedicated clock                                                                                                    | Sub-clock, LOCO clock (divided by 4), or IWDT-dedicated clock                                                                                                  |
| Clock division ratio         | Divided by 2, 4, 8, 16, or 32                                                                                                        | No division, or divided by 2, 4, 8, 16, or 32                                                                                                                  |
| Count operation              | <ul> <li>Count up using the 16-bit up-counter</li> <li>Count operation can be continued<br/>even in software standby mode</li> </ul> | <ul> <li>Count up using the 16-bit up-counter.</li> <li>Count operation can be continued even in software standby mode.</li> </ul>                             |
| Compare match                | Compare match 0     (A compare match signal is generated only in software standby mode)                                              | <ul> <li>Compare match 0         <ul> <li>(A compare match signal is generated only in software standby mode.)</li> </ul> </li> <li>Compare match 1</li> </ul> |
| PWM waveform generation      |                                                                                                                                      | A PWM waveform can be output on the LPT0 pin.                                                                                                                  |
| Interrupt                    | _                                                                                                                                    | Compare match 1                                                                                                                                                |
| Event link function (output) | Compare match 0     An event signal is output     (a compare match signal is generated only in software standby mode).               | <ul> <li>Compare match 0         <ul> <li>(A compare match signal is generated only in software standby mode.)</li> </ul> </li> <li>Compare match 1</li> </ul> |

Table 2.50 Comparison of Low-Power Timer Registers

| Register | Bit          | RX113 (LPT)                       | RX140 (LPTa)                                             |
|----------|--------------|-----------------------------------|----------------------------------------------------------|
| LPTCR1   | LPCNTPSSEL   | Clock division ratio select bits  | Clock division ratio select bits                         |
|          | [2:0]        |                                   |                                                          |
|          |              | b2 b0                             | b2 b0                                                    |
|          |              |                                   | 0 0 0: No division                                       |
|          |              | 0 0 1: Divided by 2               | 0 0 1: Divided by 2                                      |
|          |              | 0 1 0: Divided by 4               | 0 1 0: Divided by 4                                      |
|          |              | 0 1 1: Divided by 8               | 0 1 1: Divided by 8                                      |
|          |              | 1 0 0: Divided by 16              | 1 0 0: Divided by 16                                     |
|          |              | 1 0 1: Divided by 32              | 1 0 1: Divided by 32                                     |
|          |              | Settings other than the above are | Settings other than the above are                        |
|          |              | prohibited.                       | prohibited.                                              |
|          | LPCNTCKSEL   | Clock source select bit           | Clock source select bit,                                 |
|          | (RX113)      |                                   | clock source select bit 2                                |
|          | LPCNTCKSEL2, | 0: Sub-clock                      |                                                          |
|          | LPCNTCKSEL   | 1: IWDT-dedicated clock           |                                                          |
|          | (RX140)      | (IWDTCLK)*2                       | b4 b3                                                    |
|          |              |                                   |                                                          |
|          |              |                                   | 0 0: Sub-clock                                           |
|          |              |                                   | 0 1: LOCO clock divided by 4*1 1 0: IWDT-dedicated clock |
|          |              |                                   | (IWDTCLK)                                                |
|          |              |                                   | 1 1: LOCO clock divided by 4*1                           |
|          | LPCMRE1      | <u> </u>                          | Compare match 1 enable bit                               |
| LPTCR2   | OPOL         | _                                 | Output polarity select bit                               |
|          | OLVL         | _                                 | Output level select bit                                  |
|          | PWME         | _                                 | PWM mode enable bit                                      |
| LPCMR1   | _            | _                                 | Low-power timer compare register                         |

Note: 1. The clock generated by the low-speed on-chip oscillator (LOCO), divided by 4, is supplied to the low-power timer. To ensure that operation of the LOCO clock continues in software standby mode when it being used as the clock source of the low-power timer, set the LFOCR.LOFXIN bit to 1.

#### 2.20 Serial Communications Interface

Table 2.51 is a comparative overview of the serial communications interfaces, and Table 2.52 is a comparison of serial communications interface channel specifications, and Table 2.53 is a comparison of serial communications interface registers.

**Table 2.51 Comparative Overview of Serial Communications Interfaces** 

| Item               |                                  | RX113 (SCIe, SCIf)                                                                                                                                                                                                       | RX140 (SCIg, SCIk, SCIh)                                                                                                                                                                                                    |
|--------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number of channels |                                  | <ul><li>SCIe: 7 channels</li><li>SCIf: 1 channel</li></ul>                                                                                                                                                               | <ul><li>SClg: 3 channels</li><li>SClk: 2 channels</li><li>SClh: 1 channel</li></ul>                                                                                                                                         |
| Serial communi     | cations modes                    | <ul> <li>Asynchronous</li> <li>Clock synchronous</li> <li>Smart card interface</li> <li>Simple I<sup>2</sup>C bus</li> <li>Simple SPI bus</li> </ul>                                                                     | <ul> <li>Asynchronous</li> <li>Clock synchronous</li> <li>Smart card interface</li> <li>Simple I<sup>2</sup>C bus</li> <li>Simple SPI bus</li> </ul>                                                                        |
| Transfer speed     |                                  | Bit rate specifiable by on-chip baud rate generator.                                                                                                                                                                     | Bit rate specifiable by on-chip baud rate generator.                                                                                                                                                                        |
| Full-duplex com    | munication                       | <ul> <li>Transmitter:         Continuous transmission         possible using double-buffer         structure.</li> <li>Receiver:         Continuous reception possible         using double-buffer structure.</li> </ul> | <ul> <li>Transmitter:         Continuous transmission         possible using double-buffer         structure.</li> <li>Receiver:         Continuous reception possible         using double-buffer structure.</li> </ul>    |
| Data transfer      |                                  | Selectable as LSB first or MSB first transfer.                                                                                                                                                                           | Selectable as LSB first or MSB first transfer.                                                                                                                                                                              |
| I/O signal level i | inversion                        | _                                                                                                                                                                                                                        | The levels of input and output signals can be inverted independently (SCI1 and SCI5).                                                                                                                                       |
| Interrupt source   | S                                | Transmit end, transmit data empty, receive data full, and receive error, completion of generation of a start condition, restart condition, or stop condition (for simple I <sup>2</sup> C mode)                          | Transmit end, transmit data empty, receive data full, receive error, and data match (SCI1 and SCI5), completion of generation of a start condition, restart condition, or stop condition (for simple I <sup>2</sup> C mode) |
| Low power cons     | sumption function                | Individual channels can be transitioned to the module stop state.                                                                                                                                                        | Individual channels can be transitioned to the module stop state.                                                                                                                                                           |
| Asynchronous       | Data length                      | 7 or 8 bits                                                                                                                                                                                                              | 7, 8, or 9 bits                                                                                                                                                                                                             |
| mode               | Transmission stop bits           | 1 or 2 bits                                                                                                                                                                                                              | 1 or 2 bits                                                                                                                                                                                                                 |
|                    | Parity                           | Even parity, odd parity, or no parity                                                                                                                                                                                    | Even parity, odd parity, or no parity                                                                                                                                                                                       |
|                    | Receive error detection function | Parity, overrun, and framing errors                                                                                                                                                                                      | Parity, overrun, and framing errors                                                                                                                                                                                         |
|                    | Hardware flow control            | CTSn# and RTSn# pins can be used in controlling transmission/reception.                                                                                                                                                  | CTSn# and RTSn# pins can be used in controlling transmission/reception.                                                                                                                                                     |

| Item           |                           | RX113 (SCIe, SCIf)                                            | RX140 (SCIg, SCIk, SCIh)                                           |
|----------------|---------------------------|---------------------------------------------------------------|--------------------------------------------------------------------|
| Asynchronous   | Data match                |                                                               | Compares receive data and                                          |
| mode           | detection                 |                                                               | comparison data, and generates                                     |
|                |                           |                                                               | interrupt when they are matched                                    |
|                |                           |                                                               | (SCI1 and SCI5)                                                    |
|                | Start-bit                 | Low level or falling edge is                                  | Low level or falling edge is                                       |
|                | detection                 | selectable.                                                   | selectable.                                                        |
|                | Receive data              | _                                                             | The receive data sampling point                                    |
|                | sampling timing           |                                                               | can be shifted from the center of                                  |
|                | adjustment                |                                                               | the data forward or backward to a                                  |
|                |                           |                                                               | base point (SCI1 and SCI5).                                        |
|                | Transmit signal           | _                                                             | Either the falling or rising edge of                               |
|                | change timing             |                                                               | the transmit data can be delayed                                   |
|                | adjustment                | 100                                                           | (SCI1 and SCI5).                                                   |
|                | Break detection           | When a framing error occurs, a                                | When a framing error occurs, a                                     |
|                |                           | break can be detected by reading the RXDn pin level directly. | break can be detected by reading the RXDn pin level directly or by |
|                |                           | the KADh pin level directly.                                  | reading the SPTR.RXDMON flag                                       |
|                |                           |                                                               | (SCI1 or SCI5).                                                    |
|                | Clock source              | An internal or external clock                                 | An internal or external clock                                      |
|                | C.CC. CCC. CC             | can be selected.                                              | can be selected.                                                   |
|                |                           | Transfer rate clock input from                                | Transfer rate clock input from                                     |
|                |                           | the MTU can be used.                                          | the TMR can be used (SCI5                                          |
|                |                           |                                                               | and SCI6).                                                         |
|                | Double-speed              | _                                                             | Baud rate generator double-                                        |
|                | mode                      |                                                               | speed mode is selectable.                                          |
|                | Multi-processor           | Serial communication among                                    | Serial communication among                                         |
|                | communications            | multiple processors                                           | multiple processors                                                |
|                | function                  |                                                               |                                                                    |
|                | Noise                     | The signal paths from input on                                | The signal paths from input on                                     |
|                | cancellation              | the RXDn pins incorporate digital                             | the RXDn pins incorporate digital noise filters.                   |
| Clock          | Doto longth               | noise filters.  8 bits                                        | 8 bits                                                             |
| synchronous    | Data length Receive error | Overrun error                                                 | Overrun error                                                      |
| mode           | detection                 | Overruit error                                                | Overruin error                                                     |
|                | Hardware flow             | CTSn# and RTSn# pins can be                                   | CTSn# and RTSn# pins can be                                        |
|                | control                   | used in controlling transmission/                             | used in controlling transmission/                                  |
|                |                           | reception.                                                    | reception.                                                         |
| Smart card     | Error processing          | An error signal can be                                        | An error signal can be                                             |
| interface mode |                           | automatically transmitted                                     | automatically transmitted                                          |
|                |                           | when detecting a parity error                                 | when detecting a parity error                                      |
|                |                           | during reception                                              | during reception                                                   |
|                |                           | Data can be automatically                                     | Data can be automatically                                          |
|                |                           | retransmitted when receiving                                  | retransmitted when receiving                                       |
|                |                           | an error signal during transmission                           | an error signal during                                             |
|                | Doto turo                 |                                                               | transmission                                                       |
|                | Data type                 | Both direct convention and inverse convention are             | Both direct convention and inverse convention are                  |
|                |                           | supported.                                                    | supported.                                                         |
|                |                           | σαρροιτσα.                                                    | σαρροιτου.                                                         |

| Item                                        |                       | RX113 (SCIe, SCIf)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | RX140 (SCIg, SCIk, SCIh)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|---------------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Simple I <sup>2</sup> C mode                | Communication format  | I <sup>2</sup> C bus format                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | I <sup>2</sup> C bus format                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                             | Operating mode        | Master (single-master operation only)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Master (single-master operation only)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                             | Transfer rate         | Fast mode is supported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Fast mode is supported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                             | Noise                 | The signal paths from input on                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | The signal paths from input on                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                             | cancellation          | the SSCLn and SSDAn pins                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | the SSCLn and SSDAn pins                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                             |                       | incorporate digital noise filters,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | incorporate digital noise filters,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                             |                       | and the interval for noise                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | and the interval for noise                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 0'                                          | Dataland              | cancellation is adjustable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | cancellation is adjustable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Simple SPI                                  | Data length           | 8 bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 8 bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| mode                                        | Detection of errors   | Overrun error                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Overrun error                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                             | SS input pin          | Applying the high level to the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Applying the high level to the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                             | function              | SSn# pin can cause the output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | SSn# pin can cause the output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                             |                       | pins to enter the high-impedance                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | pins to enter the high-impedance                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                             | 0                     | state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                             | Clock settings        | Four kinds of settings for clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Four kinds of settings for clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                             |                       | phase and clock polarity are selectable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | phase and clock polarity are selectable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Extended                                    | Start frame           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| serial mode<br>(supported by<br>SCI12 only) | transmission          | <ul> <li>Break field low width output<br/>and generation of interrupt on<br/>completion</li> <li>Detection of bus collision and<br/>generation of interrupt on<br/>detection</li> </ul>                                                                                                                                                                                                                                                                                                                                                                            | <ul> <li>Break field low width output<br/>and generation of interrupt on<br/>completion</li> <li>Detection of bus collision and<br/>generation of interrupt on<br/>detection</li> </ul>                                                                                                                                                                                                                                                                                                                                                                            |
|                                             | Start frame reception | <ul> <li>Detection of break field low width and generation of interrupt on detection</li> <li>Data comparison of control fields 0 and 1 and generation of interrupt when they match</li> <li>Ability to specify two kinds of data for comparison (primary and secondary) in control field 1</li> <li>Ability to specify priority interrupt bit in control field 1</li> <li>Support for start frames that do not include a break field</li> <li>Support for start frames that do not include a control field 0</li> <li>Function for measuring bit rates</li> </ul> | <ul> <li>Detection of break field low width and generation of interrupt on detection</li> <li>Data comparison of control fields 0 and 1 and generation of interrupt when they match</li> <li>Ability to specify two kinds of data for comparison (primary and secondary) in control field 1</li> <li>Ability to specify priority interrupt bit in control field 1</li> <li>Support for start frames that do not include a break field</li> <li>Support for start frames that do not include a control field 0</li> <li>Function for measuring bit rates</li> </ul> |

| Item                                                    |                         | RX113 (SCIe, SCIf)                                                                                                                                                                                                                                                                                                                          | RX140 (SCIg, SCIk, SCIh)                                                                                                                                                                                                                                                                                        |
|---------------------------------------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Extended<br>serial mode<br>(supported by<br>SCI12 only) | I/O control<br>function | <ul> <li>Ability to select polarity or<br/>TXDX12 and RXDX12 signals</li> <li>Ability to specify digital filtering<br/>of RXDX12 signal</li> <li>Half-duplex operation<br/>employing RXDX12 and<br/>TXDX12 signals multiplexed<br/>on the same pin</li> <li>Ability to select receive data<br/>sampling timing of RXDX12<br/>pin</li> </ul> | <ul> <li>Ability to select polarity or TXDX12 and RXDX12 signals</li> <li>Ability to specify digital filtering of RXDX12 signal</li> <li>Half-duplex operation employing RXDX12 and TXDX12 signals multiplexed on the same pin</li> <li>Ability to select receive data sampling timing of RXDX12 pin</li> </ul> |
|                                                         | Timer function          | Usable as reloading timer                                                                                                                                                                                                                                                                                                                   | Usable as reloading timer                                                                                                                                                                                                                                                                                       |
| Bit rate modulation function                            |                         |                                                                                                                                                                                                                                                                                                                                             | Correction of outputs from the on-chip baud rate generator can reduce errors.                                                                                                                                                                                                                                   |
| Event link function (supported by SCI5 only)            |                         | <ul> <li>Error (receive error or error signal detection) event output</li> <li>Receive data full event output</li> <li>Transmit data empty event output</li> <li>Transmit end event output</li> </ul>                                                                                                                                       | <ul> <li>Error (receive error or error signal detection) event output</li> <li>Receive data full event output</li> <li>Transmit data empty event output</li> <li>Transmit end event output</li> </ul>                                                                                                           |

Table 2.52 Comparison of Serial Communications Interface Channel Specifications

| Item                                               | RX113 (SCIe, SCIf)                                           | RX140 (SCIg, SCIk, SCIh)                         |
|----------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------|
| Synchronous mode                                   | SCI0, SCI1, SCI2, SCI5, SCI6,<br>SCI8, SCI9, SCI12           | SCI1, SCI5, SCI6, SCI8, SCI9,<br>SCI12           |
| Clock synchronous mode                             | SCI0, SCI1, SCI2, SCI5, SCI6,<br>SCI8, SCI9, SCI12           | SCI1, SCI5, SCI6, SCI8, SCI9,<br>SCI12           |
| Smart card interface mode                          | SCI0, SCI1, SCI2, SCI5, SCI6,<br>SCI8, SCI9, SCI12           | SCI1, SCI5, SCI6, SCI8, SCI9,<br>SCI12           |
| Simple I <sup>2</sup> C mode                       | SCI0, SCI1, SCI2, SCI5, SCI6,<br>SCI8, SCI9, SCI12           | SCI1, SCI5, SCI6, SCI8, SCI9,<br>SCI12           |
| Simple SPI mode                                    | SCI0, SCI1, SCI2, SCI5, SCI6,<br>SCI8, SCI9, SCI12           | SCI1, SCI5, SCI6, SCI8, SCI9,<br>SCI12           |
| Data match detection                               | _                                                            | SCI1, SCI5                                       |
| Extended serial mode                               | SCI12                                                        | SCI12                                            |
| MTU clock input (RX113)<br>TMR clock input (RX140) | SCI1, SCI5, SCI12                                            | SCI5, SCI6, SCI12                                |
| Event link function                                | SCI5                                                         | SCI5                                             |
| Peripheral module clock                            | PCLKB:<br>SCI0, SCI1, SCI2, SCI5, SCI6,<br>SCI8, SCI9, SCI12 | PCLKB:<br>SCI1, SCI5, SCI6, SCI8, SCI9,<br>SCI12 |

Table 2.53 Comparison of Serial Communications Interface Registers

| Register | Bit | RX113 (SCIe, SCIf) | RX140 (SCIg, SCIk, SCIh)             |
|----------|-----|--------------------|--------------------------------------|
| RDRH     |     |                    | Receive data registers H, L, and HL  |
| RDRL     |     |                    |                                      |
| RDRHL    |     |                    |                                      |
| TDRH     |     | _                  | Transmit data registers H, L, and HL |
| TDRL     |     |                    |                                      |
| TDRHL    |     |                    |                                      |

| Register                   | Bit      | RX113 (SCIe, SCIf)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | RX140 (SCIg, SCIk, SCIh)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SMR                        | CHR      | Character length bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Character length bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                            |          | (Valid only in asynchronous mode)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | (Valid only in asynchronous mode) Selections are made in combination with the SCMR.CHR1 bit.                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                            |          | Selects 8 bits as the data length for transmission and reception     Selects 7 bits as the data length for transmission and reception                                                                                                                                                                                                                                                                                                                                                                                          | CHR1 CHR  0 0: Selects 9 bits as the data length for transmission and reception  0 1: Selects 9 bits as the data length for transmission and reception  1 0: Selects 8 bits as the data length for transmission and reception (initial value)  1 1: Selects 7 bits as the data length for transmission and reception                                                                                                                                                                                                              |
| SCR                        | CKE[1:0] | Clock enable bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Clock enable bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| (when<br>SCMR.SMIF<br>= 0) |          | (Asynchronous mode) b1 b0 0 0: On-chip baud rate generator The SCKn pin is in the high-impedance state. 0 1: On-chip baud rate generator A clock with the same frequency as the bit rate is output on the SCKn pin. 1 x: External clock or MTU clock • When using an external clock, input a clock with a frequency 16 times the bit rate on the SCKn pin. When the SEMR.ABCS bit is set to 1, input a clock with a frequency eight times the bit rate. When using the MTU clock, the SCKn pin is in the high-impedance state. | (Asynchronous mode) b1 b0 0 0: On-chip baud rate generator The SCKn pin is in the high-impedance state. 0 1: On-chip baud rate generator A clock with the same frequency as the bit rate is output on the SCKn pin. 1 x: External clock or TMR clock*1  • When using an external clock, input a clock with a frequency 16 times the bit rate on the SCKn pin. When the SEMR.ABCS bit is set to 1, input a clock with a frequency eight times the bit rate. When using the TMR clock, the SCKn pin is in the high-impedance state. |
|                            |          | (Clock synchronous mode) b1 b0 0 x: Internal clock:     The SCKn pin functions as the clock output pin. 1 x: External clock:     The SCKn pin functions as the                                                                                                                                                                                                                                                                                                                                                                 | (Clock synchronous mode) b1 b0 0 x: Internal clock:     The SCKn pin functions as the clock output pin. 1 x: External clock:     The SCKn pin functions as the                                                                                                                                                                                                                                                                                                                                                                    |
| 20115                      | OUD.     | clock input pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | clock input pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| SCMR                       | CHR1     | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Character length bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| MDDR                       |          | <u> </u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Modulation duty register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

| Register | Bit       | RX113 (SCIe, SCIf)                                                                                                                                                                 | RX140 (SCIg, SCIk, SCIh)                                                                                                                                                                                                                                                        |
|----------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SEMR     | ACS0      | Asynchronous mode clock source select bit                                                                                                                                          | Asynchronous mode clock source select bit                                                                                                                                                                                                                                       |
|          |           | <ul><li>(Valid only in asynchronous mode)</li><li>0: External clock</li><li>1: Logical AND of two compare matches output from MTU (valid for SCI5, SCI6, and SCI12 only)</li></ul> | <ul> <li>(Valid only in asynchronous mode)</li> <li>0: External clock</li> <li>1: Logical AND of two compare matches output from TMR (valid for SCI5, SCI6, and SCI12 only)</li> <li>The compare match outputs that can be used differ according to the SCI channel.</li> </ul> |
|          | ITE       | _                                                                                                                                                                                  | Immediate transmission enable bit                                                                                                                                                                                                                                               |
|          | BRME      | _                                                                                                                                                                                  | Bit rate modulation enable bit                                                                                                                                                                                                                                                  |
|          | ABCSE     | _                                                                                                                                                                                  | Asynchronous basic clock select extended bit                                                                                                                                                                                                                                    |
|          | BGDM      | _                                                                                                                                                                                  | Baud rate generator double-speed mode select bit                                                                                                                                                                                                                                |
| CDR      | _         | _                                                                                                                                                                                  | Comparison data register                                                                                                                                                                                                                                                        |
| DCCR     |           | _                                                                                                                                                                                  | Data comparison control register                                                                                                                                                                                                                                                |
| SPTR     |           | _                                                                                                                                                                                  | Serial port register                                                                                                                                                                                                                                                            |
| TMGR     | _         | _                                                                                                                                                                                  | Transmit/receive timing select register                                                                                                                                                                                                                                         |
| CR2      | BCCS[1:0] | Bus collision detection clock select bits                                                                                                                                          | Bus collision detection clock select bits  (When the SEMR.BGDM bit is                                                                                                                                                                                                           |
|          |           | b5 b4<br>0 0: SCI base clock                                                                                                                                                       | cleared to 0 or the SEMR.BGDM bit is set to 1 and the SMR.CKS[1:0] bits are set to a value other than 00b) b5 b4 0 0: Base clock                                                                                                                                                |
|          |           | 0 1: SCI base clock frequency divided by 2                                                                                                                                         | 0 1: Base clock frequency divided by 2                                                                                                                                                                                                                                          |
|          |           | 1 0: SCI base clock frequency divided by 4                                                                                                                                         | 1 0: Base clock frequency divided by 4                                                                                                                                                                                                                                          |
|          |           | 1 1: Setting prohibited                                                                                                                                                            | 1 1: Setting prohibited                                                                                                                                                                                                                                                         |
|          |           |                                                                                                                                                                                    | (When the SEMR.BGDM bit is set to 1 and the SMR.CKS[1:0] bits are set to 00b) b5 b4                                                                                                                                                                                             |
|          |           |                                                                                                                                                                                    | 0 0: Base clock frequency divided by 2                                                                                                                                                                                                                                          |
|          |           |                                                                                                                                                                                    | 0 1: Base clock frequency divided by 4                                                                                                                                                                                                                                          |
|          |           |                                                                                                                                                                                    | 1 0: Setting prohibited                                                                                                                                                                                                                                                         |
|          |           | CCIC and CCIA2 and                                                                                                                                                                 | 1 1: Setting prohibited                                                                                                                                                                                                                                                         |

Note: 1. Selectable on SCI5, SCI6, and SCI12 only.

#### 2.21 I<sup>2</sup>C bus Interface

Table 2.54 is a comparison of I<sup>2</sup>C bus interface registers.

Table 2.54 Comparison of I<sup>2</sup>C Bus Interface Registers

| Register           | Bit  | RX113 (RIIC)                              | RX140 (RIICa) |
|--------------------|------|-------------------------------------------|---------------|
| ICMR2              | TMWE | Timeout internal counter write enable bit | _             |
| TMOCNTL<br>TMOCNTU | _    | Timeout internal counter                  | _             |

## 2.22 Serial Peripheral Interface

Table 2.55 is a comparative overview of serial peripheral interfaces, and Table 2.56 is a comparison of serial peripheral interface registers.

**Table 2.55 Comparative Overview of Serial Peripheral Interfaces** 

| Item                    | RX113 (RSPI)                                                                                                                                                                                                                                                                                                                                                                                                                   | RX140 (RSPIc)                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Number of channels      | 1 channel                                                                                                                                                                                                                                                                                                                                                                                                                      | 1 channel                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| RSPI transfer functions | <ul> <li>Use of MOSI (master out/slave in), MISO (master in/slave out), SSL (slave select), and RSPCK (RSPI clock) signals allows serial communications through SPI operation (4-wire method) or clock synchronous operation (3-wire method).</li> <li>Transmit-only operation is available.</li> <li>Communication mode: Full-duplex or transmit-only can be selected.</li> <li>Switching of the polarity of RSPCK</li> </ul> | <ul> <li>Use of MOSI (master out/slave in), MISO (master in/slave out), SSL (slave select), and RSPCK (RSPI clock) signals allows serial communications through SPI operation (4-wire method) or clock synchronous operation (3-wire method).</li> <li>Communication mode: Full-duplex or transmit-only can be selected.</li> <li>Switching of the polarity of RSPCK</li> </ul>                                                            |  |
| Data format             | <ul> <li>Switching of the phase of RSPCK</li> <li>MSB first/LSB first selectable</li> <li>Transfer bit length is selectable as 8, 9, 10, 11, 12, 13, 14, 15, 16, 20, 24, or 32 bits.</li> <li>128-bit transmit/receive buffers</li> <li>Up to four frames can be transferred in one round of transmission/reception (each frame consisting of up to 32 bits).</li> </ul>                                                       | <ul> <li>Switching of the phase of RSPCK</li> <li>MSB first/LSB first selectable</li> <li>Transfer bit length is selectable as 8, 9, 10, 11, 12, 13, 14, 15, 16, 20, 24, or 32 bits.</li> <li>128-bit transmit/receive buffers</li> <li>Up to four frames can be transferred in one round of transmission/reception (each frame consisting of up to 32 bits).</li> <li>Byte swapping of transmit and receive data is selectable</li> </ul> |  |
| Bit rate                | In master mode, the on-chip baud rate generator generates RSPCK by frequency-dividing PCLK (the division ratio ranges from divided by 2 to divided by 4096).  In slave mode, the minimum PCLK clock divided by 8 can be input as RSPCK (the maximum frequency of RSPCK is that of PCLK divided by 8).  Width at high level: 4 cycles of PCLK Width at low level: 4 cycles of PCLK                                              | <ul> <li>In master mode, the on-chip baud rate generator generates RSPCK by frequency-dividing PCLK (the division ratio ranges from divided by 2 to divided by 4096).</li> <li>In slave mode, the minimum PCLK clock divided by 4 can be input as RSPCK (the maximum frequency of RSPCK is that of PCLK divided by 4).</li> <li>Width at high level: 2 cycles of PCLK Width at low level: 2 cycles of PCLK</li> </ul>                      |  |
| Buffer configuration    | <ul> <li>Double buffer configuration for the transmit/receive buffers</li> <li>128 bits for the transmit/receive buffers</li> </ul>                                                                                                                                                                                                                                                                                            | <ul> <li>Double buffer configuration for the transmit/receive buffers</li> <li>128 bits for the transmit/receive buffers</li> </ul>                                                                                                                                                                                                                                                                                                        |  |
| Error detection         | <ul><li>Mode fault error detection</li><li>Overrun error detection</li><li>Parity error detection</li></ul>                                                                                                                                                                                                                                                                                                                    | <ul> <li>Mode fault error detection</li> <li>Overrun error detection</li> <li>Parity error detection</li> <li>Underrun error detection</li> </ul>                                                                                                                                                                                                                                                                                          |  |

| Item                 | RX113 (RSPI)                                                                           | RX140 (RSPIc)                                                              |
|----------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------------------|
| SSL control function | Four SSL pins (SSLA0 to SSLA3) for                                                     | Four SSL pins (SSLA0 to SSLA3) for                                         |
|                      | each channel                                                                           | each channel                                                               |
|                      | In single-master mode, SSLA0 to                                                        | In single-master mode, SSLA0 to                                            |
|                      | SSLA3 pins are output.                                                                 | SSLA3 pins are output.                                                     |
|                      | In multi-master mode:      CSI A0 pin for input, and SSI A1 to                         | In multi-master mode:      CSI A0 pin for input, and SSI A1 to             |
|                      | SSLA0 pin for input, and SSLA1 to SSLA3 pins for either output or                      | SSLA0 pin for input, and SSLA1 to SSLA3 pins for either output or          |
|                      | unused.                                                                                | unused.                                                                    |
|                      | In slave mode:                                                                         | In slave mode:                                                             |
|                      | SSLA0 pin for input, and SSLA1 to                                                      | SSLA0 pin for input, and SSLA1 to                                          |
|                      | SSLA3 pins for unused.                                                                 | SSLA3 pins for unused.                                                     |
|                      | Controllable delay from SSL output                                                     | Controllable delay from SSL output                                         |
|                      | assertion to RSPCK operation                                                           | assertion to RSPCK operation                                               |
|                      | (RSPCK delay)  — Range: 1 to 8 RSPCK cycles (set                                       | (RSPCK delay)  — Range: 1 to 8 RSPCK cycles (set                           |
|                      | in RSPCK-cycle units)                                                                  | in RSPCK-cycle units)                                                      |
|                      | Controllable delay from RSPCK stop                                                     | Controllable delay from RSPCK stop                                         |
|                      | to SSL output negation (SSL                                                            | to SSL output negation (SSL                                                |
|                      | negation delay)                                                                        | negation delay)                                                            |
|                      | <ul> <li>Range: 1 to 8 RSPCK cycles (set</li> </ul>                                    | <ul> <li>Range: 1 to 8 RSPCK cycles (set</li> </ul>                        |
|                      | in RSPCK-cycle units)                                                                  | in RSPCK-cycle units)                                                      |
|                      | Controllable wait for next-access                                                      | Controllable wait for next-access                                          |
|                      | SSL output assertion (next-access delay)                                               | SSL output assertion (next-access delay)                                   |
|                      | — Range:1 to 8 RSPCK cycles (set                                                       | — Range:1 to 8 RSPCK cycles (set                                           |
|                      | in RSPCK-cycle units)                                                                  | in RSPCK-cycle units)                                                      |
|                      | Function for changing SSL polarity                                                     | Function for changing SSL polarity                                         |
| Control in master    | A transfer of up to eight commands                                                     | A transfer of up to eight commands                                         |
| transfer             | can be executed sequentially in                                                        | can be executed sequentially in                                            |
|                      | looped execution.                                                                      | looped execution.                                                          |
|                      | For each command, the following                                                        | For each command, the following                                            |
|                      | can be set: SSL signal value, bit rate, RSPCK                                          | can be set: SSL signal value, bit rate, RSPCK                              |
|                      | polarity/phase, transfer data length,                                                  | polarity/phase, transfer data length,                                      |
|                      | MSB/LSB first, burst, RSPCK delay,                                                     | MSB/LSB first, burst, RSPCK delay,                                         |
|                      | SSL negation delay, and next-access                                                    | SSL negation delay, and next-access                                        |
|                      | delay                                                                                  | delay                                                                      |
|                      | <ul> <li>A transfer can be initiated by writing<br/>to the transmit buffer.</li> </ul> | A transfer can be initiated by writing to the transmit buffer.             |
|                      | MOSI signal value specifiable in SSL                                                   | <ul> <li>MOSI signal value specifiable in SSL</li> </ul>                   |
|                      | negation                                                                               | negation                                                                   |
|                      |                                                                                        | RSPCK auto-stop function                                                   |
| Interrupt sources    | Receive buffer full interrupt                                                          | Receive buffer full interrupt                                              |
|                      | Transmit buffer empty interrupt                                                        | Transmit buffer empty interrupt                                            |
|                      | RSPI error interrupt (mode fault,                                                      | Error interrupt (mode fault, overrun,                                      |
|                      | overrun, or parity error)                                                              | underrun, or parity error)                                                 |
| Other Coast          | RSPI idle interrupt (RSPI idle)                                                        | Idle interrupt                                                             |
| Other functions      | Function for switching between     CMOS output and appn drain output                   |                                                                            |
|                      | CMOS output and open-drain output                                                      | Function for initializing the PSDI                                         |
|                      | <ul><li>Function for initializing the RSPI</li><li>Loopback mode</li></ul>             | <ul><li>Function for initializing the RSPI</li><li>Loopback mode</li></ul> |
| Low power            | Ability to specify module stop state.                                                  | Ability to specify module stop state.                                      |
| consumption          | Thems, to opposity modulo stop state.                                                  | Tomy to oposity module stop state.                                         |
| function             |                                                                                        |                                                                            |
|                      | i e e e e e e e e e e e e e e e e e e e                                                |                                                                            |

Feb.21.22

Table 2.56 Comparison of Serial Peripheral Interface Registers

| Register | Bit    | RX113 (RSPIa)                                                                                                     | RX140 (RSPIc)                                                                                    |
|----------|--------|-------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| SPSR     | MODF   | Mode fault error flag                                                                                             | Mode fault error flag                                                                            |
|          |        | 0: No mode fault error occurs                                                                                     | 0: Neither a mode fault error nor an underrun error occurs                                       |
|          |        | 1: A mode fault error occurs                                                                                      | A mode fault error or an underrun error occurs                                                   |
|          | UDRF   | _                                                                                                                 | Underrun error flag                                                                              |
| SPDR     | _      | RSPI data register                                                                                                | RSPI data register                                                                               |
|          |        | Accessible size                                                                                                   | Accessible size                                                                                  |
|          |        | Longwords access     (SPDCR.SPLW = 1)                                                                             | • Longwords access (SPDCR.SPLW = 1, SPBYTE = 0)                                                  |
|          |        | Words access     (SPDCR.SPLW = 0)                                                                                 | • Words access (SPDCR.SPLW = 0, SPBYTE = 0)                                                      |
|          |        |                                                                                                                   | Bytes access     (SPDCR.SPBYT = 1)                                                               |
| SPDCR    | SPBYT  | _                                                                                                                 | RSPI byte access specification bit*1                                                             |
| SPCR2    | SPPE   | Parity enable bit                                                                                                 | Parity enable bit                                                                                |
|          |        | O: A parity bit is not added to transmit data, and no parity checking of receive data is performed.               | A parity bit is not added to transmit data, and no parity checking of receive data is performed. |
|          |        | 1: A parity bit is added to transmit data, and parity checking of receive data is performed (when SPCR.TXMD = 0). | A parity bit is added to transmit data, and parity checking of receive data is performed.        |
|          |        | A parity bit is added to transmit data, but no parity checking of receive data is performed (when SPCR.TXMD = 1). |                                                                                                  |
|          | SCKASE | _                                                                                                                 | RSPCK auto-stop function enable bit                                                              |
| SPDCR2   |        | _                                                                                                                 | RSPI data control register 2                                                                     |

Note: 1. To access the SPDR register in word or longword units, clear the SPBYT bit to 0.

## 2.23 Capacitive Touch Sensing Unit

Table 2.57 is a comparative overview of the capacitive touch sensing units, and Table 2.58 is a comparison of capacitive touch sensing unit registers.

**Table 2.57 Comparative Overview of Capacitive Touch Sensing Units** 

| Item                       |                                                   | RX113 (CTSU)                                                                                                                                                                                                   | RX140 (CTSU2SL, CTSU2L)                                                                                                                                                                                 |
|----------------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operating clock            |                                                   | PCLK, PCLK/2, or PCLK/4                                                                                                                                                                                        | Selectable among PCLKB (1 MHz and above), PCLKB/2, or PCLKB/4, and PCLKB/8                                                                                                                              |
| I/O pins                   | Electrostatic capacitance measurement pins        | Electrostatic capacitance measurement pins (12 channels)                                                                                                                                                       | Electrostatic capacitance measurement pins (36*1/12 channels)                                                                                                                                           |
|                            | Measurement power supply capacitor connection pin | TSCAP                                                                                                                                                                                                          | TSCAP (0.01 μF)                                                                                                                                                                                         |
| Measurement<br>modes       | Self-capacitance<br>method                        | A single touch key is assigned to a single touch pin, and the electrostatic capacitance when in proximity to the human body is measured.                                                                       | The electrostatic capacitance of pins is determined by measuring the current flow to a switched capacitor.                                                                                              |
|                            | Mutual<br>capacitance<br>method                   | The electrostatic capacitance between two electrodes facing each other (transmission electrode and reception electrode) is measured.  The transmission power supply can be switched between the internal logic | The mutual capacitance between two pins is determined by measuring the current flow to a switched capacitor.  The transmission power supply can be switched among the internal logic                    |
|                            | Current measurement                               | power supply and VCC (dedicated).                                                                                                                                                                              | power supply, I/O power supply, and VCC (dedicated).  Direct reading of current flowing to pin                                                                                                          |
| Scan modes                 | mode Single-scan mode                             | Electrostatic capacitance is measured on a user-defined channel.                                                                                                                                               | Electrostatic capacitance is measured on one channel.                                                                                                                                                   |
| Multi-scan mode            |                                                   | Electrostatic capacitance is measured on multiple user-defined channels successively.                                                                                                                          | Electrostatic capacitance is measured on multiple channels successively.                                                                                                                                |
| Noise prevention           |                                                   | Synchronous noise prevention, high-range noise prevention                                                                                                                                                      | <ul> <li>Sensor drive pulse spectrum diffusion function</li> <li>Sensor drive pulse random phase shift function</li> <li>Noise hopping function using multiple-frequency sensor drive pulses</li> </ul> |
| Individual pin adjustments |                                                   | <ul> <li>Offset current adjustment<br/>function</li> <li>Specification of sensor drive<br/>pulse frequency</li> <li>Specification of measurement<br/>duration</li> </ul>                                       | <ul> <li>Offset current adjustment<br/>function</li> <li>Specification of sensor drive<br/>pulse frequency</li> <li>Specification of measurement<br/>duration</li> </ul>                                |

| Item                           | RX113 (CTSU)                                                                                                                                                                                                     | RX140 (CTSU2SL, CTSU2L)                                                                                                                                                                                                                                                |
|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Measurement start conditions   | <ul> <li>Software trigger</li> <li>External trigger (event input<br/>from event link controller<br/>(ELC))</li> </ul>                                                                                            | <ul> <li>Software trigger</li> <li>External trigger (event input<br/>from event link controller<br/>(ELC))</li> </ul>                                                                                                                                                  |
| Automatic processing functions |                                                                                                                                                                                                                  | <ul> <li>Automatic correction<br/>function*<sup>1</sup></li> <li>Automatic determination<br/>function*<sup>1</sup></li> </ul>                                                                                                                                          |
| Low-power functions            |                                                                                                                                                                                                                  | Ability to perform measurement in snooze mode  • Measurement start by external trigger input via ELC  • Ability to end snooze mode by contactless determination using automatic determination function*1  • Ability to cancel snooze mode by measurement end interrupt |
| Interrupt sources              | <ul> <li>Channel-specific setting<br/>register write request<br/>interrupt (CTSUWR)</li> <li>Measurement data transfer<br/>request interrupt (CTSURD)</li> <li>Measurement end interrupt<br/>(CTSUFN)</li> </ul> | <ul> <li>Register setting request interrupt (CTSUWR)</li> <li>Measurement result read request interrupt (CTSURD)</li> <li>Measurement end interrupt (CTSUFN)</li> </ul>                                                                                                |
| Event link function            |                                                                                                                                                                                                                  | Measurement start trigger input                                                                                                                                                                                                                                        |

Note: 1. These functions are implemented on products with ROM capacity of 128 KB or greater.

Table 2.58 Comparison of Capacitive Touch Sensing Unit Registers

| Register           | Bit                                                         | RX113 (CTSUa)                                       | RX140 (CTSU2SL, CTSU2L)                                                |
|--------------------|-------------------------------------------------------------|-----------------------------------------------------|------------------------------------------------------------------------|
| CTSUCR0,           | _                                                           | CTSU control register 0,                            | CTSU control register A                                                |
| CTSUCR1<br>(RX113) |                                                             | CTSU control register 1                             | -                                                                      |
| CTSUCRA<br>(RX140) |                                                             | CTSUCR0 and CTSUCR1 are 8-bit registers.            | CTSUCRA is a 32-bit register.                                          |
|                    | CTSUCRO.CTSUSTRT (RX113)<br>STRT (RX140)                    | CTSU measurement operation start bit                | Measurement operation start bit                                        |
|                    | CTSUCRO.CTSUCAP<br>(RX113)<br>CAP (RX140)                   | CTSU measurement operation start trigger select bit | Measurement start trigger select bit                                   |
|                    | CTSUCRO.CTSUSNZ<br>(RX113)<br>SNZ (RX140)                   | CTSU wait state power-<br>saving enable bit         | Snooze function enable bit                                             |
|                    | CTSUCR0.CTSUIOC                                             | CTSU transmit pin control bit                       | _                                                                      |
|                    |                                                             |                                                     | (The CTSUCALIB.IOC bit performs the same function.)                    |
|                    | CTSUCR0.CTSUINIT<br>(RX113)<br>INIT (RX140)                 | CTSU control block initialization bit               | Control block initialization bit                                       |
|                    | TXVSEL                                                      | _                                                   | Transmission power supply select bit                                   |
|                    | CTSUCR1.CTSUPON<br>(RX113)<br>PON (RX140)                   | CTSU power supply enable bit (b0)                   | Measurement power supply enable bit (b8)                               |
|                    | CTSUCR1.CTSUCSW<br>(RX113)<br>CSW (RX140)                   | CTSU LPF capacitance charging control bit (b1)      | LPF capacitance charging control bit (b9)                              |
|                    | CTSUCR1.CTSUATUNE0<br>(RX113)<br>ATUNE0 (RX140)             | CTSU power supply operating mode setting bit (b2)   | Power supply operating mode setting bit (b10)                          |
|                    |                                                             |                                                     | Set this bit to 1 when the VCC voltage is less than 2.4 V.             |
|                    | CTSUCR1.CTSUATUNE1<br>(RX113)<br>ATUNE1, ATUNE12<br>(RX140) | CTSU power supply capacity adjustment bit (b3)      | Current range setting bit 1 (b11) Current range setting bit 2 (b17)    |
|                    |                                                             | 0: Normal output<br>1: High-current output          | ATUNE2 ATUNE1<br>0 0: 80 μA<br>0 1: 40 μA<br>0 0: 20 μA<br>1 1: 160 μA |

| Register   | Bit                  | RX113 (CTSUa)               | RX140 (CTSU2SL, CTSU2L)             |
|------------|----------------------|-----------------------------|-------------------------------------|
| CTSUCR0,   | CTSUCR1.CTSUCLK[1:0] | CTSU operating clock        | Operating clock select bits         |
| CTSUCR1    | (RX113)              | select bits (b5 and b4)     | (b13 and b12)                       |
| (RX113)    | CLK[1:0] (RX140)     | ,                           | ,                                   |
| CTSUCRA    |                      | b5 b4                       | b13 b12                             |
| (RX140)    |                      | 0 0: PCLK                   | 0 0: PCLKB                          |
| (101110)   |                      | 0 1: PCLK/2                 | 0 1: PCLKB/2                        |
|            |                      |                             |                                     |
|            |                      | (PCLK divided by 2)         | (PCLKB divided by 2)                |
|            |                      | 1 0: PCLK/4                 | 1 0: PCLKB/4                        |
|            |                      | (PCLK divided by 4)         | (PCLKB divided by 4)                |
|            |                      | 1 1: Setting prohibited.    | 1 1: PCLKB/8                        |
|            |                      |                             | (PCLKB divided by 4)                |
|            | CTSUCR1.CTSUMD[1:0]  | CTSU measurement mode       | Measurement mode select             |
|            | (RX113)              | select bits                 | bits 0 and 1                        |
|            | MD0, MD1 (RX140)     | (b7 and b6)                 | (b15 and b14)                       |
|            |                      |                             |                                     |
|            |                      | b7 b6                       | b15 b14                             |
|            |                      | 0 0: Self-capacitance       | 0 0: Self-capacitance               |
|            |                      | single-scan mode            | single-scan mode                    |
|            |                      | 0 1: Self-capacitance       | 0 1: Self-capacitance               |
|            |                      | multi-scan mode             | multi-scan mode                     |
|            |                      | 1 0: Setting prohibited.    | 1 0: Mutual capacitance             |
|            |                      |                             | single-scan mode                    |
|            |                      | 1 1: Mutual capacitance     | 1 1: Mutual capacitance             |
|            |                      | full-scan mode              | multi-scan mode                     |
|            | PUMPON               | _                           | Step-up circuit activation bit      |
|            |                      |                             | Cat their hit to divide an the      |
|            |                      |                             | Set this bit to 1 when the          |
|            |                      |                             | VCC voltage is less than            |
|            |                      |                             | 4.5 V.                              |
|            | LOAD[1:0]            | _                           | Measurement load control bits       |
|            | POSEL[1:0]           | <u> </u>                    | Non-measurement channel             |
|            | T GGEE[1.0]          |                             | output select bits                  |
|            | SDPSEL               | _                           | Sensor drive panel select           |
|            |                      |                             | bit                                 |
|            | PCSEL                | <del>-</del>                | Step-up circuit clock select        |
|            |                      |                             | bit                                 |
|            | STCLK[5:0]           | _                           | State clock select bits             |
|            | DCMODE               | _                           | Current measurement mode select bit |
|            | DCBACK               | _                           | Current measurement                 |
|            |                      |                             | feedback select bit                 |
| CTSUSDPRS, |                      | CTSU synchronous noise      | CTSU control register B             |
| CTSUSST    |                      | reduction setting register, |                                     |
| (RX113)    |                      | CTSU sensor stabilization   |                                     |
| CTSUCRB    |                      | wait control register       |                                     |
| (RX140)    |                      |                             |                                     |
|            |                      | CTSUSDPRS and               | CTSUCRB is a 32-bit                 |
|            |                      | CTSUSST are 8-bit           | register.                           |
|            |                      | registers.                  |                                     |
|            |                      | registers.                  |                                     |

| Register   | Bit                  | RX113 (CTSUa)              | RX140 (CTSU2SL, CTSU2L)                   |
|------------|----------------------|----------------------------|-------------------------------------------|
| CTSUSDPRS, | CTSUSDPRS.           | CTSU measurement time      | Pseudorandom number                       |
| CTSUSST    | CTSUPRRATIO[3:0]     | and pulse count adjustment | update period setting bit*1               |
| (RX113)    | (RX113)              | bits                       | _                                         |
| CTSUCRB    | PRRATIO (RX140)      |                            | Sets the shift period of the              |
| (RX140)    | , , ,                | Recommended setting        | linear feedback shift                     |
|            |                      | value: 3 (0011b)           | register (LFSR) used to                   |
|            |                      | ,                          | generate pseudorandom                     |
|            |                      |                            | numbers.                                  |
|            | CTSUSDPRS.           | CTSU base period and       | Pseudorandom number                       |
|            | CTSUPRMODE[1:0]      | pulse count setting bits   | generation cycle setting                  |
|            | (RX113)              |                            | bit*1                                     |
|            | PRMODE (RX140)       |                            |                                           |
|            |                      | b5 b4                      | b5 b4                                     |
|            |                      | 0 0: 510 pulses            | 0 0: 255 cycles                           |
|            |                      | 0 1: 126 pulses            | 0 1: 63 cycles                            |
|            |                      | 1 0: 62 pulses             | 1 0: 31 cycles                            |
|            |                      | (recommended setting       |                                           |
|            |                      | value)                     |                                           |
|            |                      | 1 1: Setting prohibited.   | 1 1: 3 cycles                             |
|            | CTSUSDPRS.CTSUSOFF   | CTSU high-pass noise       | Frequency diffusion                       |
|            | (RX113)              | reduction function off     | function off bit                          |
|            | SOFF (RX140)         | setting bit                |                                           |
|            | PROFF                | _                          | Pseudorandom number off                   |
|            |                      |                            | bit                                       |
|            | CTSUSST.CTSUSST[7:0] | CTSU sensor stabilization  | Sensor stabilization wait                 |
|            | (RX113)              | wait control bits          | time setting bits                         |
|            | SST[7:0] (RX140)     | (b7 to b0)                 | (b15 to b8)                               |
|            |                      |                            |                                           |
|            |                      | The value of these bits    | Random pulse mode                         |
|            |                      | should be fixed at 0001    | If n is defined as the                    |
|            |                      | 0000b.                     | setting value when                        |
|            |                      |                            | (CTSUCRA.SDPSEL =                         |
|            |                      |                            | 0), the stabilization wait                |
|            |                      |                            | time is 2 (n + 1) cycles                  |
|            |                      |                            | of the PCLKB-                             |
|            |                      |                            | synchronous sensor                        |
|            |                      |                            | drive pulse.                              |
|            |                      |                            | <ul> <li>High-resolution pulse</li> </ul> |
|            |                      |                            | mode                                      |
|            |                      |                            | If n is defined as the                    |
|            |                      |                            | setting value when                        |
|            |                      |                            | (CTSUCRA.SDPSEL =                         |
|            |                      |                            | 1), the stabilization                     |
|            |                      |                            | wait time is n + 1                        |
|            | 00140010 01          |                            | cycles of STCLK.                          |
|            | SSMOD[2:0]           |                            | SUCLK diffusion mode                      |
|            | SCULTI1-01           |                            | select bits                               |
|            | SSCNT[1:0]           | _                          | SUCLK diffusion control bits              |
|            |                      |                            | มแจ                                       |

| Register                                               | Bit                                                     | RX113 (CTSUa)                                                                                                                                                                                                                                                                                                                                     | RX140 (CTSU2SL, CTSU2L)                                                                               |
|--------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|
| CTSUMCH0,<br>CTSUMCH1<br>(RX113)<br>CTSUMCH<br>(RX140) |                                                         | CTSU measurement channel register 0, CTSU measurement channel register 1                                                                                                                                                                                                                                                                          | CTSU measurement channel register                                                                     |
| (140)                                                  |                                                         | CTSUMCH0 and<br>CTSUMCH1 are 8-bit<br>registers.                                                                                                                                                                                                                                                                                                  | CTSUMCHCTSUCRB is a 32-bit register.                                                                  |
|                                                        | CTSUMCH0.CTSUMCH0<br>[3:0] (RX113)<br>MCH0[5:0] (RX140) | CTSU measurement channel 0 bits (b3 to b0)                                                                                                                                                                                                                                                                                                        | Measurement channel 0 bits (b5 to b0)                                                                 |
|                                                        |                                                         | • Self-capacitance single-scan mode b3 b0 0 0 0 0 0: TS0 0 0 0 1: TS1 0 0 1 0: TS2 0 0 1 1: TS3 0 1 0 0: TS4 0 1 0 1: TS5 0 1 1 0: TS6 0 1 1 1: TS7 1 0 0 0: TS8 1 0 0 1: TS9 1 0 1 0: TS10 1 0 1 1: TS11 Other than above: Starting measurement operation (CTSUCR0.CTSUSTRT bit = 1) is prohibited after these bits are set.                     | Single-scan mode Specifies the number of the receive channel to be measured.                          |
|                                                        |                                                         | Measurement modes other than self-capacitance single-scan mode     b3 b0       0 0 0 0: TS0       0 0 0 1: TS1       0 0 1 0: TS2       0 0 1 1: TS3       0 1 0 0: TS4       0 1 0 1: TS5       0 1 1 0: TS6       0 1 1 1: TS7       1 0 0 0: TS8       1 0 0 1: TS9       1 0 1 0: TS10       1 1 1: TS11       1 1 1: Measurement is stopped. | Multi-scan mode     Specifies the number of     the receive channel     currently being     measured. |

| Register                                                      | Bit                                                     | RX113 (CTSUa)                                                                                                                                                                        | RX140 (CTSU2SL, CTSU2L)                                                                                                                                         |
|---------------------------------------------------------------|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CTSUMCH0,<br>CTSUMCH1<br>(RX113)                              | CTSUMCH1.CTSUMCH1<br>[3:0] (RX113)<br>MCH1[5:0] (RX140) | CTSU measurement channel 1 bits (b3 to b0)                                                                                                                                           | Measurement channel 1 bits (b13 to b8)                                                                                                                          |
| CTSUMCH<br>(RX140)                                            |                                                         | b3 b0<br>0 0 0 0: TS0<br>0 0 0 1: TS1<br>0 0 1 0: TS2                                                                                                                                | <ul> <li>Single-scan mode         Specifies the number of             the transmit channel to             be measured.     </li> <li>Multi-scan mode</li> </ul> |
|                                                               |                                                         | 0 0 1 1: TS3<br>0 1 0 0: TS4<br>0 1 0 1: TS5<br>0 1 1 0: TS6<br>0 1 1 1: TS7<br>1 0 0 0: TS8<br>1 0 0 1: TS9<br>1 0 1 0: TS10<br>1 0 1 1: TS11<br>1 1 1 : Measurement is<br>stopped. | Specifies the number of the transmit channel currently being measured.                                                                                          |
|                                                               | MCAn                                                    | _                                                                                                                                                                                    | Multi-clock n enable bit (n = 0 to 3)                                                                                                                           |
| CTSUCHAC0,<br>CTSUCHAC1<br>(RX113)<br>CTSUCHACX<br>(RX140)    |                                                         | CTSU channel enable<br>control register 0,<br>CTSU channel enable<br>control register 1                                                                                              | CTSU channel enable<br>control register x<br>(x = A or B)                                                                                                       |
| , ,                                                           |                                                         | CTSUCHACn is an 8-bit register.                                                                                                                                                      | CTSUCHACx is a 32-bit register.                                                                                                                                 |
|                                                               | CTSUCHACnj (RX113)<br>CHACm (RX140)                     | CTSU channel enable control nj bit (n = 0, 1) (j = 0 to 7)                                                                                                                           | Channel m enable control bit (m = 0 to 35)                                                                                                                      |
| CTSUCHTRC0,<br>CTSUCHTRC1<br>(RX113)<br>CTSUCHTRCX<br>(RX140) |                                                         | CTSU channel transmit/<br>receive control register 0,<br>CTSU channel transmit/<br>receive control register 1                                                                        | CTSU channel transmit/<br>receive control register x<br>(x = A or B)                                                                                            |
| (                                                             |                                                         | CTSUCHTRCn is an 8-bit register.                                                                                                                                                     | CTSUCHTRCA is a 32-bit register.                                                                                                                                |
|                                                               | CTSUCHTRCnj (RX113)<br>CHTRCm (RX140)                   | CTSU channel transmit/<br>receive control nj bit<br>(n = 0, 1) (j = 0 to 7)                                                                                                          | Channel m transmit/<br>receive control bit<br>(m = 0 to 35)                                                                                                     |
| CTSUDCLKC                                                     | CTSUSSMOD[1:0]                                          | CTSU diffusion clock mode select bits                                                                                                                                                | (The CTSUCRB.SSMOD[2:0] bits perform the same function.)                                                                                                        |
|                                                               | CTSUSSCNT[1:0]                                          | CTSU diffusion clock control bits                                                                                                                                                    | (The CTSUCRB.CTSUSSCNT [1:0] bits perform the same function.)                                                                                                   |

| Register            | Bit                  | RX113 (CTSUa)                        | RX140 (CTSU2SL, CTSU2L)          |
|---------------------|----------------------|--------------------------------------|----------------------------------|
| CTSUST              | _                    | CTSU status register                 | CTSU status register             |
| (RX113)             |                      |                                      |                                  |
| CTSUSR              |                      | CTSUST is an 8-bit                   | CTSUSR is a 32-bit               |
| (RX140)             |                      | register.                            | register.                        |
|                     | CTSUSTC[2:0] (RX113) | CTSU measurement status              | Measurement status               |
|                     | STC[2:0] (RX140)     | counter (b2 to b0)                   | counter (b10 to b8)              |
|                     | CTSUDTSR (RX113)     | CTSU data transfer status            | Data transfer status flag        |
|                     | DTSR (RX140)         | flag (b4)                            | (b12)                            |
|                     | CTSUSOVF (RX113)     | CTSU sensor counter                  | Sensor counter overflow          |
|                     | SOVF (RX140)         | overflow flag (b5)                   | flag (b13)                       |
|                     | CTSUROVF (RX113)     | CTSU reference counter               | Sensor unit clock counter        |
|                     | UCOVF (RX140)        | overflow flag (b6)                   | overflow flag (b14)              |
|                     | CTSUPS (RX113)       | CTSU mutual capacitance              | Mutual capacitance status        |
|                     | PS (RX140)           | status flag (b7)                     | flag (b15)                       |
|                     | MFC[1:0]             | _                                    | Multi-clock counter              |
|                     | ICOMPRST             | _                                    | ICOMP0 and ICOMP1 flag reset bit |
|                     | ICOMP1               |                                      | Overcurrent detection flag       |
|                     | ICOMP0               | _                                    | Overvoltage detection flag       |
| CTSUSSC             | <del>-</del>         | CTSU high-pass noise                 | _                                |
|                     |                      | reduction spectrum                   |                                  |
| 0.70110.00          |                      | diffusion control register           | 0.7011                           |
| CTSUSO0,<br>CTSUSO1 | _                    | CTSU sensor offset registers 0 and 1 | CTSU sensor offset               |
| (RX113)             |                      | registers o and i                    | register                         |
| CTSUSO              |                      | CTSUSO0 and CTSUSO1                  | CTSUSO is a 32-bit               |
| (RX140)             |                      | are 16-bit registers.                | register.                        |
| -7                  | CTSUSO0.CTSUSO[9:0]  | CTSU sensor offset                   | Sensor offset adjustment         |
|                     | (RX113)              | adjustment bits                      | bits                             |
|                     | SO[9:0] (RX140)      |                                      |                                  |

| Register          | Bit                                                    | RX113 (CTSUa)                                                                                                                 | RX140 (CTSU2SL, CTSU2L)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CTSUSO0,          | CTSUSO0.CTSUSNUM                                       | CTSU measurement count                                                                                                        | Measurement period                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| CTSUSO1           | [5:0] (RX113)                                          | setting bits (b15 to b10)                                                                                                     | setting bits (b17 to b10)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| (RX113)           | SNUM[7:0] (RX140)                                      |                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| CTSUSO<br>(RX140) |                                                        | These bits specify the number of measurements by the CTSU.                                                                    | <ul> <li>Random pulse mode         (CTSUCRA.SDPSEL         = 0)         The CTSU         measurement period is         specified as the number         of times the basic         measurement unit is         repeated. The allowable         setting range is 00h to         3Fh. If the setting value         is n, the basic         measurement unit is         repeated n + 1 times.</li> <li>High-resolution pulse         mode         (CTSUCRA.SDPSEL         = 1)         The CTSU         measurement period is         based on STCLK         cycles.         If the setting value is n,         measurement takes         place for a period equal         to 8 (n + 1) cycles of         STCLK.</li> </ul> |
|                   | CTSUSO1.CTSURICOA                                      | CTSU reference ICO                                                                                                            | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                   | [7:0]                                                  | current adjustment bits                                                                                                       | December 19                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                   | CTSUSO1.CTSUSDPA<br>[4:0] (RX113)<br>SDPA[7:0] (RX140) | CTSU base clock setting bits (b12 to b8)                                                                                      | Base clock setting bits (b31 to b24)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                   |                                                        | b12 b8                                                                                                                        | Random pulse mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                   |                                                        | 0 0 0 0 0: Operating clock divided by 2                                                                                       | (CTSUCRA.SDPSEL<br>= 0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                   |                                                        | 0 0 0 0 1: Operating clock divided by 4 : : 1 1 1 1 0: Operating clock divided by 62 1 1 1 1 1: Operating clock divided by 64 | If the setting value is n, the base clock frequency is the operating clock divided by 2 (n + 1).  • High-resolution pulse mode (CTSUCRA.SDPSEL = 1)  If the setting value is n, the base clock frequency is n + 1 SUCLK cycles.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                   | CTSUSO1.CTSUICOG<br>[1:0]                              | CTSUICO gain adjustment bits                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                   | SSDIV[3:0]                                             |                                                                                                                               | Spectrum diffusion                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                   | 00017[0.0]                                             |                                                                                                                               | sampling cycle control bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

| CTSURC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Register      | Bit              | RX113 (CTSUa)              | RX140 (CTSU2SL, CTSU2L)       |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------------|----------------------------|-------------------------------|
| CTSUERRS (RX113) CTSUCALIB (RX140) CTSUCALIB (RX140) CTSUERRS CTSUSPMD[1:0] CAlibration mode bits CTSUCALIB (RX140) CTSUCALIB (RX140) CTSUTSOD (RX113) CTSUTSOD (RX113) CTSUTSOD (RX113) DRV (RX140) CTSUTSOC (RX113) TSOD (RX140) CTSUTSOC (RX113) TSOC (RX140) CTSUTSOC (RX113) TSOC (RX140) CTSUCOMP TSCAP voltage error monitor bit CLKSEL[1:0] DCOFF IOC DCOFF IOCSEL*2 DACCARRY DACCARRY DACCARRY DACCARRY DACCARRY CCOCALIB CCOCALIB CCOCALIB CCOCALIB CCOCALIB CCTSUTCMR CCTSUTCMR CCOCALIB CCCOCALIB CCCCCALIB CCCCCALIB CCTSUTCMR CTSUCLKA CCCCCALIB CCCCCALIB CCCCCALIB CCTSUSUCLKA CCTSUSUCLKA CTSUSUCLKA CTSUSUCLKA CTSUTSOC CTSUTS | CTSUSC        | CTSUSC[15:0]     | CTSU sensor counter bits   | _                             |
| CTSUCALIB   CTSUCALIB   Iregister.   CTSUCALIB   Is a 32-bit   register.   r   | CTSURC        | <del>-</del>     | CTSU reference counter     | _                             |
| CTSUCALIB   CTSUCALIB   Iregister.   CTSUCALIB   Is a 32-bit   register.   r   | CTSUERRS      | _                | CTSU error status register | CTSU calibration register     |
| CTSUERRS   CTSUSPMD[1:0]   Calibration mode bits   CTSUSPAMD[1:0]   Calibration mode bits   CTSUCALIB (RX113)   TSOD (RX140)   CTSUTSOD (RX113)   TSOD (RX140)   CTSUTSOC (RX113)   Calibration setting bit 1   Calibration setting bit 1   Calibration setting bit 2   Calibration setting bit 1   Calibration setting bit 1   Calibration setting bit 2   Calibration setting bit 2   Calibration setting bit 1   Calibration sett   | (RX113)       |                  |                            |                               |
| CTSUERRS (RX113) CTSUTSOD (RX113) CTSUTSOD (RX140)  CTSUTSOD (RX1413) DRV (RX113) DRV (RX113) TSOD (RX140)  CTSUTSOC (RX140) CTSUTSOC (RX113) TSOC (RX140)  CTSUTSOC (RX140)  CTSUTSOC (RX140)  CTSUICOMP TSCAP voltage error monitor bit  CLKSEL[1:0] SUCLKEN SUCLKEN IOC DCOFF IOCSEL*2 DACCARRY DACCARRY DACCARRY DACCARRY DACCARRY DACCARRY DACCLK  CCOCLK  CCOCLK  CCOCLK  CCOCALIB  TXREV  CTSUSUCLKA  CTSUSUCLKA  CTSUSUCLKA  CTSUSUCLKA  CTSUSUCLKA  CTSUSUCLKA  CTSUSUCLKA  CTSUSUCLKA  CTSUSUCLKA  CTSUSUCLKB  CTSUSUCLKA  CTSUS | CTSUCALIB     |                  | CTSUERRS is a 16-bit       | CTSUCALIB is a 32-bit         |
| CTSUTSOD (RX113)   TS pin fixed output bit   TS all-pin output control bit   TSOD (RX140)   CTSUDRV (RX113)   Calibration setting bit 1   Calibration setting bit 1   DRV (RX140)   CTSUTSOC (RX113)   TSOC (RX113)   TSOC (RX140)   CTSUTSOC (RX113)   TSCC (RX140)   CTSUICOMP   TSCAP voltage error monitor bit   Monitor clock select bits   SUCLKEN   SUCLKEN   SUCLK enable bit   IOC   Transmit pin control bit   DCOFF   Down-convert off bit   IOCSEL*2   SUCARRY   DAC upper current source carry input   SUCARRY   DAC modulation circuit clock select bit   CCOCLK   CCO modulation circuit clock select bit   CCOCLK   CCO modulation circuit clock select bit   TXREV   Transit pin inverted output bit   TXREV   CTSU reference current   CTSUSUCLKA   CTSUSUCLKA   CTSUSUCLKB   CTSUSUCLKB   CTSUSUSUCLKB   CTSUSUSUCLKB   CTSUSUSUCLKB   CTSUSUSUSUSUSUSUSUSUSUSUSUSUSUSUSUSUSUSU                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | (RX140)       |                  | register.                  | register.                     |
| CTSUCALIB (RX140)  TSOD (RX140)  CTSUDRV (RX113) DRV (RX140)  CTSUTSOC (RX113) TSOC (RX140)  CTSUICOMP  TSCAP voltage error monitor bit  CLKSEL[1:0] SUCLKEN DCOFF IOCSEL*2 DACCARRY DACCARRY DACCLK  CCOCLK  CCOCLK  CCOCLK  CCOCALIB  TXREV  CTSUSUCLKA  CTSUSUCLKB  CTSUSUCLKB  CCISUIDRATION  Calibration setting bit 1 Calibration setting bit 2 Calibration setting bit 1 Calibration setting bit 2 Calibration setting bit 1 Calibration setting bit 1 Calibration setting bit 2 Calibratio | CTSUERRS      | CTSUSPMD[1:0]    | Calibration mode bits      | _                             |
| CTSUCALIB (RX140)  TSOD (RX140)  CTSUDRV (RX113) DRV (RX140)  CTSUTSOC (RX113) TSOC (RX140)  CTSUICOMP  TSCAP voltage error monitor bit  CLKSEL[1:0] SUCLKEN DCOFF IOCSEL*2 DACCARRY DACCARRY DACCLK  CCOCLK  CCOCLK  CCOCLK  CCOCALIB  TXREV  CTSUSUCLKA  CTSUSUCLKB  CTSUSUCLKB  CCISUIDRATION  Calibration setting bit 1 Calibration setting bit 2 Calibration setting bit 1 Calibration setting bit 2 Calibration setting bit 1 Calibration setting bit 1 Calibration setting bit 2 Calibratio | (RX113)       | CTSUTSOD (RX113) | TS pin fixed output bit    | TS all-pin output control bit |
| DRV (RX140) CTSUTSOC (RX113) TSOC (RX140)  CTSUICOMP TSCAP voltage error monitor bit  CLKSEL[1:0] — Monitor clock select bits SUCLKEN — SUCLK enable bit IOC — Transmit pin control bit IOCSEL*2 — Down-convert off bit IOCSEL*2 — TS pin IOC fixed select bits SUCARRY — DAC upper current source carry input SUCARRY — DAC Carry input  DACCLK — CCO carry input  CCOC carry input  CCCO carry input  CCCO calibration mode select bit  CCOC calibration mode select bit  CCOC carry input  CCCO carry input  CC | CTSUCALIB     | TSOD (RX140)     |                            |                               |
| DRV (RX140) CTSUTSOC (RX113) TSOC (RX140)  CTSUICOMP TSCAP voltage error monitor bit  CLKSEL[1:0] — Monitor clock select bits SUCLKEN — SUCLK enable bit IOC — Transmit pin control bit IOCSEL*2 — Down-convert off bit IOCSEL*2 — TS pin IOC fixed select bits SUCARRY — DAC upper current source carry input SUCARRY — DAC Carry input  DACCLK — CCO carry input  CCOC carry input  CCCO carry input  CCCO calibration mode select bit  CCOC calibration mode select bit  CCOC carry input  CCCO carry input  CC | (RX140)       | CTSUDRV (RX113)  | Calibration setting bit 1  | Calibration setting bit 1     |
| TSOC (RX140)  CTSUICOMP  TSCAP voltage error monitor bit  CLKSEL[1:0]  SUCLKEN  SUCLK enable bit  IOC  Transmit pin control bit  DCSEL*2  DAC upper current source carry input  SUCARRY  DACCLK  DAC modulation circuit clock select bit  CCOCLK  CCOCALIB  TXREV  CTSU reference current select control register A  CTSUSUCLKB  CTSUSUCLKB  CTSUSUCLKB  Monitor clock select bits  Monitor clock select bit  Monitor clock select bit  Transmit pin control select bit  CCC Gary input  DAC upper current source carry input  DAC upper current source carry input  CCO carry input  CCO carry input  CCO modulation circuit clock select bit  CCO calibration mode select bit  CCO calibration mode select bit  CTSUSUCLKA  CTSUSUCLKA  CTSUSUCLKA  CTSUS sensor unit clock  CTSUS sensor unit clock  CTSUS sensor unit clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |               |                  |                            |                               |
| TSOC (RX140)  CTSUICOMP  TSCAP voltage error monitor bit  CLKSEL[1:0]  SUCLKEN  SUCLK enable bit  IOC  Transmit pin control bit  DCSEL*2  DAC upper current source carry input  SUCARRY  DACCLK  DAC modulation circuit clock select bit  CCOCLK  CCOCALIB  TXREV  CTSU reference current select control register A  CTSUSUCLKB  CTSUSUCLKB  CTSUSUCLKB  Monitor clock select bits  Monitor clock select bit  Monitor clock select bit  Transmit pin control select bit  CCC Gary input  DAC upper current source carry input  DAC upper current source carry input  CCO carry input  CCO carry input  CCO modulation circuit clock select bit  CCO calibration mode select bit  CCO calibration mode select bit  CTSUSUCLKA  CTSUSUCLKA  CTSUSUCLKA  CTSUS sensor unit clock  CTSUS sensor unit clock  CTSUS sensor unit clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |               | CTSUTSOC (RX113) | Calibration setting bit 2  | Calibration setting bit 2     |
| Monitor clock select bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |               | TSOC (RX140)     |                            |                               |
| CLKSEL[1:0] — Monitor clock select bits  SUCLKEN — SUCLK enable bit  IOC — Transmit pin control bit  DCOFF — Down-convert off bit  IOCSEL*2 — TS pin IOC fixed select bit  DACCARRY — DAC upper current source carry input  SUCARRY — CCO carry input  DACCLK — DAC modulation circuit clock select bit  CCOCLK — CCO modulation circuit clock select bit  CCOCALIB — CCO calibration mode select bit  TXREV — Transit pin inverted output bit  CTSUTRMR — CTSU reference current calibration register  CTSUSUCLKA — CTSU sensor unit clock control register A  CTSUSUCLKB — CTSU sensor unit clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |               | CTSUICOMP        |                            | _                             |
| SUCLKEN — SUCLK enable bit  IOC — Transmit pin control bit  DCOFF — Down-convert off bit  IOCSEL*2 — TS pin IOC fixed select bit  DACCARRY — DAC upper current source carry input  SUCARRY — CCO carry input  DACCLK — DAC modulation circuit clock select bit  CCOCLK — CCO modulation circuit clock select bit  CCOCALIB — CCO calibration mode select bit  TXREV — Transit pin inverted output bit  CTSUTRMR — CTSU reference current calibration register  CTSUSUCLKA — CTSU sensor unit clock control register A  CTSUSUCLKB — CTSU sensor unit clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |               | CLKSEL[1:0]      | _                          | Monitor clock select bits     |
| IOC — Transmit pin control bit DCOFF — Down-convert off bit IOCSEL*2 — TS pin IOC fixed select bit DACCARRY — DAC upper current source carry input SUCARRY — CCO carry input DACCLK — DAC modulation circuit clock select bit CCOCLK — CCO modulation circuit clock select bit CCOCALIB — CCO calibration mode select bit  TXREV — Transit pin inverted output bit  CTSUTRMR — CTSU reference current calibration register  CTSUSUCLKA — CTSU sensor unit clock control register A  CTSUSUCLKB — CTSU sensor unit clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |               |                  | _                          | SUCLK enable bit              |
| DCOFF — Down-convert off bit  IOCSEL*2 — TS pin IOC fixed select bit  DAC upper current source carry input  SUCARRY — CCO carry input  DAC modulation circuit clock select bit  CCOCLK — CCO modulation circuit clock select bit  CCOCALIB — CCO calibration mode select bit  TXREV — Transit pin inverted output bit  CTSUTRMR — CTSU reference current calibration register  CTSUSUCLKA — CTSU sensor unit clock control register A  CTSUSUCLKB — CTSU sensor unit clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |               |                  | _                          |                               |
| IOCSEL*2 — TS pin IOC fixed select bit DACCARRY — DAC upper current source carry input  SUCARRY — CCO carry input DACCLK — DAC modulation circuit clock select bit  CCOCLK — CCO modulation circuit clock select bit  CCOCALIB — CCO calibration mode select bit  TXREV — Transit pin inverted output bit  CTSUTRMR — CTSU reference current calibration register  CTSUSUCLKA — CTSU sensor unit clock control register A  CTSUSUCLKB — CTSU sensor unit clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |               |                  | _                          | ·                             |
| DACCARRY  DAC upper current source carry input  SUCARRY  DACCLK  DAC modulation circuit clock select bit  CCOCLK  CCO modulation circuit clock select bit  CCOCALIB  CCOCALIB  CCOCALIB  CTSUTRMR  CTSUTRMR  CTSUSUCLKA  CTSUSUCLKA  CCO carry input  CCO carry input |               |                  | _                          |                               |
| CTSUSUCLKB  SUCARRY  SUCARRY  DACCLK  DAC modulation circuit clock select bit  CCOCLK  CCO calibration mode select bit  TXREV  CTSU reference current calibration register  CTSUSUCLKA  CTSUSUCLKB  CCO carry input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |               | DACCARRY         | _                          | •                             |
| DACCLK  DAC modulation circuit clock select bit  CCOCLK  CCO modulation circuit clock select bit  CCOCALIB  CCOCALIB  CCO calibration mode select bit  TXREV  Transit pin inverted output bit  CTSUTRMR  CTSUTRMR  CTSU reference current calibration register  CTSUSUCLKA  CTSUSUCLKA  CTSU sensor unit clock  CTSUSUCLKB  CTSUSUCLKB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |               |                  |                            |                               |
| CCOCLK  CCO modulation circuit clock select bit  CCOCALIB  CCO calibration mode select bit  TXREV  Transit pin inverted output bit  CTSUTRMR  CTSUTRMR  CTSUSUCLKA  CTSUSUCLKA  CTSUSUCLKA  CTSUSUCLKA  CTSUSUCLKB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |               | SUCARRY          | _                          |                               |
| CCOCLK  CCO modulation circuit clock select bit  CCO calibration mode select bit  TXREV  Transit pin inverted output bit  CTSUTRMR  CTSUSUCLKA  CTSUSUCLKA  CTSUSUCLKA  CTSUSUCLKB  CCO modulation circuit clock select bit  CCO calibration mode select bit  Transit pin inverted output bit  CTSU reference current calibration register  CTSU sensor unit clock  CTSUSUCLKA  CTSU sensor unit clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |               | DACCLK           | _                          | DAC modulation circuit        |
| CCOCALIB  CCOCALIB  CCO calibration mode select bit  TXREV  Transit pin inverted output bit  CTSUTRMR  CTSU reference current calibration register  CTSUSUCLKA  CTSUSUCLKA  CTSUSUCLKA  CTSUSUCLKB  CTSUSUCLKB  CTSUSUCLKB  CCTSUSUCLKB  CCCO calibration mode select bit  CTSUSUCLKB  CCTSUSUCLKB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |               |                  |                            | clock select bit              |
| CCOCALIB  CCO calibration mode select bit  TXREV  Transit pin inverted output bit  CTSUTRMR  CTSU reference current calibration register  CTSUSUCLKA  CTSUSUCLKA  CTSUSUCLKB  CTSUSUCLKB  CTSUSUCLKB  CCSU sensor unit clock control register A  CTSU sensor unit clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |               | CCOCLK           | _                          | CCO modulation circuit        |
| TXREV — Transit pin inverted output bit  CTSUTRMR — CTSU reference current calibration register  CTSUSUCLKA — CTSU sensor unit clock control register A  CTSUSUCLKB — CTSU sensor unit clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |               |                  |                            | I .                           |
| TXREV — Transit pin inverted output bit  CTSUTRMR — CTSU reference current calibration register  CTSUSUCLKA — CTSU sensor unit clock control register A  CTSUSUCLKB — CTSU sensor unit clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |               | CCOCALIB         | _                          |                               |
| CTSUTRMR — CTSU reference current calibration register — CTSUSUCLKA — CTSUSUCLKA — CTSUSUCLKB —  |               |                  |                            |                               |
| CTSUTRMR — CTSU reference current calibration register  CTSUSUCLKA — CTSU sensor unit clock control register A  CTSUSUCLKB — CTSU sensor unit clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |               | TXREV            |                            |                               |
| CTSUSUCLKA — CTSUSUCLKA — CTSUSUCLKB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | CTSLITDMD     |                  | CTSI I reference current   | Dit                           |
| CTSUSUCLKA — CTSU sensor unit clock control register A  CTSUSUCLKB — CTSU sensor unit clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | CTSOTTWIK     | _                |                            | _                             |
| CTSUSUCLKB — Control register A CTSU sensor unit clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | CTSUSUCLKA    | _                |                            | CTSU sensor unit clock        |
| CTSUSUCLKB — CTSU sensor unit clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |               |                  |                            |                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | CTSUSUCLKB    | _                | _                          | <u> </u>                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |               |                  |                            | control register B            |
| CTSUTRIMA — CTSU trimming register A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | CTSUTRIMA     | _                | _                          | CTSU trimming register A      |
| CTSUTRIMB — CTSU trimming register B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | CTSUTRIMB     | _                | _                          | CTSU trimming register B      |
| CTSUOPT*2 — CTSU option setting                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | CTSUOPT*2     | _                | _                          | CTSU option setting           |
| register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |               |                  |                            | •                             |
| CTSUSCNTACT — CTSU sensor counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |               | _                | _                          |                               |
| *2 automatic correction table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | *2            |                  |                            |                               |
| access register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0=011110=13   |                  |                            | •                             |
| CTSUAJCR*2 — CTSU automatic judgment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | CTSUAJCR*2    | _                | _                          | , ,                           |
| CTSUAJTHR*2 — CTSU threshold register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | CTCIIA ITUD±2 |                  |                            | •                             |
| CTSUAJITHR** — — CTSU threshold register  CTSUAJMMAR — — CTSU moving average                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |               | <del>-</del>     | <del>_</del>               | ū                             |
| *2 result register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |               | _                |                            | result register               |
| CTSUAJBLACT — — CTSU baseline average intermediate result register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |               | _                | _                          |                               |
| CTSUAJBLAR*2 — CTSU baseline average                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | CTSUAJBLAR*2  | _                | _                          |                               |
| result register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |               |                  |                            |                               |

| Register   | Bit | RX113 (CTSUa) | RX140 (CTSU2SL, CTSU2L)                        |
|------------|-----|---------------|------------------------------------------------|
| CTSUAJRR*2 | _   | _             | CTSU automatic judgment result register        |
| CTSUADDC   | _   | _             | CTSU A/D converter connection control register |

Note: 1. Valid only when the value of the CTSUCRA.SDPSEL bit is 0 (random pulse mode).

Note: 2. These registers are implemented on products with ROM capacity of 128 KB or greater.

## 2.24 12-Bit A/D Converter

Table 2.59 is a comparative overview of the 12-bit A/D converters, and Table 2.60 is a comparison of 12-bit A/D converter registers.

Table 2.59 Comparative Overview of 12-Bit A/D Converters

| Item                  | RX113 (S12ADb)                                                                                                                                                                                                                                                                                                                                                                                                    | RX140 (S12ADE)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number of units       | 1 unit                                                                                                                                                                                                                                                                                                                                                                                                            | 1 unit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Input channels        | 17 channels                                                                                                                                                                                                                                                                                                                                                                                                       | 18 channels                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Extended              | Temperature sensor output, internal                                                                                                                                                                                                                                                                                                                                                                               | Temperature sensor output, internal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| analog function       | reference voltage                                                                                                                                                                                                                                                                                                                                                                                                 | reference voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| A/D conversion method | Successive approximation method                                                                                                                                                                                                                                                                                                                                                                                   | Successive approximation method                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Resolution            | 12 bits                                                                                                                                                                                                                                                                                                                                                                                                           | 12 bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Conversion time       | 1.0 µs per channel<br>(when A/D conversion clock ADCLK<br>= 32 MHz)                                                                                                                                                                                                                                                                                                                                               | Per channel Conversion cycle bit = 0: 0.88 µs, conversion cycle bit = 1: 0.67 µs (when A/D conversion clock (ADCLK) = 48 MHz)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| A/D conversion clock  | Peripheral module clock PCLK and A/D conversion clock ADCLK can be set so that the frequency ratio should be one of the following.  PCLK to ADCLK frequency ratio = 1:1, 1:2, 1:4, 1:8, 2:1, 4:1  ADCLK is set using the clock generation circuit.                                                                                                                                                                | Peripheral module clock PCLKB and A/D conversion clock ADCLK can be set so that the frequency ratio should be one of the following.  PCLKB to ADCLK frequency ratio = 1:1, 1:2, 2:1, 4:1, 8:1  ADCLK is set using the clock generation circuit.                                                                                                                                                                                                                                                                                                                                                                               |
| Data registers        | <ul> <li>17 registers for analog input and one for A/D-converted data duplication in double trigger mode</li> <li>One register for temperature sensor output</li> <li>One register for internal reference</li> <li>The results of A/D conversion are stored in 12-bit A/D data registers.</li> <li>In addition mode, A/D conversion results are added and stored in A/D data registers as 14-bit data.</li> </ul> | <ul> <li>18 registers for analog input, one for A/D-converted data duplication in double trigger mode</li> <li>One register for temperature sensor output</li> <li>One register for internal reference</li> <li>One register for self-diagnosis</li> <li>The results of A/D conversion are stored in 12-bit A/D data registers.</li> <li>12-bit accuracy output for the results of A/D conversion</li> <li>The value obtained by adding up A/D-converted results is stored as a value in the number of bit for conversion accuracy + 2 bits/4 bits in the A/D data registers in A/D-converted value addition mode.</li> </ul> |

| Item            | RX113 (S12ADb)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | RX140 (S12ADE)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Data registers  | <ul> <li>Duplication of A/D conversion data</li> <li>A/D conversion data of one selected analog input channel is stored in A/D data register y when conversion is started by the first trigger and in the duplication register when started by the second trigger.</li> <li>Duplication is available when double trigger mode is selected in single scan mode or group scan mode only.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Double trigger mode (selectable in single scan and group scan modes):     The first piece of A/D-converted analog-input data on one selected channel is stored in the data register for the channel, and the second piece is stored in the duplication register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Operating modes | <ul> <li>Single scan mode:         <ul> <li>A/D conversion is performed only once on the analog inputs of up to 17 channels arbitrarily selected.</li> <li>A/D conversion is performed only once on the temperature sensor output.</li> <li>A/D conversion is performed only once on the internal reference voltage.</li> </ul> </li> <li>Continuous scan mode:         <ul> <li>A/D conversion is performed repeatedly on the analog inputs of up to 17 channels arbitrarily selected.</li> </ul> </li> <li>Group scan mode:         <ul> <li>Analog inputs of up to 17 channels are divided into group A and group B, and A/D conversion of the analog inputs selected on a group basis is performed only once.</li> <li>Conversion start conditions (synchronous trigger) can be selected independently for group A and group B, allowing A/D conversion of the groups to start at different times.</li> </ul> </li> </ul> | <ul> <li>Single scan mode:         <ul> <li>A/D conversion is performed only once on the analog inputs of up to 18 channels arbitrarily selected.</li> <li>A/D conversion is performed only once on the temperature sensor output.</li> <li>A/D conversion is performed only once on the internal reference voltage.</li> </ul> </li> <li>Continuous scan mode:         <ul> <li>A/D conversion is performed repeatedly on the analog inputs of up to 18 channels arbitrarily selected.</li> </ul> </li> <li>Group scan mode:         <ul> <li>Analog inputs of up to 18 arbitrarily selected channels are divided into group A and group B, and A/D conversion of the analog inputs selected on a group basis is performed only once.</li> <li>Conversion start conditions (synchronous trigger) can be selected independently for group A and group B, allowing A/D conversion of the groups to start at different times.</li> </ul> </li> <li>Group scan mode (when group A is given priority):         <ul> <li>If a group A trigger is input during A/D conversion on group B is stopped and A/D conversion is performed on group A.</li> <li>Restart (rescan) of A/D conversion on group B after completion of A/D conversion on group A can be enabled.</li> </ul> </li> </ul> |

| Item           | RX113 (S12ADb)                                                                   | RX140 (S12ADE)                                                                   |
|----------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------|
| Conditions for | Software trigger                                                                 | Software trigger                                                                 |
| A/D conversion | Synchronous trigger                                                              | Synchronous trigger                                                              |
| start          | Trigger by the MTU or ELC                                                        | Trigger by the multi-function timer                                              |
|                |                                                                                  | pulse unit (MTU) or event link controller                                        |
|                |                                                                                  | (ELC)                                                                            |
|                | Asynchronous trigger                                                             | Asynchronous trigger                                                             |
|                | A/D conversion can be started by the                                             | A/D conversion can be triggered by the                                           |
|                | ADTRG0# pin.                                                                     | external trigger ADTRG0# pin.                                                    |
| Functions      | Variable sampling state count                                                    | Variable sampling state count                                                    |
|                |                                                                                  | Self-diagnosis of 12-bit A/D converter                                           |
|                | A/D-converted value addition mode                                                | Selectable A/D-converted value                                                   |
|                |                                                                                  | addition mode or average mode                                                    |
|                |                                                                                  | Analog input disconnection detection                                             |
|                |                                                                                  | function (discharge function/precharge                                           |
|                | De la trians and a factor of                                                     | function)                                                                        |
|                | <ul> <li>Double trigger mode (duplication of<br/>A/D conversion data)</li> </ul> | <ul> <li>Double trigger mode (duplication of<br/>A/D conversion data)</li> </ul> |
|                | A/D conversion data)                                                             | Automatic clear function of A/D data                                             |
|                |                                                                                  | registers                                                                        |
|                |                                                                                  | Compare function (window A and                                                   |
|                |                                                                                  | window B)                                                                        |
|                |                                                                                  | 16 ring buffers when the compare                                                 |
|                |                                                                                  | function is used                                                                 |
| Interrupt      | In the modes except double trigger                                               | In the modes except double trigger                                               |
| sources        | mode and group scan mode, A/D scan                                               | mode and group scan mode, A/D scan                                               |
|                | end interrupt request (S12ADI0) can be                                           | end interrupt request (S12ADI0) can be                                           |
|                | generated on completion of single                                                | generated on completion of single                                                |
|                | scan.                                                                            | scan.                                                                            |
|                | In double trigger mode, A/D scan end     interrupt request (\$43ADIO) can be     | In double trigger mode, A/D scan end     interrupt request (\$13ADIO) see be     |
|                | interrupt request (S12ADI0) can be generated on completion of double             | interrupt request (S12ADI0) can be generated on completion of double             |
|                | scan.                                                                            | scan.                                                                            |
|                | <ul> <li>In group scan mode, an A/D scan end</li> </ul>                          | In group scan mode, an A/D scan end                                              |
|                | interrupt request (S12ADI0) can be                                               | interrupt request (S12ADI0) can be                                               |
|                | generated on completion of group A                                               | generated on completion of group A                                               |
|                | scan, whereas an A/D scan end                                                    | scan, whereas an A/D scan end                                                    |
|                | interrupt request (GBADI) for group B                                            | interrupt request (GBADI) for group B                                            |
|                | can be generated on completion of                                                | can be generated on completion of                                                |
|                | group B scan.                                                                    | group B scan.                                                                    |
|                | When double trigger mode is selected                                             | When double trigger mode is selected                                             |
|                | in group scan mode, A/D scan end                                                 | in group scan mode, A/D scan end                                                 |
|                | interrupt request (S12ADI0) can be generated on completion of double             | interrupt request (S12ADI0) can be generated on completion of double             |
|                | scan of group A, whereas A/D scan                                                | scan of group A, whereas A/D scan                                                |
|                | end interrupt request (GBADI) specially                                          | end interrupt request (GBADI) specially                                          |
|                | for group B can be generated on                                                  | for group B can be generated on                                                  |
|                | completion of group B scan.                                                      | completion of group B scan.                                                      |
|                | The S12ADI0 and GBADI interrupts                                                 | The S12ADI0 and GBADI interrupts                                                 |
|                | can activate the data transfer controller                                        | can activate the data transfer controller                                        |
|                | (DTC).                                                                           | (DTC).                                                                           |

| Item                           | RX113 (S12ADb)                                                                                                                                                       | RX140 (S12ADE)                                                                                                                                                                                                                              |
|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Event link function            | An ELC event is generated on completion of scans other than group B scan in group scan mode.                                                                         | <ul> <li>An ELC event is generated on completion of scans other than group B scan in group scan mode.</li> <li>An ELC event is generated on completion of group B scan in group scan mode.</li> <li>An ELC event is generated on</li> </ul> |
|                                | Scan can be started by a trigger output<br>by the ELC.                                                                                                               | <ul> <li>completion of all scans.</li> <li>Scan can be started by a trigger output by the ELC.</li> <li>An ELC event is generated according to the event conditions of the window compare function in single scan mode.</li> </ul>          |
| Reference<br>voltages          | <ul> <li>VREFH0, AVCC0, or the internal reference voltage can be selected as the high-side reference voltage.</li> <li>VREFL0 or AVSS0 can be selected as</li> </ul> | <ul> <li>VREFH0 or AVCC0 can be selected as<br/>the high-side reference voltage.</li> <li>VREFL0 or AVSS0 can be selected as</li> </ul>                                                                                                     |
|                                | the low-side reference voltage.                                                                                                                                      | the low-side reference voltage.                                                                                                                                                                                                             |
| Low power consumption function | Ability to specify module stop state                                                                                                                                 | Ability to specify module stop state                                                                                                                                                                                                        |

Table 2.60 Comparison of 12-Bit A/D Converter Registers

| Register | Bit | RX113 (S12ADb)               | RX140 (S12ADE)                    |
|----------|-----|------------------------------|-----------------------------------|
| ADDRy    | _   | A/D data register y          | A/D data register y               |
|          |     | (y = 0  to  4, 6, 8  to  15) | (y = 0 to 8, 16 to 21, 24 to 26)  |
| ADRD     | _   | _                            | A/D self-diagnosis data register  |
| ADANSA   | _   | AD channel select register A |                                   |
| ADANSA0  | _   | _                            | AD channel select register A0     |
| ADANSA1  | _   | —                            | AD channel select register A1     |
| ADANSB   | _   | AD channel select register B | —                                 |
| ADANSB0  | _   | _                            | AD channel select register B0     |
| ADANSB1  | _   | _                            | AD channel select register B1     |
| ADADS    | _   | A/D-converted value addition |                                   |
|          |     | mode select register         |                                   |
| ADADS0   | _   | _                            | A/D-converted value addition/     |
|          |     |                              | average channel select register 0 |
| ADADS1   | _   | _                            | A/D-converted value addition/     |
|          |     |                              | average channel select register 1 |

| Register                                | Bit                  | RX113 (S12ADb)                     | RX140 (S12ADE)                                             |
|-----------------------------------------|----------------------|------------------------------------|------------------------------------------------------------|
| ADADC                                   | ADC[1:0]             | Addition count select bits         | Addition count select bits                                 |
| 7.127.120                               | (RX113)              | (b1, b0)                           | (b2 to b0)                                                 |
|                                         | ADC[2:0]             |                                    | ,                                                          |
|                                         | (RX140)              | b1 b0                              | b2 b0                                                      |
|                                         |                      | 0 0: 1-time conversion             | 0 0 0: 1-time conversion                                   |
|                                         |                      | (no addition, same as normal       | (no addition, same as                                      |
|                                         |                      | conversion)                        | normal conversion)                                         |
|                                         |                      | 0 1: 2-time conversion             | 0 0 1: 2-time conversion                                   |
|                                         |                      | (1 addition)                       | (1 addition)                                               |
|                                         |                      | 1 0: 3-time conversion             | 0 1 0: 3-time conversion                                   |
|                                         |                      | (2 additions)                      | (2 additions)                                              |
|                                         |                      | 1 1: 4-time conversion             | 0 1 1: 4-time conversion                                   |
|                                         |                      | (3 additions)                      | (3 additions)                                              |
|                                         |                      |                                    | 1 0 1: 16-time conversion (15 additions)                   |
|                                         |                      |                                    | Settings other than the above are prohibited.              |
|                                         | AVEE                 | _                                  | Average mode enable bit                                    |
| ADCER                                   | DIAGVAL[1:0]         |                                    | Self-diagnosis conversion voltage                          |
|                                         |                      |                                    | select bits                                                |
|                                         | DIAGLD               | _                                  | Self-diagnosis mode select bit                             |
|                                         | DIAGM                | _                                  | Self-diagnosis enable bit                                  |
| ADEXICR                                 | TSS (RX113)          | Temperature sensor output A/D      | Temperature sensor output A/D                              |
|                                         | TSSA (RX140)         | conversion select bits             | conversion select bits                                     |
|                                         | OCS (RX113)          | Internal reference voltage A/D     | Internal reference voltage A/D                             |
|                                         | OCSA (RX140)         | conversion select bits             | conversion select bits                                     |
| ADSTRGR                                 | TRSB[3:0]            | A/D conversion start trigger       | A/D conversion start trigger                               |
|                                         | (RX113)              | select bits for group B (b0 to b3) | select bits for group B (b0 to b5)                         |
|                                         | TRSB[5:0]            |                                    |                                                            |
|                                         | (RX140)              | 1.7                                |                                                            |
|                                         | TRSA[3:0]            | A/D conversion start trigger       | A/D conversion start trigger                               |
|                                         | (RX113)              | select bits (b8 to b11)            | select bits (b8 to b13)                                    |
|                                         | TRSA[5:0]<br>(RX140) |                                    |                                                            |
| ADSSTRn                                 |                      | A/D sampling state register n      | A/D sampling state register n                              |
| , 100011111                             |                      | (n = 0 to 4, 6, L, T, O)           | (n = 0 to 8, L, T, O)                                      |
| ADDISCR                                 |                      |                                    | A/D disconnection detection                                |
| , ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |                      |                                    | control register                                           |
| ADELCCR                                 | <u> </u>             | _                                  | A/D event link control register                            |
| ADGSPCR                                 | _                    | _                                  | A/D group scan priority control                            |
|                                         |                      |                                    | register                                                   |
| ADCMPCR                                 | _                    | _                                  | A/D compare function control                               |
|                                         |                      |                                    | register                                                   |
| ADCMPANSR0                              | <u> </u>             |                                    | A/D compare function window A                              |
|                                         |                      |                                    | channel select register 0                                  |
| ADCMPANSR1                              |                      | _                                  | A/D compare function window A                              |
| ADOMADANICE                             |                      |                                    | channel select register 1                                  |
| ADCMPANSER                              |                      | _                                  | A/D compare function window A                              |
| ADCMDL DO                               |                      |                                    | extended input select register                             |
| ADCMPLR0                                |                      | _                                  | A/D compare function window A comparison condition setting |
|                                         |                      |                                    | register 0                                                 |
| <u> </u>                                | <u> </u>             | L                                  | 1 3                                                        |

| Register   | Bit | RX113 (S12ADb) | RX140 (S12ADE)                                                                     |
|------------|-----|----------------|------------------------------------------------------------------------------------|
| ADCMPLR1   | _   | _              | A/D compare function window A comparison condition setting register 1              |
| ADCMPLER   | _   | _              | A/D compare function window A extended input comparison condition setting register |
| ADCMPDR0   | _   | _              | A/D compare function window A lower-side level setting register                    |
| ADCMPDR1   | _   | _              | A/D compare function window A upper-side level setting register                    |
| ADCMPSR0   | _   | _              | A/D compare function window A channel status register 0                            |
| ADCMPSR1   | _   | _              | A/D compare function window A channel status register 1                            |
| ADCMPSER   | _   | _              | A/D compare function window A extended input channel status register               |
| ADHVREFCNT | _   | _              | A/D high-potential/low-potential reference voltage control register                |
| ADWINMON   | _   | _              | A/D compare function window<br>A/B status monitor register                         |
| ADCMPBNSR  | _   | _              | A/D compare function window B channel select register                              |
| ADWINLLB   | _   | _              | A/D compare function window B lower-side level setting register                    |
| ADWINULB   | _   | _              | A/D compare function window B upper-side level setting register                    |
| ADCMPBSR   | _   | _              | A/D compare function window B channel status register                              |
| ADBUFn     | _   | _              | A/D data storage buffer register n (n = 0 to 15)                                   |
| ADBUFEN    | _   | _              | A/D data storage buffer enable register                                            |
| ADBUFPTR   | _   | _              | A/D data storage buffer pointer register                                           |
| ADCCR      | _   | _              | A/D conversion cycle control register                                              |

Table 2.61 Comparison of A/D Conversion Start Triggers Set in the ADSTRGR Registers

| Bit       | RX113                                         | RX140                                         |
|-----------|-----------------------------------------------|-----------------------------------------------|
| TRSB[3:0] | A/D conversion start trigger select for group | A/D conversion start trigger select for group |
| (RX113)   | B bits                                        | B bits                                        |
| TRSB[5:0] |                                               |                                               |
| (RX140)   | b3 b0                                         | b5 b0                                         |
|           |                                               | 1 1 1 1 1 1: No trigger source selected state |
|           | 0 0 0 1: TRG0AN                               | 0 0 0 0 0 1: TRG0AN                           |
|           | 0 0 1 0: TRG0BN                               | 0 0 0 0 1 0: TRG0BN                           |
|           | 0 0 1 1: TRGAN                                | 0 0 0 0 1 1: TRGAN                            |
|           | 0 1 0 0: TRG0EN                               | 0 0 0 1 0 0: TRG0EN                           |
|           | 0 1 0 1: TRG0FN                               | 0 0 0 1 0 1: TRG0FN                           |
|           |                                               | 0 0 0 1 1 0: TRG4AN                           |
|           |                                               | 0 0 1 1 1 1: TRG4BN                           |
|           |                                               | 0 0 1 0 0 0: TRG4ABN                          |
|           |                                               | 0 0 1 0 0 1: ELCTRG0                          |
| TRSA[3:0] | A/D conversion start trigger select bits      | A/D conversion start trigger select bits      |
| (RX113)   |                                               |                                               |
| TRSA[5:0] | b11 b8                                        | b13 b8                                        |
| (RX140)   |                                               | 1 1 1 1 1 1: No trigger source selected state |
|           | 0 0 0 0: ADTRG0#                              | 0 0 0 0 0 0: ADTRG0#                          |
|           | 0 0 0 1: TRG0AN                               | 0 0 0 0 0 1: TRG0AN                           |
|           | 0 0 1 0: TRG0BN                               | 0 0 0 0 1 0: TRG0BN                           |
|           | 0 0 1 1: TRGAN                                | 0 0 0 0 1 1: TRGAN                            |
|           | 0 1 0 0: TRG0EN                               | 0 0 0 1 0 0: TRG0EN                           |
|           | 0 1 0 1: TRG0FN                               | 0 0 0 1 0 1: TRG0FN                           |
|           |                                               | 0 0 0 1 1 0: TRG4AN                           |
|           |                                               | 0 0 0 1 1 1: TRG4BN                           |
|           |                                               | 0 0 1 0 0 0: TRG4ABN                          |
|           |                                               | 0 0 1 0 0 1: ELCTRG0                          |

## 2.25 D/A Converter

Table 2.62 is a comparative overview of the D/A converters, and Table 2.63 is a comparison of D/A converter registers.

Table 2.62 Comparative Overview of D/A Converters

| Item                                                | RX113 (R12DAA)                                                                                                                                                                                                                                                                                                                                                                            | RX140 (DAa)                                                                                                                                                                                                                                                                                                                                                                              |
|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Resolution                                          | 12 bits                                                                                                                                                                                                                                                                                                                                                                                   | 8 bits                                                                                                                                                                                                                                                                                                                                                                                   |
| Output channels                                     | 2 channels                                                                                                                                                                                                                                                                                                                                                                                | 2 channels                                                                                                                                                                                                                                                                                                                                                                               |
| Measure against interference between analog modules | Measure against interference between D/A and A/D converters: D/A converted data update timing is controlled by the 12-bit A/D converter synchronous D/A conversion enable signal output by the 12-bit A/D converter. This reduces degradation of A/D conversion accuracy due to interference by controlling the timing of the 12-bit D/A converter inrush current with the enable signal. | Measure against interference between D/A and A/D converters: D/A converted data update timing is controlled by the 12-bit A/D converter synchronous D/A conversion enable signal output by the 12-bit A/D converter. This reduces degradation of A/D conversion accuracy due to interference by controlling the timing of the 8-bit D/A converter inrush current with the enable signal. |
| Low power                                           | Ability to transition to module stop state                                                                                                                                                                                                                                                                                                                                                | Ability to transition to module stop state                                                                                                                                                                                                                                                                                                                                               |
| consumption function                                |                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                          |
| Event link function                                 | Ability to start D/A conversion on                                                                                                                                                                                                                                                                                                                                                        | Ability to start D/A conversion on                                                                                                                                                                                                                                                                                                                                                       |
| (input)                                             | channel 0 when an event signal is input                                                                                                                                                                                                                                                                                                                                                   | channel 0 when an event signal is input                                                                                                                                                                                                                                                                                                                                                  |

Table 2.63 Comparison of D/A Converter Registers

| Register | Bit | RX113 (R12DAA)            | RX140 (DAa) |
|----------|-----|---------------------------|-------------|
| DAVREFCR |     | D/A VREF control register | _           |

# 2.26 Temperature Sensor

Table 2.64 is a comparison of temperature sensor registers.

Table 2.64 Comparison of Temperature Sensor Registers

| Register       | Bit | RX113 (TEMPSA)                 | RX140 (TEMPSA)                 |
|----------------|-----|--------------------------------|--------------------------------|
| TSCDRH,        |     | Temperature sensor calibration | Temperature sensor calibration |
| TSCDRL (RX113) |     | data register                  | data register                  |
| TSCDR (RX140)  |     |                                |                                |

## 2.27 **RAM**

Table 2.65 is a comparative overview of RAM.

Table 2.65 Comparative Overview of RAM

| Item                           | RX113                                                                                                                                      | RX140                                                                                                                                            |
|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| RAM capacity                   | Max. 64 KB                                                                                                                                 | Max. 64 KB                                                                                                                                       |
| RAM address                    | RAM capacity 64 KB     RAM0: 0000 0000h to 0000 FFFFh                                                                                      | RAM capacity 64 KB     RAM0: 0000 0000h to 0000 FFFFh                                                                                            |
|                                | RAM capacity 32 KB<br>RAM0: 0000 0000h to 0000 7FFFh                                                                                       | <ul> <li>RAM capacity 32 KB         RAM0: 0000 0000h to 0000 7FFFh</li> <li>RAM capacity 16 KB         RAM0: 0000 0000h to 0000 3FFFh</li> </ul> |
| Access                         | <ul> <li>Single-cycle access is possible for<br/>both reading and writing.</li> <li>On-chip RAM can be enabled or<br/>disabled.</li> </ul> | <ul> <li>Single-cycle access is possible for<br/>both reading and writing.</li> <li>On-chip RAM can be enabled or<br/>disabled.</li> </ul>       |
| Low power consumption function | Ability to specify module stop state.                                                                                                      | Ability to specify module stop state.                                                                                                            |

# 2.28 Flash Memory

Table 2.66 is a comparative overview of flash memory, and Table 2.67 is a comparison of flash memory registers.

**Table 2.66 Comparative Overview of Flash Memory** 

| Item            | RX113 (FLASH)                                                                     | RX140 (FLASH)                                                                     |  |
|-----------------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--|
| Memory capacity | User area: Up to 512 KB                                                           | User area: Up to 256 KB                                                           |  |
|                 | Data area: Up to 8 KB                                                             | Data area: Up to 8 KB                                                             |  |
|                 | Extra area:                                                                       | Extra area:                                                                       |  |
|                 | Stores the start-up area information,                                             | Stores the start-up area information,                                             |  |
|                 | access window information, and unique ID                                          | access window information, and unique ID                                          |  |
| Addresses       | Products with capacity of 512 KB                                                  | unique ID                                                                         |  |
| Addresses       | FFF8 0000h to FFFF FFFFh                                                          |                                                                                   |  |
|                 | <ul> <li>Products with capacity of 384 KB<br/>FFFA 0000h to FFFF FFFFh</li> </ul> |                                                                                   |  |
|                 | Products with capacity of 256 KB                                                  | Products with capacity of 256 KB                                                  |  |
|                 | FFFC 0000h to FFFF FFFFh                                                          | FFFC 0000h to FFFF FFFFh                                                          |  |
|                 | Products with capacity of 128 KB     FFFE 0000h to FFFF FFFFh                     | <ul> <li>Products with capacity of 128 KB<br/>FFFE 0000h to FFFF FFFFh</li> </ul> |  |
|                 |                                                                                   | <ul> <li>Products with capacity of 64 KB<br/>FFFF 0000h to FFFF FFFFh</li> </ul>  |  |
| Software        | The following software commands are                                               | The following software commands are                                               |  |
| commands        | implemented:                                                                      | implemented:                                                                      |  |
|                 | Program, blank check, block erase, and unique ID read                             | Program, blank check, block erase, and all-block erase                            |  |
|                 | The following commands are                                                        | <ul> <li>The following commands are</li> </ul>                                    |  |
|                 | implemented for programming the                                                   | implemented for programming the                                                   |  |
|                 | extra area:                                                                       | extra area:                                                                       |  |
|                 | Start-up area information program and                                             | Start-up area information program,                                                |  |
|                 | access window information program                                                 | access window protect, and access                                                 |  |
|                 |                                                                                   | window information program                                                        |  |
| Value after     | ROM: FFh                                                                          | ROM: FFh                                                                          |  |
| erasure         | E2 DataFlash: FFh                                                                 | E2 DataFlash: FFh                                                                 |  |
| Interrupt       | An interrupt (FRDYI) is generated upon                                            | An interrupt (FRDYI) is generated upon                                            |  |
|                 | completion of software command                                                    | completion of software command                                                    |  |
|                 | processing or forced stop processing.                                             | processing or forced stop processing.                                             |  |

| Item                                 | RX113 (FLASH)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | RX140 (FLASH)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| On-board programming                 | <ul> <li>Boot mode (SCI interface)         <ul> <li>Channel 1 of the serial communications interface (SCI1) is used for asynchronous communication.</li> <li>The user area and data area can be programmed.</li> </ul> </li> <li>Boot mode (FINE interface)         <ul> <li>The FINE interface is used.</li> <li>The user area and data area can be programmed.</li> </ul> </li> <li>Boot mode (USB interface)         <ul> <li>Channel 0 (USB0) of the USB 2.0 function module is used.</li> <li>The user area and data area can be programmed.</li> <li>The flash memory can be programmed in self-powered or bus-powered mode.</li> <li>A personal computer can be connected using only a USB cable.</li> </ul> </li> </ul> | Boot mode (SCI interface)     Channel 1 of the serial communications interface (SCI1) is used for asynchronous communication.     The user area and data area can be programmed.     Boot mode (FINE interface)     The FINE interface is used.     The user area and data area can be programmed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Off he and                           | Self-programming (single-chip mode)     The user area can be programmed using a flash programming routine in a user program.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Self-programming (single-chip mode)     The user area and data area can be programmed using a flash programming routine in a user program.  The program and determine the program is a second to the program in the program is a second to the program in the program is a second to the program in the program is a second to the program in the program is a second to the program in the program is a second to the program in the program is a second to the program in the program is a second to the program is |
| Off-board programming                | The user area and data area can be programmed using a flash programmer compatible with the MCU.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | The user area and data area can be programmed using a flash programmer compatible with the MCU.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| ID codes<br>protection               | <ul> <li>Connection with a serial programmer can be controlled using ID codes in boot mode.</li> <li>Connection with an on-chip debugging emulator can be controlled using ID codes.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | <ul> <li>Connection with a serial programmer can be controlled using ID codes in boot mode.</li> <li>Connection with an on-chip debugging emulator can be controlled using ID codes.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Start-up program protection function | This function is used to safely program blocks 0 to 15.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | This function is used to safely program blocks 0 to 7.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Area protection                      | During self-programming, this function enables programming only of specified blocks in the user area and disables programming of the other blocks.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | During self-programming, this function enables programming only of specified blocks in the user area and disables programming of the other blocks.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Background operation (BGO) function  | Programs in the ROM can run while the E2 DataFlash is being programmed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Programs in the ROM can run while the E2 DataFlash is being programmed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

Table 2.67 Comparison of Flash Memory Registers

| Register                             | Bit                   | RX113 (FLASH)                                                                                                                                                          | RX140 (FLASH)                                                                                                                                                                              |
|--------------------------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MEMWAITR                             | _                     | _                                                                                                                                                                      | Memory wait cycle setting register                                                                                                                                                         |
| DFLWAITR                             |                       | _                                                                                                                                                                      | Data flash wait cycle setting register                                                                                                                                                     |
| FPMCR FMS0,<br>FMS1, FSM2<br>(RX113) |                       | Flash operating mode select bits 0, 1, and 2                                                                                                                           | Flash operating mode select bits 0 and 1                                                                                                                                                   |
|                                      | FMS0, FMS1<br>(RX140) | FMS2 FMS1 FMS0<br>0 0 0: ROM/E2 DataFlash read<br>mode                                                                                                                 | FMS1 FMS0 0 0: ROM/E2 DataFlash read mode                                                                                                                                                  |
|                                      |                       | 0 1 0: E2 DataFlash P/E mode 0 1 1: Discharge mode 1 1 0 1: ROM P/E mode 1 1 1: Discharge mode 2 Settings other than the above are prohibited.                         | 0 1: ROMP/E mode 1 0: E2 DataFlash P/E mode 1 1: Setting prohibited.                                                                                                                       |
|                                      | LVPE                  | Low-voltage P/E mode enable bit                                                                                                                                        | —                                                                                                                                                                                          |
| FCR                                  | CMD[3:0]              | b3 b0 0 0 1: Program 0 0 1 1: Blank check 0 1 0 0: Block erase                                                                                                         | b3 b0 0 0 1: Program 0 0 1 1: Blank check 0 1 0 0: Block erase                                                                                                                             |
|                                      |                       | 0 1 0 1: Unique ID read  Settings other than the above are prohibited.                                                                                                 | 0 1 1 0: All-block erase Settings other than the above are prohibited.                                                                                                                     |
|                                      | DRC                   | Data read completion bit                                                                                                                                               | <u> </u>                                                                                                                                                                                   |
| FEXCR                                | CMD[2:0]              | Software command setting bits  b2 b0 0 0 1: Start-up area information program  0 1 0: Access window information program  Settings other than the above are prohibited. | Software command setting bits  b2 b0 0 0 1: Start-up area information program/access window protect 0 1 0: Access window information program Settings other than the above are prohibited. |
| FSARH                                | _                     | Flash processing start address register H  FSARH is an 8-bit register.                                                                                                 | Flash processing start address register H  FSARH is a 16-bit register.                                                                                                                     |
| FEARH                                | _                     | Flash processing end address register H                                                                                                                                | Flash processing end address register H                                                                                                                                                    |
| 50011                                |                       | FEARH is an 8-bit register. FEARH is a 16-bit register.                                                                                                                |                                                                                                                                                                                            |
| FRBH                                 | -                     | Flash read buffer register H —                                                                                                                                         |                                                                                                                                                                                            |
| FRBL                                 | <u> </u>              | Flash read buffer register L                                                                                                                                           | <u>                                     </u>                                                                                                                                               |

| Register   | Bit   | RX113 (FLASH)                                                                                  | RX140 (FLASH)                             |
|------------|-------|------------------------------------------------------------------------------------------------|-------------------------------------------|
| FWBH, FWBL | _     | Flash write buffer register H,                                                                 | Flash write buffer register n             |
| (RX113)    |       | Flash write buffer register L                                                                  | (n = 0  to  3)                            |
| FWBn       |       |                                                                                                |                                           |
| (RX140)    |       |                                                                                                |                                           |
| FSTATR1    | DRRDY | Data read ready flag                                                                           | _                                         |
| FEAMH      | _     | Flash error address monitor                                                                    | Flash error address monitor               |
|            |       | register H                                                                                     | register H                                |
|            |       |                                                                                                |                                           |
|            |       | FEAMH is an 8-bit register.                                                                    | FEAMH is a <mark>16</mark> -bit register. |
| FSCMR      | AWPR  | _                                                                                              | Access window protect flag                |
| FAWSMR     |       | Flash access window start address monitor register Flash access window start monitor register  |                                           |
|            |       | Initial value after a reset differs.                                                           |                                           |
| FAWEMR     | _     | Flash access window end address monitor register  Flash access window end add monitor register |                                           |
|            |       | Initial value after a reset differs.                                                           |                                           |
| UIDRn      | _     | Unique ID register n (n = 0 to 31)                                                             | Unique ID register n (n = 0 to 3)         |
|            |       |                                                                                                |                                           |
|            |       | UIDRn is an 8-bit register.                                                                    | UIDRn is a 32-bit register.               |

## 2.29 Packages

As indicated in Table 2.68, there are discrepancies in the package drawing codes and availability of some package types, and this should be borne in mind at the board design stage. For details, refer to Design Guide for Migration between RX Family: Differences in Package External form (R01AN4591EJ).

Table 2.68 Packages

|               | Renesas Code |              |       |
|---------------|--------------|--------------|-------|
| Package Type  | RX113        | RX140        | RX140 |
| 100-pin LFQFP | 0            | ×            |       |
| 100-pin TFLGA | 0            | ×            |       |
| 80-pin LFQFP  | ×            | 0            |       |
| 64-pin LFQFP  | PLQP0064KB-A | PLQP0064KB-C |       |
| 48-pin LFQFP  | ×            | 0            |       |
| 32-pin LQFP   | ×            | 0            |       |
| 32-pin HWQFN  | ×            | 0            |       |

O: Package available (Renesas code omitted); X: Package not available

## 3. Comparison of Pin Functions

This section presents a comparative description of pin functions as well as a comparison of the pins for the power supply, clocks, and system control. Items that exist only on one group are indicated by **blue text**. Items that exists on both groups with different specifications are indicated by **red text**. **Black text** indicates there is no differences in the item's specifications between groups.

#### 3.1 64-Pin Package

Table 3.1 is a comparative listing of the pin functions of 64-pin package products.

Table 3.1 Comparative Listing of 64-Pin Package Pin Functions

| 64-Pin |                                                                        |                                                                                                                    |  |
|--------|------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--|
| LFQFP/ | BW440                                                                  | DV4.40                                                                                                             |  |
| LQFP   | RX113                                                                  | RX140<br>P03*1/DA0                                                                                                 |  |
| 1      | PJ0/DA0                                                                |                                                                                                                    |  |
| 2      | P27/MTIOC2B/TMCI3/SCK1/SCK12/RXD6/<br>SMISO6/SSCL6/IRQ3/CMPA2/CACREF/  | VCL                                                                                                                |  |
|        | ADTRG0#                                                                |                                                                                                                    |  |
| 3      | P26/MTIOC2A/TMO1/TXD1/SMOSI1/                                          | MD/PG7/FINED                                                                                                       |  |
|        | SSDA1/USB0_VBUSEN/TXD6/SMOSI6/                                         |                                                                                                                    |  |
|        | SSDA6                                                                  |                                                                                                                    |  |
| 4      | P30/MTIOC4B/POE8#/TMRI3/RXD1/                                          | XCIN/PH7*3                                                                                                         |  |
|        | SMISO1/SSCL1/CAPH/IRQ0                                                 |                                                                                                                    |  |
| 5      | P31/MTIOC4D/TMCI2/CTS1#/RTS1#/SS1#/CAPL/IRQ1                           | XCOUT/PH6*3                                                                                                        |  |
| 6      | MD/FINED                                                               | RES#                                                                                                               |  |
| 7      | RES#                                                                   | XTAL/P37/IRQ4                                                                                                      |  |
| 8      | XCOUT                                                                  | VSS                                                                                                                |  |
| 9      | XCIN                                                                   | EXTAL/P36/IRQ2                                                                                                     |  |
| 10     | UPSEL/P35/NMI                                                          | VCC                                                                                                                |  |
| 11     | XTAL                                                                   | P35/NMI                                                                                                            |  |
| 12     | EXTAL                                                                  | P32/MTIOC0C/TMO3/TXD6* <sup>3</sup> /SMOSI6* <sup>3</sup> /<br>SSDA6* <sup>3</sup> /TS0* <sup>3</sup> /IRQ2/RTCOUT |  |
| 13     | VCL                                                                    | P31/MTIOC4D/TMCI2/CTS1#/RTS1#/SS1#/<br>TS1* <sup>3</sup> /IRQ1                                                     |  |
| 14     | VSS                                                                    | P30/MTIOC4B/TMRI3/POE8#/RXD1/                                                                                      |  |
|        |                                                                        | SMISO1/SSCL1/TS2*3/IRQ0                                                                                            |  |
| 15     | VCC                                                                    | P27/MTIOC2B/TMCI3/SCK1/TS3                                                                                         |  |
| 16     | P32/MTIOC0C/RTCOUT/TMO3/TXD6/                                          | P26/MTIOC2A/TMO1/LPTO/TXD1/SMOSI1/                                                                                 |  |
|        | SMOSI6/SSDA6/CTS6#/RTS6#/SS6#/IRQ2                                     | SSDA1/TS4                                                                                                          |  |
| 17     | P17/MTIOC0C/MTIOC3A/SCK1/MISOA/                                        | P17/MTIOC3A/MTIOC3B/TMO1/POE8#/                                                                                    |  |
|        | SDA0/RXD12/RXDX12/SMISO12/SSCL12/                                      | SCK1/MISOA/SDA0/IRQ7                                                                                               |  |
| 40     | IRQ7/MTIOC3B/POE8#/TMO1                                                | DAC/NATIOGGO/NATIOGGO/TVDA/                                                                                        |  |
| 18     | P16/MTIOC3C/MTIOC3D/RTCOUT/TMO2/<br>TXD1/SMOSI1/SSDA1/MOSIA/SCL0/IRQ6/ | P16/MTIOC3C/MTIOC3D/TMO2/TXD1/<br>SMOSI1/SSDA1/MOSIA/SCL0/IRQ6/                                                    |  |
|        | ADTRG0#                                                                | RTCOUT/ADTRG0#                                                                                                     |  |
|        | USB0 VBUS/USB0 VBUSEN/                                                 | 1. 1. O O I / ΛD I I C O π                                                                                         |  |
|        | USB0_OVRCURB                                                           |                                                                                                                    |  |
| 19     | P15/MTIOC0B/MTCLKB/TMCI2/RXD1/                                         | P15/MTIOC0B/MTCLKB/TMCI2/RXD1/                                                                                     |  |
|        | SMISO1/SSCL1/RSPCKA/IRQ5/CLKOUT/                                       | SMISO1/SSCL1/CRXD0/TS5*3/IRQ5                                                                                      |  |
|        | CACREF                                                                 |                                                                                                                    |  |

| 64-Pin |                                                                                                 |                                                                                          |  |
|--------|-------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|--|
| LFQFP/ |                                                                                                 |                                                                                          |  |
| LQFP   | RX113                                                                                           | RX140                                                                                    |  |
| 20     | UB#/P14/MTIOC0A/MTIOC3A/MTCLKA/<br>TMRI2/CTS1#/RTS1#/SS1#/SSLA0/TXD12/                          | P14/MTIOC3A/MTCLKA/TMRI2/CTS1#/<br>RTS1#/SS1#/CTXD0/TS6*3/IRQ4                           |  |
|        | IRQ4/TXDX12/SIOX12/SMOSI12/SSDA12/                                                              | K131#/331#/C1AD0/13017/IRQ4                                                              |  |
|        | USB0 OVRCURA                                                                                    |                                                                                          |  |
| 21     | VCC_USB                                                                                         | PH3/MTIOC4D/TMCI0/TS7*3                                                                  |  |
| 22     | USB0_DM                                                                                         | PH2/MTIOC4C/TMRI0/TS8*3/IRQ1                                                             |  |
| 23     | USB0_DP                                                                                         | PH1/MTIOC3D/TMO0/TS9*3/IRQ0                                                              |  |
| 24     | VSS_USB                                                                                         | PH0/MTIOC3B/TS10*3/CACREF                                                                |  |
| 25     | P55/MTIOC4D/TMO3/VL1                                                                            | P55/MTIOC4A/MTIOC4D/TMO3/CRXD0/<br>TS11*3                                                |  |
| 26     | P54/MTIOC4B/TMCI1/VL2                                                                           | P54/MTIOC4B/TMCI1/CTXD0/TS12*3                                                           |  |
| 27     | PC7/MTIOC3A/MTCLKB/TMO2/TXD1/                                                                   | PC7/MTIOC3A/MTCLKB/TMO2/LPTO/                                                            |  |
|        | SMOSI1/SSDA1/MISOA/TXD8/SMOSI8/                                                                 | TXD8*3/SMOSI8*3/SSDA8*3/MISOA/TS13/<br>CACREF                                            |  |
| 28     | SSDA8/USB0_OVRCURB/VL3/CACREF PC6/MTIOC3C/MTCLKA/TMCI2/RXD1/                                    | PC6/MTIOC3C/MTCLKA/TMCI2/RXD8* <sup>3</sup> /                                            |  |
| 20     | SMISO1/SSCL1/MOSIA/RXD8/SMISO8/                                                                 | SMISO8*3/SSCL8*3/MOSIA/TS14                                                              |  |
|        | SSCL8/USB0_EXICEN/VL4                                                                           | 7.00020 7.00020 7.0000.41011                                                             |  |
| 29     | PC5/MTIOC3B/MTCLKD/TMRI2/SCK1/                                                                  | PC5/MTIOC0C/MTIOC3B/MTCLKD/TMRI2/                                                        |  |
|        | RSPCKA/SCK8/USB0_ID/COM0                                                                        | SCK8*3/RSPCKA/TS15                                                                       |  |
| 30     | PC4/MTIOC3D/MTCLKC/POE0#/TMCI1/                                                                 | PC4/MTIOC0A/MTIOC3D/MTCLKC/TMCI1/                                                        |  |
|        | SSLA0/CTS8#/RTS8#/SS8#/SCK5/COM1/<br>IRQ2/CLKOUT/USB0_VBUSEN/                                   | POE0#/SCK5/CTS8#* <sup>3</sup> /RTS8#* <sup>3</sup> /SS8#* <sup>3</sup> /<br>SSLA0/TSCAP |  |
|        | USB0 VBUS*4                                                                                     | SSLAU/TSCAP                                                                              |  |
| 31     | PC3/MTIOC4D/TXD5/SMOSI5/SSDA5/                                                                  | PC3/MTIOC4D/TXD5/SMOSI5/SSDA5/                                                           |  |
|        | IRTXD5/COM2                                                                                     | TS16* <sup>3</sup>                                                                       |  |
| 32     | PC2/MTIOC4B/RXD5/SMISO5/SSCL5/                                                                  | PC2/MTIOC4B/RXD5/SMISO5/SSCL5/                                                           |  |
|        | SSLA3/IRRXD5/COM3                                                                               | SSLA3/TS17*3                                                                             |  |
| 33     | PB7/PC1/MTIOC3B/TXD9/SMOSI9/<br>SSDA9/SSITXD0/SEG11/COM4  PB7/PC1*2/MTIOC3B/TXD9/SSDA9*3/TS18*3 |                                                                                          |  |
| 34     | PB6/PC0/MTIOC3D/RXD9/SMISO9/                                                                    | PB6/PC0*2/MTIOC3D/RXD9*3/SMISO9*3/                                                       |  |
| 0.     | SSCL9/SSIRXD0/SEG12/COM5                                                                        | SSCL9*3/TS19*3                                                                           |  |
| 35     | PB5/MTIOC2A/MTIOC1B/POE1#/TMRI1/                                                                | PB5/MTIOC2A/MTIOC1B/TMRI1/POE1#/                                                         |  |
|        | SCK9/SSISCK0/SEG13/COM6                                                                         | SCK9*3/TS20*3                                                                            |  |
| 36     | PB3/MTIOC0A/MTIOC3B/SCK6/                                                                       | PB3/MTIOC0A/MTIOC4A/TMO0/POE3#/                                                          |  |
|        | AUDIO_MCLK/USB0_OVRCURA/SEG15/<br>COM7/MTIOC4A/POE3#/TMO0                                       | LPTO/SCK6*3/TS22*3                                                                       |  |
| 37     | PB1/MTIOC0C/MTIOC4C/TMCI0/TXD6/                                                                 | PB1/MTIOC0C/MTIOC4C/TMCI0/TXD6* <sup>3</sup> /                                           |  |
| 31     | SMOSI6/SSDA6/SSIWS0/SEG17/IRQ4                                                                  | SMOSI6*3/SSDA6*3/TS24*3/IRQ4/CMPOB1                                                      |  |
| 38     | VCC                                                                                             | VCC                                                                                      |  |
| 39     | PB0/MTIC5W/MTIOC0C/RTCOUT/SCL0/                                                                 | PB0/MTIOC3D/MTIC5W/RXD6*3/SMISO6*3/                                                      |  |
|        | RSPCKA/RXD6/SMISO6/SSCL6/IRQ2/                                                                  | SSCL6*3/RSPCKA/TS25                                                                      |  |
|        | ADTRG0#                                                                                         |                                                                                          |  |
| 40     | VSS                                                                                             | VSS                                                                                      |  |
| 41     | PA6/MTIC5V/MTCLKB/CTS5#/RTS5#/SS5#/SDA0/MOSIA/IRQ3/MTIOC2A/POE2#/TMCI3                          | PA6/MTIOC3D/MTIC5V/MTCLKB/TMCI3/<br>POE2#/CTS5#/RTS5#/SS5#/MOSIA/TS26*3                  |  |
| 42     | PA4/MTIC5U/MTCLKA/MTIOC2B/TMRI0/                                                                | PA4/MTIOC4C/MTIC5U/MTCLKA/TMRIO/                                                         |  |
|        | TXD5/SMOSI5/SSDA5/IRTXD5/SSLA0/                                                                 | TXD5/SMOSI5/SSDA5/SSLA0/TS28/IRQ5/                                                       |  |
| 43     | SEG20/IRQ5/CVREFB1 PA3/MTIOC0D/MTCLKD/MTIOC1B/POE0#/                                            | CVREFB1 PA3/MTIOC0D/MTIOC4D/MTIC5V/MTCLKD/                                               |  |
| 43     | RXD5/SMISO5/SSCL5/IRRXD5/MISOA/                                                                 | RXD5/SMISO5/SSCL5/TS29/IRQ6/CMPB1                                                        |  |
|        | SEG21/IRQ6/CMPB1                                                                                |                                                                                          |  |



| 64-Pin |                                                                                                       |                                                                         |
|--------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| LFQFP/ |                                                                                                       |                                                                         |
| LQFP   | RX113                                                                                                 | RX140                                                                   |
| 44     | PA1/MTIOC0B/MTCLKC/RTCOUT/SCK5/<br>SSLA2/SEG23                                                        | PA1/MTIOC0B/MTIOC3B/MTCLKC/SCK5/<br>SSLA2/TS31                          |
| 45     | PA0/MTIOC4A/SSLA1/SEG24/CACREF                                                                        | PA0/MTIOC4A/SSLA1/TS32*3/CACREF                                         |
| 46     | PE5/MTIOC4C/MTIOC2B/MISOA/TXD9/<br>SMOSI9/SSDA9/SEG27/IRQ5/AN013/<br>CMPOB1                           | PE5/MTIOC4C/MTIOC2B/IRQ5/AN021/<br>CMPOB0                               |
| 47     | PE4/MTIOC4D/MTIOC1A/MTIOC3A/MOSIA/<br>RXD9/SMISO9/SSCL9/SSIWS0/SEG28/<br>IRQ4/AN012                   | PE4/MTIOC4D/MTIOC1A/MTIOC4A/TS33/<br>AN020/CMPA2/CLKOUT                 |
| 48     | PE3/MTIOC0A/MTIOC1B/MTIOC4B/POE8#/<br>CTS12#/RTS12#/SS12#/RSPCKA/SCK9/<br>AUDIO_MCLK/SEG29/IRQ3/AN011 | PE3/MTIOC1B/MTIOC4B/POE8#/<br>CTS12#/RTS12#/SS12#/TS34/AN019/<br>CLKOUT |
| 49     | PE2/MTIOC4A/RXD12/RXDX12/SMISO12/<br>SSCL12/SSIRXD0/SEG30/IRQ7/AN010/<br>CVREFB0                      | PE2/MTIOC4A/RXD12/RXDX12/SMISO12/<br>SSCL12/TS35/IRQ7/AN018/CVREFB0     |
| 50     | PE1/MTIOC4C/TXD12/TXDX12/SIOX12/<br>SMOSI12/SSDA12/SSITXD0/SEG31/IRQ1/<br>AN009/CMPB0                 | PE1/MTIOC4C/TXD12/TXDX12/SIOX12/<br>SMOSI12/SSDA12/AN017/CMPB0          |
| 51     | PE0/MTIOC2A/POE3#/SCK12/CTS9#/<br>RTS9#/SS9#/SSISCK0/SEG32/IRQ0/AN008                                 | PE0/SCK12/AN016                                                         |
| 52     | PE7/SEG33/IRQ7/AN015/CMPOB0                                                                           | P47*1/AN007                                                             |
| 53     | PE6/SEG34/IRQ6/AN014                                                                                  | P46*1/AN006                                                             |
| 54     | PD2/MTIOC4D/SEG37/IRQ2                                                                                | P45*1/AN005                                                             |
| 55     | PD1/MTIOC4B/SEG38/IRQ1                                                                                | P44* <sup>1</sup> /AN004                                                |
| 56     | PD0/SEG39/IRQ0                                                                                        | P43*1/AN003                                                             |
| 57     | VREFL/P42*1/AN002                                                                                     | P42* <sup>1</sup> /AN002                                                |
| 58     | VREFH/P41*1/AN001                                                                                     | P41* <sup>1</sup> /AN001                                                |
| 59     | VREFL0/PJ7*1                                                                                          | VREFL0/PJ7*1                                                            |
| 60     | P40* <sup>1</sup> /AN000                                                                              | P40* <sup>1</sup> /AN000                                                |
| 61     | VREFH0/PJ6*1                                                                                          | VREFH0/PJ6*1                                                            |
| 62     | AVSS0                                                                                                 | AVCC0                                                                   |
| 63     | AVCC0                                                                                                 | P05*1/DA1                                                               |
| 64     | PJ2/DA1                                                                                               | AVSS0                                                                   |
|        |                                                                                                       |                                                                         |

Notes: 1. The power supply of the I/O buffer for these pins is AVCC0.

- 2. PC0 and PC1 are valid only when the port switching function is selected.
- 3. Not implemented on products with a ROM capacity of 64 KB.
- 4. Not 5 V tolerant.

## 4. Important Information when Migrating Between MCUs

This section presents important information on differences between the RX140 Group and the RX113 Group. 4.1, Notes on Functional Design, presents information regarding the software.

#### **Notes on Functional Design** 4.1

Some software that runs on the RX113 Group is compatible with the RX140 Group. Nevertheless, appropriate caution must be exercised due to differences in aspects such as operation timing and electrical characteristics.

Software-related considerations regarding function settings that differ between the RX140 Group and RX113 Group are as follows:

For differences between modules and functions, refer to 2, Comparative Overview of Specifications. For further information, refer to the User's Manual: Hardware of each MCU group, listed in 5, Reference Documents.

## 4.1.1 Mode Setting Pins

The mode setting pins after reset cancellation are the MD pin only on the RX140 Group and the MD pin and UB pin (multiplexed with P00) on the RX113 Group.

#### 4.1.2 PLL Circuit

The frequency multiplication factor of the PLL circuit can be set to ×4 to ×12 (in ×0.5 increments) on the RX140 Group and to ×6 or ×8 on the RX113 Group. To use the PLL circuit, change the setting of the PLLCR.STC bits to an appropriate value.

#### 4.1.3 12-Bit AD Converter

The RX140 Group incorporates significant changes to the 12-bit A/D converter registers, compared to the RX113 Group. This results in a reduction in software compatibility.

#### 4.1.4 Exception Vector Table

On the RX113 Group the vector table is assigned to a fixed address space, but on the RX140 Group the vector table address can be changed by specifying a value for the start address in the exception table register (EXTB).

#### 4.1.5 Restrictions on Comparison Function

On the RX140 Group the comparison function of the 12-bit A/D converter has the following restrictions:

- 1. Use of the self-diagnostic function and double-trigger mode are prohibited. (The ADRD and ADDBLDR registers are not covered by the comparison function.)
- 2. Single scan mode must be used for matching or unmatching event output.
- 3. When temperature sensor or internal reference voltage is selected for window A, operation of window B is prohibited.
- 4. When temperature sensor or internal reference voltage is selected for window B, operation of window A is prohibited.
- 5. The same channel cannot be set for both window A and window B.
- 6. Single scan mode must be selected in order to use the buffer function. (The buffer function cannot be used in conjunction with double trigger mode.)
- 7. It is necessary to make settings such that high-side reference value ≥ low-side reference value.



## 4.1.6 Port Direction Register (PDR) Initialization

PDR register initialization differs even between products with the same pin count.

#### 4.1.7 Scan Conversion Time of 12-Bit A/D Converter

The scan conversion time of the 12-bit A/D converter differs on the RX113 Group and RX140 Group. The scan conversion time (tscan) for single scan operation where the number of selected channels is n is shown below for each group. For details, refer to the description of analog input sampling and scan conversion time on the 12-bit A/D converter in the User's Manual: Hardware of the RX113 Group and RX140 Group, respectively, listed in 5, Reference Documents.

RX113:  $t_{SCAN} = t_D + (t_{SPL} + t_{CONV}) n + t_{ED}$ 

RX140:  $t_{SCAN} = t_D + (t_{DIS} \times n) + t_{DIAG} + (t_{CONV} \times n) + t_{ED}$ 

t<sub>D</sub>: Start-of-scanning-delay time

tspl: Sampling time

tois: Disconnection detection assistance processing time

 $t_{\text{DIAG}}$ : Self-diagnosis A/D conversion processing time

 $t_{\text{CONV}}\!\!:$  A/D conversion processing time

ted: End-of-scanning-delay time

#### 5. Reference Documents

User's Manual: Hardware

RX113 Group User's Manual: Hardware Rev.1.20 (R01UH0488EJ0120)

(The latest version can be downloaded from the Renesas Electronics website.)

RX140 Group User's Manual: Hardware Rev.1.10 (R01UH0905EJ0110)

(The latest version can be downloaded from the Renesas Electronics website.)

#### **Application Note**

RX Family Design Guide for Migration between RX Family Differences in Package External Form (R01AN4591EJ)

(The latest version can be downloaded from the Renesas Electronics website.)

#### Technical Update/Technical News

(The latest information can be downloaded from the Renesas Electronics website.)



# **Related Technical Updates**

This module reflects the content of the following technical updates:

TN-RX\*-A0241B/E

TN-RX\*-A0238A/E

TN-RX\*-A0234A/E

TN-RX\*-A0230A/E

TN-RX\*-A0224B/E

TN-RX\*-A0147B/E

TN-RX\*-A193A/E

TN-RX\*-A168B/E

TN-RX\*-A168A/E

TN-RX\*-A180A/E

TN-RX\*-A0258A/E

# **Revision History**

|      |               | Description |                                                                           |
|------|---------------|-------------|---------------------------------------------------------------------------|
| Rev. | Date          | Page        | Summary                                                                   |
| 1.00 | Jun. 24, 2021 | _           | First edition issued                                                      |
| 1.10 | Feb. 21, 2022 | 17          | Revised: Table 2.10 Comparison of Clock Generation Circuit Registers      |
|      |               | 34          | Revised: Table 2.28 Comparative Overview of I/O Ports (64-Pin)            |
|      |               | 83 and 84   | Revised: Table 2.58 Comparison of Capacitive Touch Sensing Unit Registers |
|      |               | 100         | Revised: Table 3.1 Comparative Listing of 64-Pin Package Pin Functions    |

# General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

1. Precaution against Electrostatic Discharge (ESD)

A strong electrical field, when exposed to a CMOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop the generation of static electricity as much as possible, and quickly dissipate it when it occurs. Environmental control must be adequate. When it is dry, a humidifier should be used. This is recommended to avoid using insulators that can easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors must be grounded. The operator must also be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions must be taken for printed circuit boards with mounted semiconductor devices.

2. Processing at power-on

The state of the product is undefined at the time when power is supplied. The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the time when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the time when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the time when power is supplied until the power reaches the level at which resetting is specified.

3. Input of signal during power-off state

Do not input signals or an I/O pull-up power supply while the device is powered off. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Follow the guideline for input signal during power-off state as described in your product documentation.

4. Handling of unused pins

Handle unused pins in accordance with the directions given under handling of unused pins in the manual. The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of the LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible.

5. Clock signals

After applying a reset, only release the reset line after the operating clock signal becomes stable. When switching the clock signal during program execution, wait until the target clock signal is stabilized. When the clock signal is generated with an external resonator or from an external oscillator during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Additionally, when switching to a clock signal produced with an external resonator or by an external oscillator while program execution is in progress, wait until the target clock signal is stable.

- 6. Voltage application waveform at input pin
  - Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.) due to noise, for example, the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.).
- 7. Prohibition of access to reserved addresses

Access to reserved addresses is prohibited. The reserved addresses are provided for possible future expansion of functions. Do not access these addresses as the correct operation of the LSI is not guaranteed.

8. Differences between products

Before changing from one product to another, for example to a product with a different part number, confirm that the change will not lead to problems. The characteristics of a microprocessing unit or microcontroller unit products in the same group but having a different part number might differ in terms of internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

#### **Notice**

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others
- 4. You shall be responsible for determining what licenses are required from any third parties, and obtaining such licenses for the lawful import, export, manufacture, sales, utilization, distribution or other disposal of any products incorporating Renesas Electronics products, if required.
- 5. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 7. No semiconductor product is absolutely secure. Notwithstanding any security measures or features that may be implemented in Renesas Electronics hardware or software products, Renesas Electronics shall have absolutely no liability arising out of any vulnerability or security breach, including but not limited to any unauthorized access to or use of a Renesas Electronics product or a system that uses a Renesas Electronics product. RENESAS ELECTRONICS DOES NOT WARRANT OR GUARANTEE THAT RENESAS ELECTRONICS PRODUCTS, OR ANY SYSTEMS CREATED USING RENESAS ELECTRONICS PRODUCTS WILL BE INVULNERABLE OR FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION ("Vulnerability Issues"). RENESAS ELECTRONICS DISCLAIMS ANY AND ALL RESPONSIBILITY OR LIABILITY ARISING FROM OR RELATED TO ANY VULNERABILITY ISSUES. FURTHERMORE, TO THE EXTENT PERMITTED BY APPLICABLE LAW, RENESAS ELECTRONICS DISCLAIMS ANY AND ALL WARRANTIES, EXPRESS OR IMPLIED, WITH RESPECT TO THIS DOCUMENT AND ANY RELATED OR ACCOMPANYING SOFTWARE OR HARDWARE, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY. OR FITNESS FOR A PARTICULAR PURPOSE.
- 8. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 12. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- 13. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 14. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
- (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
- (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.5.0-1 October 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

## **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### Contact information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <a href="https://www.renesas.com/contact/">www.renesas.com/contact/</a>.