

# RX13T Group, RX23T Group

# Differences Between the RX13T Group and the RX23T Group

# Summary

This application note is intended as a reference to points of difference between the peripheral functions, I/O registers, and pin functions of the RX13T Group and RX23T Group, as well as a guide to key points to consider when migrating between the two groups.

Unless specifically otherwise noted, the information in this application note applies to the 48-pin package version of the RX13T Group and the 64-pin package version of the RX23T Group as the maximum specifications. To confirm details of differences in the specifications of the electrical characteristics, usage notes, and setting procedures, refer to the User's Manual: Hardware of the products in question.

# **Target Devices**

RX13T Group and RX23T Group



# Contents

| 1.             | Comparison of Built-In Functions of RX13T Group and RX23T Group                  | 4  |
|----------------|----------------------------------------------------------------------------------|----|
| 2.<br>2.1      | Comparative Overview of Specifications                                           |    |
| 2.2            | Address Space                                                                    | 6  |
| 2.3            | Option-Setting Memory                                                            | 7  |
| 2.4            | Voltage Detection Circuit                                                        |    |
| 2.5            | Clock Generation Circuit                                                         |    |
| 2.6            | Low Power Consumption                                                            | 12 |
| 2.7            | Register Write Protection Function                                               | 13 |
| 2.8            | Exception Handling                                                               |    |
| 2.9            | Interrupt Controller                                                             | 15 |
| 2.10           | Buses                                                                            | 16 |
| 2.11           | Data Transfer Controller                                                         |    |
| 2.12           | 2 I/O Ports                                                                      | 20 |
| 2.13           | Multi-Function Pin Controller                                                    | 22 |
| 2.14           | Multi-Function Timer Pulse Unit 3                                                | 31 |
| 2.15           | Port Output Enable 3                                                             |    |
| 2.16           | Compare Match Timer                                                              |    |
| 2.17           | Serial Communications Interface                                                  |    |
| 2.18           | 12-Bit A/D Converter                                                             |    |
| 2.19           | Comparator C                                                                     | 44 |
| 2.20           | RAM                                                                              | 47 |
| 2.21           | Flash Memory                                                                     |    |
| 2.22           | Packages                                                                         | 52 |
| 3.             | Comparison of Pin Functions                                                      | 53 |
| 3.1            | 48-Pin Package                                                                   | 53 |
| 4.             | Important Information when Migrating Between MCUs                                | 55 |
| 4.<br>4.1      | Notes on Pin Design                                                              |    |
| 4.1.1          | -                                                                                |    |
| 4.1.<br>4.2    |                                                                                  |    |
| 4.2<br>4.2.1   | Notes on Functional Design           1         Note on High-Speed Operating Mode |    |
|                |                                                                                  |    |
| 4.2.2<br>4.2.3 | •                                                                                |    |
|                |                                                                                  |    |
| 4.2.4          |                                                                                  |    |
| 4.2.5          |                                                                                  |    |
| 4.2.6          | 6 Comparator C Operation with 12-Bit A/D Converter in Module Stop Mode           |    |



| RX′ | 13T Group, RX23T Group | Differences Between the RX13T Group and the RX23T Group |
|-----|------------------------|---------------------------------------------------------|
| 5.  | Reference Documents    |                                                         |

| Revision History |  |
|------------------|--|



# 1. Comparison of Built-In Functions of RX13T Group and RX23T Group

A comparison of the built-in functions of the RX13T Group and RX23T Group is provided below. For details of the functions, see section 2, Comparative Overview of Specifications and section 5, Reference Documents.

Table 1.1 is a comparison of built-in functions of RX13T Group and RX23T Group.

#### Table 1.1 Comparison of Built-In Functions of RX13T Group and RX23T Group

| Function                                                           | RX23T | RX13T |  |
|--------------------------------------------------------------------|-------|-------|--|
| CPU                                                                |       |       |  |
| Operating modes                                                    |       | 0     |  |
| Address space                                                      |       |       |  |
| Resets                                                             |       | 0     |  |
| Option-setting memory (OFSM)                                       |       | •     |  |
| Voltage detection circuit (LVDAb)                                  |       | •     |  |
| Clock generation circuit                                           |       |       |  |
| Clock frequency accuracy measurement circuit (CAC)                 |       | 0     |  |
| Low power consumption                                              |       |       |  |
| Register write protection function                                 |       |       |  |
| Exception handling                                                 |       |       |  |
| Interrupt controller (ICUb)                                        |       |       |  |
| Buses                                                              |       |       |  |
| Memory-protection unit (MPU)                                       | 0     | X     |  |
| Data transfer controller (DTCa): RX23T, (DTCb): RX13T              |       | •     |  |
| I/O ports                                                          |       |       |  |
| Multi-function pin controller (MPC)                                |       | /▲/■  |  |
| Multi-function timer pulse unit 3 (MTU3c)                          |       |       |  |
| Port output enable 3 (POE3b): RX23T, (POE3C): RX13T                |       |       |  |
| 8-bit timer (TMR)                                                  | 0     | X     |  |
| Compare match timer (CMT)                                          |       |       |  |
| Independent watchdog timer (IWDTa)                                 |       | 0     |  |
| Serial communications interface (SCIg): RX23T, (SCIg, SCIh): RX13T |       |       |  |
| I <sup>2</sup> C bus interface (RIICa)                             |       | 0     |  |
| Serial peripheral interface (RSPIa)                                | 0     | X     |  |
| CRC calculator (CRC)                                               |       | Ó     |  |
| 12-bit A/D converter (S12ADE): RX23T, (S12ADF): RX13T              |       | •/=   |  |
| D/A converter for generating comparator C reference voltage (DA)   |       | 0     |  |
| Comparator C (CMPC)                                                |       |       |  |
| Data operation circuit (DOC)                                       |       | 0     |  |
| RAM                                                                |       |       |  |
| Flash memory (FLASH)                                               |       | •     |  |
| Packages                                                           |       |       |  |

 $\bigcirc$ : Available,  $\times$ : Unavailable,  $\bigcirc$ : Differs due to added functionality,

▲: Differs due to change in functionality, : Differs due to removed functionality.



# 2. Comparative Overview of Specifications

This section presents a comparative overview of specifications, including registers.

In the comparative overview, red text indicates functions which are included only in one of the MCU groups and also functions for which the specifications differ between the two groups.

In the register comparison, red text indicates differences in specifications for registers that are included in both groups and **black text** indicates registers which are included only in one of the MCU groups. Differences in register specifications are not listed.

# 2.1 CPU

Table 2.1 is a comparative overview of CPU, and Table 2.2 is a comparison of CPU registers.

| ltem | RX23T                                                 | RX13T                                                 |
|------|-------------------------------------------------------|-------------------------------------------------------|
| CPU  | Maximum operating frequency:                          | Maximum operating frequency:                          |
|      | 40 MHz                                                | 32 MHz                                                |
|      | 32-bit RX CPU (RXv2)                                  | 32-bit RX CPU                                         |
|      | Minimum instruction execution time:                   | Minimum instruction execution time:                   |
|      | One instruction per clock cycle                       | One instruction per clock cycle                       |
|      | Address space: 4 GB, linear                           | Address space: 4 GB, linear                           |
|      | Register set of the CPU                               | Register set of the CPU                               |
|      | — General purpose:                                    | — General purpose:                                    |
|      | Sixteen 32-bit registers                              | Sixteen 32-bit registers                              |
|      | <ul> <li>— Control: Ten 32-bit registers</li> </ul>   | — Control: Nine 32-bit registers                      |
|      | <ul> <li>Accumulator: Two 72-bit register</li> </ul>  | <ul> <li>Accumulator: One 64-bit registers</li> </ul> |
|      | Basic instructions: 75, variable-length               | • Basic instructions: 73, variable-length             |
|      | instruction format                                    | instruction format                                    |
|      | <ul> <li>Floating point instructions: 11</li> </ul>   | <ul> <li>Floating point instructions: 8</li> </ul>    |
|      | DSP instructions: 23                                  | DSP instructions: 9                                   |
|      | Addressing modes: 11                                  | Addressing modes: 10                                  |
|      | Data arrangement                                      | Data arrangement                                      |
|      | <ul> <li>Instructions: Little endian</li> </ul>       | <ul> <li>Instructions: Little endian</li> </ul>       |
|      | <ul> <li>— Data: Selectable between little</li> </ul> | <ul> <li>— Data: Selectable between little</li> </ul> |
|      | endian or big endian                                  | endian or big endian                                  |
|      | On-chip 32-bit multiplier:                            | On-chip 32-bit multiplier:                            |
|      | $32 \times 32 \rightarrow 64$ bits                    | $32 \times 32 \rightarrow 64$ bits                    |
|      | • On-chip divider: $32 / 32 \rightarrow 32$ bits      | • On-chip divider: $32 / 32 \rightarrow 32$ bits      |
|      | Barrel shifter: 32 bits                               | Barrel shifter: 32 bits                               |
|      | Memory-protection unit (MPU)                          |                                                       |
| FPU  | • Single-precision floating-point (32 bits)           | Single-precision floating-point (32 bits)             |
|      | Data types and floating-point                         | Data types and floating-point                         |
|      | exceptions conform to IEEE 754                        | exceptions conform to IEEE 754                        |
|      | standard                                              | standard                                              |

Table 2.1 Comparative Overview of CPU

### Table 2.2 Comparison of CPU Registers

| Register           | Bit | RX23T                        | RX13T       |
|--------------------|-----|------------------------------|-------------|
| EXTB               |     | Exception table register     | —           |
| ACC0, ACC1 (RX23T) | —   | Accumulator 0, accumulator 1 | Accumulator |
| ACC (RX13T)        |     |                              |             |



# 2.2 Address Space

Figure 2.1 is a comparative memory map of single-chip mode.



Figure 2.1 Comparative Memory Map of Single-Chip Mode



# 2.3 Option-Setting Memory

Table 2.3 is a comparison of option-setting memory registers.

| Register | Bit        | RX23T                            | RX13T (OFSM)                     |
|----------|------------|----------------------------------|----------------------------------|
| OFS1     | VDSEL[1:0] | Voltage detection 0 level select | Voltage detection 0 level select |
|          |            | bits                             | bits                             |
|          |            | b1 b0                            | b1 b0                            |
|          |            | 0 0: 3.84 V is selected          | 0 0: 3.84 V is selected          |
|          |            |                                  | 0 1: 2.82 V is selected          |
|          |            | 1 0: 2.51 V is selected          | 1 0: 2.51 V is selected          |
|          |            | Do not set a value other than    | Do not set a value other than    |
|          |            | those above when using the       | those above when using the       |
|          |            | voltage detection 0 circuit.     | voltage detection 0 circuit.     |

#### Table 2.3 Comparison of Option-Setting Memory Registers



# 2.4 Voltage Detection Circuit

Table 2.4 is a comparative overview of the voltage detection circuits.

| Item                               |                      | RX23T (LVDAb)                                                                           |                                                                                                                                                          |                                                                                                                                                                    | RX13T (LVDAb)                                                                           |                                                                                                                                                          |                                                                                                                                                          |
|------------------------------------|----------------------|-----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                    |                      | Voltage<br>Monitoring 0                                                                 | Voltage<br>Monitoring 1                                                                                                                                  | Voltage<br>Monitoring 2                                                                                                                                            | Voltage<br>Monitoring 0                                                                 | Voltage<br>Monitoring 1                                                                                                                                  | Voltage<br>Monitoring 2                                                                                                                                  |
| VCC<br>monitoring                  | Monitored voltage    | Vdet0                                                                                   | Vdet1                                                                                                                                                    | Vdet2                                                                                                                                                              | Vdet0                                                                                   | Vdet1                                                                                                                                                    | Vdet2                                                                                                                                                    |
|                                    | Detection<br>target  | Voltage drops<br>past Vdet0                                                             | When voltage<br>rises above or<br>drops below<br>Vdet1                                                                                                   | When voltage<br>rises above or<br>drops below<br>Vdet2                                                                                                             | Voltage drops<br>past Vdet0                                                             | Voltage rises or<br>drops past<br>Vdet1                                                                                                                  | Voltage rises or<br>drops past<br>Vdet2                                                                                                                  |
|                                    | Detection<br>voltage | Voltage<br>selectable from<br>two levels using<br>OFS1 register                         | Voltage<br>selectable from<br>nine levels<br>using the<br>LVDLVLR.LVD1<br>LVL[3:0] bits                                                                  | Voltage<br>selectable from<br>four levels using<br>the<br>LVDLVLR.LVD2<br>LVL[1:0] bits                                                                            | Voltage<br>selectable from<br>three levels<br>using OFS1<br>register                    | Voltage<br>selectable from<br>nine levels<br>using the<br>LVDLVLR.LVD1<br>LVL[3:0] bits                                                                  | Voltage<br>selectable from<br>four levels using<br>the<br>LVDLVLR.LVD2<br>LVL[1:0] bits                                                                  |
|                                    | Monitor<br>flag      |                                                                                         | LVD1SR.LVD1<br>MON flag:<br>Monitors<br>whether voltage<br>is higher or<br>lower than<br>Vdet1<br>LVD1SR.LVD1<br>DET flag:<br>Vdet1 passage<br>detection | LVD2SR.LVD2<br>MON flag:<br>Monitors<br>whether voltage<br>is higher or<br>lower than<br>Vdet2<br>LVD2SR.LVD2<br>DET flag:<br>Vdet2 passage<br>detection           |                                                                                         | LVD1SR.LVD1<br>MON flag:<br>Monitors<br>whether voltage<br>is higher or<br>lower than<br>Vdet1<br>LVD1SR.LVD1<br>DET flag:<br>Vdet1 passage<br>detection | LVD2SR.LVD2<br>MON flag:<br>Monitors<br>whether voltage<br>is higher or<br>lower than<br>Vdet2<br>LVD2SR.LVD2<br>DET flag:<br>Vdet2 passage<br>detection |
| Voltage<br>detection<br>processing | Reset                | Voltage<br>monitoring 0<br>reset                                                        | Voltage<br>monitoring 1<br>reset                                                                                                                         | Voltage<br>monitoring 2<br>reset                                                                                                                                   | Voltage<br>monitoring 0<br>reset                                                        | Voltage<br>monitoring 1<br>reset                                                                                                                         | Voltage<br>monitoring 2<br>reset                                                                                                                         |
|                                    |                      | Reset when<br>Vdet0 > VCC<br>CPU restart<br>after specified<br>time with VCC<br>> Vdet0 | Reset when<br>Vdet1 > VCC<br>CPU restart<br>timing<br>selectable:<br>after specified<br>time with VCC<br>> Vdet1 or<br>Vdet1 > VCC                       | Reset when<br>Vdet2 > VCC<br>CPU restart<br>timing<br>selectable:<br>after specified<br>time with VCC<br>> Vdet2 or after<br>specified time<br>with Vdet2<br>> VCC | Reset when<br>Vdet0 > VCC<br>CPU restart<br>after specified<br>time with VCC<br>> Vdet0 | Reset when<br>Vdet1 > VCC<br>CPU restart<br>timing<br>selectable:<br>after specified<br>time with VCC<br>> Vdet1 or<br>Vdet1 > VCC                       | Reset when<br>Vdet2 > VCC<br>CPU restart<br>timing<br>selectable:<br>after specified<br>time with VCC<br>> Vdet2 or<br>Vdet2 > VCC                       |
|                                    | Interrupt            |                                                                                         | Voltage<br>monitoring 1<br>interrupt<br>Non-maskable<br>or maskable is<br>selectable                                                                     | Voltage<br>monitoring 2<br>interrupt<br>Non-maskable<br>or maskable is<br>selectable                                                                               | -                                                                                       | Voltage<br>monitoring 1<br>interrupt<br>Non-maskable<br>or maskable<br>selectable                                                                        | Voltage<br>monitoring 2<br>interrupt<br>Non-maskable<br>or maskable<br>selectable                                                                        |
|                                    |                      |                                                                                         | Interrupt<br>request issued<br>when Vdet1<br>> VCC and VCC<br>> Vdet1 or<br>either                                                                       | Interrupt<br>request issued<br>when Vdet2<br>> VCC and VCC<br>> Vdet2 or<br>either                                                                                 |                                                                                         | Interrupt<br>request issued<br>when Vdet1<br>> VCC and VCC<br>> Vdet1 or<br>either                                                                       | Interrupt<br>request issued<br>when Vdet2<br>> VCC and VCC<br>> Vdet2 or<br>either                                                                       |

| Table 2.4 | Comparative Overview of Voltage Detection Circuits |
|-----------|----------------------------------------------------|
|-----------|----------------------------------------------------|



# 2.5 Clock Generation Circuit

Table 2.5 is a comparative overview of the clock generation circuits, and Table 2.6 is a comparison of clock generation circuit registers.

| ltem                                   | RX23T                                                                                                                                                                                                                                                                                                        | RX13T                                                                                                                                                                                                                        |
|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Use                                    | <ul> <li>Generates the system clock (ICLK) to<br/>be supplied to the CPU, DTC, ROM,<br/>and RAM.</li> </ul>                                                                                                                                                                                                  | <ul> <li>Generates the system clock (ICLK) to<br/>be supplied to the CPU, DTC, ROM,<br/>and RAM.</li> </ul>                                                                                                                  |
|                                        | <ul> <li>Of the peripheral module clocks<br/>(PCLKA, PCLKB, and PCLKD)<br/>supplied to the peripheral modules,<br/>PCLKA is the operating clock for the<br/>MTU3, PCLKD is the operating clock<br/>for the S12AD, and PCLKB is the<br/>operating clock for modules other<br/>than MTU3 and S12AD.</li> </ul> | • Of the peripheral module clocks<br>(PCLKB and PCLKD) supplied to the<br>peripheral modules, PCLKD is the<br>operating clock for the S12AD and<br>PCLKB is the operating clock for<br>modules other than MTU2 and<br>S12AD. |
|                                        | Generates the FlashIF clock (FCLK)<br>to be supplied to the FlashIF.                                                                                                                                                                                                                                         | Generates the FlashIF clock (FCLK)<br>to be supplied to the FlashIF.                                                                                                                                                         |
|                                        | • Generates the CAC clock (CACCLK) to be supplied to the CAC.                                                                                                                                                                                                                                                | • Generates the CAC clock (CACCLK) to be supplied to the CAC.                                                                                                                                                                |
|                                        | Generates the IWDT-dedicated clock     (IWDTCLK) to be supplied to the     IWDT.                                                                                                                                                                                                                             | Generates the IWDT-dedicated clock     (IWDTCLK) to be supplied to the     IWDT.                                                                                                                                             |
| Operating<br>frequency                 | <ul> <li>ICLK: 40 MHz (max.)</li> <li>PCLKA: 40 MHz (max.)</li> </ul>                                                                                                                                                                                                                                        | • ICLK: 32 MHz (max.)*1                                                                                                                                                                                                      |
| . ,                                    | PCLKB: 40 MHz (max.)                                                                                                                                                                                                                                                                                         | PCLKB: 32 MHz (max.)                                                                                                                                                                                                         |
|                                        | PCLKD: 40 MHz (max.)                                                                                                                                                                                                                                                                                         | • PCLKD: 32 MHz (max.)                                                                                                                                                                                                       |
|                                        | • FCLK: 1 MHz to 32 MHz (ROM)                                                                                                                                                                                                                                                                                | • FCLK:                                                                                                                                                                                                                      |
|                                        |                                                                                                                                                                                                                                                                                                              | — 1 MHz to 32 MHz<br>(for programming and erasing the                                                                                                                                                                        |
|                                        |                                                                                                                                                                                                                                                                                                              | ROM and E2 DataFlash)<br>— 32 MHz (max.) (for reading from<br>the E2 DataFlash)                                                                                                                                              |
|                                        | CACCLK: Same as clock from<br>respective oscillators                                                                                                                                                                                                                                                         | CACCLK: Same as clock from respective oscillators                                                                                                                                                                            |
|                                        | IWDTCLK: 15 kHz                                                                                                                                                                                                                                                                                              | IWDTCLK: 15 kHz                                                                                                                                                                                                              |
| Main clock<br>oscillator* <sup>2</sup> | Resonator frequency:     1 MHz to 20 MHz                                                                                                                                                                                                                                                                     | Resonator frequency:     1 MHz to 20 MHz                                                                                                                                                                                     |
|                                        | <ul> <li>External clock input frequency:<br/>20 MHz (max.)</li> </ul>                                                                                                                                                                                                                                        | External clock input frequency: 20 MHz (max.)                                                                                                                                                                                |
|                                        | Connectable resonator or additional<br>circuit: ceramic resonator, crystal                                                                                                                                                                                                                                   | Connectable resonator or additional<br>circuit: ceramic resonator, crystal                                                                                                                                                   |
|                                        | Connection pins: EXTAL, XTAL                                                                                                                                                                                                                                                                                 | Connection pins: EXTAL, XTAL                                                                                                                                                                                                 |
|                                        | <ul> <li>Oscillation stop detection function:<br/>When a main clock oscillation stop is<br/>detected, the system clock source is<br/>switched to LOCO and MTU pin can<br/>be forcedly driven to high-impedance.</li> </ul>                                                                                   | <ul> <li>Oscillation stop detection function:<br/>When a main clock oscillation stop is<br/>detected, the system clock source is<br/>switched to LOCO and MTU pin can<br/>be forcedly driven to high-impedance.</li> </ul>   |
|                                        | Drive capacity switching function                                                                                                                                                                                                                                                                            | Drive capacity switching function                                                                                                                                                                                            |

| Table 2.5 | Comparative Overview of Clock Generation Circuits |
|-----------|---------------------------------------------------|
|-----------|---------------------------------------------------|



| Item                                 | RX23T                                                                                                                                                                                                                                                                                                                           | RX13T                                                                                                                                                                                                                                                                                                                   |
|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PLL circuit                          | <ul> <li>Input clock source: Main clock</li> <li>Input pulse frequency division ratio:<br/>Selectable from 1, 2, and 4</li> <li>Input frequency: 4 MHz to 12.5 MHz</li> <li>Frequency multiplication ratio:<br/>Selectable from 4 to 10 (increments<br/>of 0.5)</li> <li>Oscillation frequency:<br/>24 MHz to 40 MHz</li> </ul> | <ul> <li>Input clock source: Main clock</li> <li>Input pulse frequency division ratio:<br/>Selectable from 1, 2, and 4</li> <li>Input frequency: 4 MHz to 8 MHz</li> <li>Frequency multiplication ratio:<br/>Selectable from 4 to 8 (increments of 0.5)</li> <li>Oscillation frequency:<br/>24 MHz to 32 MHz</li> </ul> |
| High-speed on-chip oscillator (HOCO) | Oscillation frequency: 32 MHz                                                                                                                                                                                                                                                                                                   | Oscillation frequency: 32 MHz                                                                                                                                                                                                                                                                                           |
| Low-speed on-chip oscillator (LOCO)  | Oscillation frequency: 4 MHz                                                                                                                                                                                                                                                                                                    | Oscillation frequency: 4 MHz                                                                                                                                                                                                                                                                                            |
| IWDT-dedicated<br>on-chip oscillator | Oscillation frequency: 15 kHz                                                                                                                                                                                                                                                                                                   | Oscillation frequency: 15 kHz                                                                                                                                                                                                                                                                                           |

Notes: 1. Make settings such that the division ratios for ICLK:FCLK, ICLK:PCLKB, and ICLK:PCLKD = 1:N (where N is an integer).

2. On the RX13T Group, set the main clock oscillator to 8 MHz or 16 MHz when the PLL is oscillating at 32 MHz.



| Register | Bit       | RX23T                                         | RX13T                                                        |
|----------|-----------|-----------------------------------------------|--------------------------------------------------------------|
| SCKCR    |           | System clock control register                 | System clock control register                                |
|          |           | The value after a reset differs.              | · · ·                                                        |
|          | PCKA[3:0] | Peripheral module clock A                     | _                                                            |
|          |           | (PCLKA) select bits                           |                                                              |
|          | _         | Reserved bits (b19 to b16)                    | Reserved bits (b19 to b16)                                   |
|          |           | Set these bits to match the setting           | These bits are read as 0. The                                |
|          |           | value of the ICK[3:0] or PCKB[3:0]            | write value should be 0.                                     |
|          |           | bits, whichever corresponds to a              |                                                              |
|          |           | higher frequency.                             |                                                              |
| PLLCR    | STC[5:0]  | Frequency multiplication factor select bits   | Frequency multiplication factor select bits                  |
|          |           | b13 b8                                        | b13 b8                                                       |
|          |           | 0 0 0 1 1 1: ×4                               | 0 0 0 1 1 1: ×4                                              |
|          |           | 0 0 1 0 0 0: ×4.5                             | 0 0 1 0 0 0: ×4.5                                            |
|          |           | 0 0 1 0 0 1: ×5                               | 0 0 1 0 0 1: ×5                                              |
|          |           | 0 0 1 0 1 0: ×5.5                             | 0 0 1 0 1 0: ×5.5                                            |
|          |           | 0 0 1 0 1 1: ×6                               | 0 0 1 0 1 1: ×6                                              |
|          |           | 0 0 1 1 0 0: ×6.5                             | 0 0 1 1 0 0: ×6.5                                            |
|          |           | 0 0 1 1 0 1: ×7                               | 0 0 1 1 0 1: ×7                                              |
|          |           | 0 0 1 1 1 0: ×7.5                             | 0 0 1 1 1 0: ×7.5                                            |
|          |           | 0 0 1 1 1 1: ×8                               | 0 0 1 1 1 1: ×8                                              |
|          |           | 0 1 0 0 0 0: ×8.5                             |                                                              |
|          |           | 0 1 0 0 0 1: ×9                               |                                                              |
|          |           | 0 1 0 0 1 0: ×9.5                             |                                                              |
|          |           | 0 1 0 0 1 1: ×10                              |                                                              |
|          |           | Settings other than the above are prohibited. | Settings other than the above are prohibited.                |
| HOCOWTCR | _         | High-speed on-chip oscillator wait            | ·                                                            |
|          | _         | control register                              |                                                              |
| LOCOTRR  | _         | _                                             | Low-speed on-chip oscillator trimming register               |
| ILOCOTRR |           | —                                             | IWDT dedicated on-chip oscillato<br>trimming register        |
| HOCOTRRn | —         | _                                             | High-speed on-chip oscillator<br>trimming register n (n = 0) |
| MEMWAIT  | <u> </u>  | Main wait cycle setting register              |                                                              |
|          |           |                                               |                                                              |

#### Table 2.6 Comparison of Clock Generation Circuit Registers



# 2.6 Low Power Consumption

Table 2.7 is a comparative overview of the low power consumption functions, and Table 2.8 is a comparison of low power consumption registers.

| Item                                                           | RX23T                                                                                                                                                                                                                                                                                                                                                                                                       | RX13T                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Reducing power<br>consumption by<br>switching clock<br>signals | The frequency division ratio can be set<br>independently for the system clock<br>(ICLK), high speed peripheral module<br>clock (PCLKA), peripheral module clock<br>(PCLKB), S12AD clock (PCLKD), and<br>FlashIF clock (FCLK).                                                                                                                                                                               | The frequency division ratio can be set<br>independently for the system clock<br>(ICLK), peripheral module clock<br>(PCLKB), S12AD clock (PCLKD), and<br>FlashIF clock (FCLK).                                                                                                                                                                                                                              |  |
| Module stop<br>function                                        | Each peripheral module can be stopped independently by the module stop control register.                                                                                                                                                                                                                                                                                                                    | Each peripheral module can be stopped independently by the module stop control register.                                                                                                                                                                                                                                                                                                                    |  |
| Function for<br>transition to low<br>power consumption<br>mode | Transition to a low power consumption<br>mode in which the CPU, peripheral<br>modules, or oscillators are stopped is<br>enabled.                                                                                                                                                                                                                                                                            | Transition to a low power consumption<br>mode in which the CPU, peripheral<br>modules, or oscillators are stopped is<br>enabled.                                                                                                                                                                                                                                                                            |  |
| Low power<br>consumption<br>modes                              | <ul><li>Sleep mode</li><li>Deep sleep mode</li><li>Software standby mode</li></ul>                                                                                                                                                                                                                                                                                                                          | <ul><li>Sleep mode</li><li>Deep sleep mode</li><li>Software standby mode</li></ul>                                                                                                                                                                                                                                                                                                                          |  |
| Function for lower<br>operating power<br>consumption           | <ul> <li>Power consumption can be reduced<br/>in normal operation, sleep mode, and<br/>deep sleep mode by selecting an<br/>appropriate operating power control<br/>mode according to the operating<br/>frequency and operating voltage.</li> <li>Two operating power control modes<br/>are available         <ul> <li>High-speed operating mode</li> <li>Middle-speed operating mode</li> </ul> </li> </ul> | <ul> <li>Power consumption can be reduced<br/>in normal operation, sleep mode, and<br/>deep sleep mode by selecting an<br/>appropriate operating power control<br/>mode according to the operating<br/>frequency and operating voltage.</li> <li>Two operating power control modes<br/>are available         <ul> <li>High-speed operating mode</li> <li>Middle-speed operating mode</li> </ul> </li> </ul> |  |

| Table 2.7 Comparative Overview of Low Power Consumption Functions | Table 2.7 | Comparative | Overview of | Low Power | Consumption | Functions |
|-------------------------------------------------------------------|-----------|-------------|-------------|-----------|-------------|-----------|
|-------------------------------------------------------------------|-----------|-------------|-------------|-----------|-------------|-----------|

#### Table 2.8 Comparison of Low Power Consumption Registers

| Register | Bit                | RX23T                                               | RX13T                                                |
|----------|--------------------|-----------------------------------------------------|------------------------------------------------------|
| SBYCR    | Reserved bit (b14) |                                                     | Reserved bit (b14)                                   |
|          |                    | This bit is read as 1. The write value should be 1. | These bit is read as 0. The write value should be 0. |
| MSTPCRA  | MSTPA4             | 8-bit timer 3 and 2 (unit 1) module stop bit        | —                                                    |
|          | MSTPA5             | 8-bit timer 1 and 0 (unit 0) module stop bit        | —                                                    |
|          | MSTPA14            | Compare match timer 1 (unit 1) module stop bit      | —                                                    |
| MSTPCRB  | MSTPB4             |                                                     | Serial communication interface SCIh module stop bit  |
|          | MSTPB17            | Serial peripheral interface 0 module stop bit       | —                                                    |



## 2.7 Register Write Protection Function

Table 2.9 is a comparative overview of the register write protection functions, and Table 2.10 is a comparison of register write protection function registers.

| Item     | RX23T                                                                                                                                                                                                                                                                                                                 | RX13T                                                                                                                                                                                                                                                                                                             |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PRC0 bit | Registers related to the clock generation circuit:                                                                                                                                                                                                                                                                    | Registers related to the clock generation circuit:                                                                                                                                                                                                                                                                |
|          | SCKCR, SCKCR3, PLLCR, PLLCR2,<br>MOSCCR, LOCOCR, ILOCOCR,<br>HOCOCR, OSTDCR, OSTDSR, MEMWAIT                                                                                                                                                                                                                          | SCKCR, SCKCR3, PLLCR, PLLCR2,<br>MOSCCR, LOCOCR, ILOCOCR,<br>HOCOCR, OSTDCR, OSTDSR,<br>LOCOTRR, ILOCOTRR, HOCOTRR0                                                                                                                                                                                               |
| PRC1 bit | <ul> <li>Register related to the operating modes:<br/>SYSCR1</li> <li>Registers related to the low power<br/>consumption functions:<br/>SBYCR, MSTPCRA, MSTPCRB,<br/>MSTPCRC, OPCCR</li> <li>Registers related to the clock generation<br/>circuit: MOFCR, MOSCWTCR</li> <li>Software reset register: SWRR</li> </ul> | <ul> <li>Register related to the operating modes:<br/>SYSCR1</li> <li>Registers related to the low power<br/>consumption functions:<br/>SBYCR, MSTPCRA, MSTPCRB,<br/>MSTPCRC, OPCCR</li> <li>Registers related to clock generation<br/>circuit: MOFCR, MOSCWTCR</li> <li>Software reset register: SWRR</li> </ul> |
| PRC2 bit | Registers related to the clock generation circuit: HOCOWTCR                                                                                                                                                                                                                                                           | —                                                                                                                                                                                                                                                                                                                 |
| PRC3 bit | Registers related to LVD:<br>LVCMPCR, LVDLVLR, LVD1CR0,<br>LVD1CR1, LVD1SR, LVD2CR0, LVD2CR1,<br>LVD2SR                                                                                                                                                                                                               | Registers related to LVD:<br>LVCMPCR, LVDLVLR, LVD1CR0,<br>LVD1CR1, LVD1SR, LVD2CR0, LVD2CR1,<br>LVD2SR                                                                                                                                                                                                           |

| Table 2.9 | Comparative Overview of | of Register Write Protection Functions |
|-----------|-------------------------|----------------------------------------|
|-----------|-------------------------|----------------------------------------|

| Table 2.10 | Comparison of Register Write Protection Function Registers |  |
|------------|------------------------------------------------------------|--|
|------------|------------------------------------------------------------|--|

| Register | Bit  | RX23T         | RX13T |
|----------|------|---------------|-------|
| PRCR     | PRC2 | Protect bit 2 |       |



# 2.8 Exception Handling

Table 2.11 is a comparative overview of exception handling, Table 2.12 is a comparison of vectors, and Table 2.13 is a comparison of instructions for returning from exception handling routines.

| Item                                                                                                                | RX23T                                                               | RX13T                                                                                      |
|---------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------|
| <ul><li>Exception events</li><li>Undefined instruction exception</li><li>Privileged instruction exception</li></ul> |                                                                     | <ul><li>Undefined instruction exception</li><li>Privileged instruction exception</li></ul> |
|                                                                                                                     | <ul><li>Access exception</li><li>Floating-point exception</li></ul> | <ul> <li>Floating-point exception</li> </ul>                                               |
|                                                                                                                     | Reset                                                               | Reset                                                                                      |
|                                                                                                                     | Non-maskable interrupt                                              | Non-maskable interrupt                                                                     |
|                                                                                                                     | Interrupt                                                           | Interrupt                                                                                  |
|                                                                                                                     | Unconditional trap                                                  | Unconditional trap                                                                         |

#### Table 2.11 Comparative Overview of Exception Handling

#### Table 2.12 Comparison of Vectors

| Item                     |                           | RX23T                         | RX13T                           |  |
|--------------------------|---------------------------|-------------------------------|---------------------------------|--|
| Undefined                | instruction exception     | Exception vector table (EXTB) | Fixed vector table              |  |
| Privileged i             | nstruction exception      | Exception vector table (EXTB) | Fixed vector table              |  |
| Access exception         |                           | Exception vector table (EXTB) | —                               |  |
| Floating-point exception |                           | Exception vector table (EXTB) | Fixed vector table              |  |
| Reset                    |                           | Exception vector table (EXTB) | Fixed vector table              |  |
| Non-maskable interrupt   |                           | Exception vector table (EXTB) | Fixed vector table              |  |
| Interrupt                | Fast interrupt            | FINTV                         | FINTV                           |  |
|                          | Other than fast interrupt | Interrupt vector table (INTB) | Relocatable vector table (INTB) |  |
| Unconditional trap       |                           | Interrupt vector table (INTB) | Relocatable vector table (INTB) |  |

#### Table 2.13 Comparison of Instructions for Returning from Exception Handling Routines

| Item                     |                           | RX23T               | RX13T               |
|--------------------------|---------------------------|---------------------|---------------------|
| Undefined                | instruction exception     | RTE                 | RTE                 |
| Privileged               | instruction exception     | RTE                 | RTE                 |
| Access exception         |                           | RTE                 | —                   |
| Floating-point exception |                           | RTE                 | RTE                 |
| Reset                    |                           | Return not possible | Return not possible |
| Non-mask                 | able interrupt            | Prohibited          | Return not possible |
| Interrupt                | Fast interrupt            | RTFI                | RTFI                |
|                          | Other than fast interrupt | RTE                 | RTE                 |
| Unconditional trap       |                           | RTE                 | RTE                 |



# 2.9 Interrupt Controller

Table 2.14 is a comparison of interrupt controller registers.

| Table 2.14 ( | Comparison of Inte | errupt Controller | Registers |
|--------------|--------------------|-------------------|-----------|
|--------------|--------------------|-------------------|-----------|

| Register           | Bit | RX23T (ICUb)                                                 | RX13T (ICUb)                                                 |  |
|--------------------|-----|--------------------------------------------------------------|--------------------------------------------------------------|--|
| IRn*1              | —   | Interrupt request register n<br>(n = 016 to 249)             | Interrupt request register n<br>(n = 016 to 255)             |  |
| IPRn* <sup>1</sup> | _   | Interrupt source priority register n<br>(n = 000 to 249)     | Interrupt source priority register n<br>(n = 000 to 255)     |  |
| DTCERn*1           |     | DTC activation enable register n $(n = 027 \text{ to } 248)$ | DTC transfer request enable register n (n = $027$ to $255$ ) |  |

Note: 1. On both the RX23T Group and RX13T Group n = 250 to 255 are reserved areas.



# 2.10 Buses

Table 2.15 is a comparative overview of the buses, and Table 2.16 is a comparison of bus registers.

| Bus Type                        |                                  | RX23T                                                                                                                                                                                                                               | RX13T                                                                                                                                                                                               |
|---------------------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CPU buses                       | Instruction<br>bus               | <ul> <li>Connected to the CPU (for instructions)</li> <li>Connected to on-chip memory (RAM, ROM)</li> <li>Operates in synchronization with the system clock (ICLK)</li> </ul>                                                       | <ul> <li>Connected to the CPU (for instructions)</li> <li>Connected to on-chip memory (RAM, ROM)</li> <li>Operates in synchronization with the system clock (ICLK)</li> </ul>                       |
| Memory buses                    | Operand bus<br>Memory bus<br>1   | <ul> <li>Connected to the CPU (for operands)</li> <li>Connected to on-chip memory (RAM, ROM)</li> <li>Operates in synchronization with the system clock (ICLK)</li> <li>Connected to RAM</li> </ul>                                 | <ul> <li>Connected to the CPU (for operands)</li> <li>Connected to on-chip memory (RAM, ROM)</li> <li>Operates in synchronization with the system clock (ICLK)</li> <li>Connected to RAM</li> </ul> |
| Internal main                   | Memory bus<br>2<br>Internal main | Connected to ROM     Connected to the CPU                                                                                                                                                                                           | Connected to ROM     Connected to the CPU                                                                                                                                                           |
| buses                           | bus 1                            | Operates in synchronization<br>with the system clock (ICLK)                                                                                                                                                                         | <ul> <li>Connected to the CPU</li> <li>Operates in synchronization<br/>with the system clock (ICLK)</li> </ul>                                                                                      |
|                                 | Internal main<br>bus 2           | <ul> <li>Connected to the DTC</li> <li>Connected to on-chip memory<br/>(RAM, ROM)</li> <li>Operates in synchronization<br/>with the system clock (ICLK)</li> </ul>                                                                  | <ul> <li>Connected to the DTC</li> <li>Connected to on-chip memory<br/>(RAM, ROM)</li> <li>Operates in synchronization<br/>with the system clock (ICLK)</li> </ul>                                  |
| Internal<br>peripheral<br>buses | Internal<br>peripheral<br>bus 1  | <ul> <li>Connected to peripheral<br/>modules (DTC, interrupt<br/>controller, and bus error<br/>monitoring section)</li> <li>Operates in synchronization<br/>with the system clock (ICLK)</li> </ul>                                 | <ul> <li>Connected to peripheral<br/>modules (DTC, interrupt<br/>controller, and bus error<br/>monitoring section)</li> <li>Operates in synchronization<br/>with the system clock (ICLK)</li> </ul> |
|                                 | Internal<br>peripheral<br>bus 2  | <ul> <li>Connected to peripheral<br/>modules (modules other than<br/>those connected to internal<br/>peripheral buses 1, 3, and 4)</li> <li>Operates in synchronization<br/>with the peripheral-module<br/>clock (PCLKB)</li> </ul> | <ul> <li>Connected to peripheral<br/>modules</li> <li>Operates in synchronization<br/>with the peripheral-module<br/>clock (PCLKB, PCLKD)</li> </ul>                                                |
|                                 | Internal<br>peripheral<br>bus 3  | <ul> <li>Connected to peripheral<br/>modules (CMPC)</li> <li>Operates in synchronization<br/>with the peripheral-module<br/>clock (PCLKB)</li> </ul>                                                                                | <ul> <li>Connected to peripheral<br/>modules (CMPC)</li> <li>Operates in synchronization<br/>with the peripheral-module<br/>clock (PCLKB)</li> </ul>                                                |
|                                 | Internal<br>peripheral<br>bus 4  | <ul> <li>Connected to peripheral<br/>modules (MTU3)</li> <li>Operates in synchronization<br/>with the peripheral-module<br/>clock (PCLKA)</li> </ul>                                                                                |                                                                                                                                                                                                     |

| Table 2.15 | <b>Comparative Overview of Buses</b> |  |
|------------|--------------------------------------|--|
|------------|--------------------------------------|--|

| Bus Type   |            | RX23T                                                                                                                        | RX13T                                                    |  |
|------------|------------|------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|--|
| Internal   | Internal   | <ul> <li>Connected to the flash control module</li> <li>Operates in synchronization with the FlashIF clock (FCLK)</li> </ul> | <ul> <li>Connected to ROM (P/E) and</li></ul>            |  |
| peripheral | peripheral |                                                                                                                              | E2 DataFlash memory <li>Operates in synchronization</li> |  |
| buses      | bus 6      |                                                                                                                              | with the FlashIF clock (FCLK)                            |  |

#### Table 2.16 Comparison of Bus Registers

| Register | Bit       | RX23T                              | RX13T |
|----------|-----------|------------------------------------|-------|
| BUSPRI   | BPHB[1:0] | Internal peripheral bus 4 priority | —     |
|          |           | control bits                       |       |



# 2.11 Data Transfer Controller

Table 2.17 is a comparative overview of the data transfer controllers, and Table 2.18 is a comparison of data transfer controller registers.

| ltem                    | RX23T (DTCa)                                                                                                                                         | RX13T (DTCb)                                                                                                                                                |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number of               | Equal to number of all interrupt sources                                                                                                             | Equal to number of all interrupt sources                                                                                                                    |
| transfer channels       | that can start a DTC transfer.                                                                                                                       | that can start a DTC transfer.                                                                                                                              |
| Transfer modes          | Normal transfer mode                                                                                                                                 | Normal transfer mode                                                                                                                                        |
|                         | <ul> <li>A single activation leads to a single</li> </ul>                                                                                            | <ul> <li>A single activation leads to a single</li> </ul>                                                                                                   |
|                         | data transfer.                                                                                                                                       | data transfer.                                                                                                                                              |
|                         | Repeat transfer mode                                                                                                                                 | Repeat transfer mode                                                                                                                                        |
|                         | <ul> <li>A single activation leads to a single<br/>data transfer.</li> </ul>                                                                         | <ul> <li>A single activation leads to a single<br/>data transfer.</li> </ul>                                                                                |
|                         | <ul> <li>The transfer address returns to the<br/>transfer start address when the<br/>number of data transfers equals<br/>the repeat size.</li> </ul> | <ul> <li>The transfer address returns to the<br/>transfer start address when the<br/>number of data transfers equals<br/>the repeat size.</li> </ul>        |
|                         | <ul> <li>The maximum number of repeat<br/>transfers is 256, and the maximum<br/>data transfer size is 256 × 32 bits,<br/>or 1,024 bytes.</li> </ul>  | <ul> <li>The maximum number of repeat<br/>transfers is 256, and the maximum<br/>data transfer size is 256 × 32 bits,<br/>or 1,024 bytes.</li> </ul>         |
|                         | Block transfer mode                                                                                                                                  | Block transfer mode                                                                                                                                         |
|                         | <ul> <li>A single activation leads to the</li> </ul>                                                                                                 | <ul> <li>A single activation leads to the</li> </ul>                                                                                                        |
|                         | transfer of a single block of data.                                                                                                                  | transfer of a single block of data.                                                                                                                         |
|                         | <ul> <li>— The maximum block size is</li> </ul>                                                                                                      | — The maximum block size is                                                                                                                                 |
|                         | $256 \times 32$ bits = 1,024 bytes.                                                                                                                  | $256 \times 32$ bits = 1,024 bytes.                                                                                                                         |
| Chain transfer function | <ul> <li>Multiple data transfer types can be<br/>executed sequentially in response to a<br/>single transfer request.</li> </ul>                      | • Multiple data transfer types can be executed sequentially in response to a single transfer request.                                                       |
|                         | <ul> <li>Either "performed only when the</li> </ul>                                                                                                  | <ul> <li>Either "performed only when the</li> </ul>                                                                                                         |
|                         | transfer counter reaches 0" or "every                                                                                                                | transfer counter reaches 0" or "every                                                                                                                       |
|                         | time" can be selected.                                                                                                                               | time" can be selected.                                                                                                                                      |
| Sequence transfer       |                                                                                                                                                      | A complex series of transfers can be                                                                                                                        |
|                         |                                                                                                                                                      | registered as a sequence. Any sequence<br>can be selected by the transfer data and<br>executed.                                                             |
|                         |                                                                                                                                                      | Only one sequence transfer trigger<br>source can be selected at a time.                                                                                     |
|                         |                                                                                                                                                      | • Up to 256 sequences can correspond to a single trigger source.                                                                                            |
|                         |                                                                                                                                                      | The data that is initially transferred in response to a transfer request                                                                                    |
|                         |                                                                                                                                                      | determines the sequence.                                                                                                                                    |
|                         |                                                                                                                                                      | • The entire sequence can be executed<br>on a single request, or the sequence<br>can be suspended in the middle and<br>resumed on the next transfer request |
|                         |                                                                                                                                                      | (sequence division).                                                                                                                                        |

| Table 2.17 | Comparative Overview of Data Transfer Controllers |
|------------|---------------------------------------------------|
|------------|---------------------------------------------------|



| Item                                 | RX23T (DTCa)                                                                                                                                                                                                                                                                                                                        | RX13T (DTCb)                                                                                                                                                                                                                                                                                                                        |
|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Transfer space                       | <ul> <li>16 MB in short-address mode<br/>(within 0000 0000h to 007F FFFFh or<br/>FF80 0000h to FFFF FFFFh,<br/>excluding reserved areas)</li> <li>4 GB in full-address mode<br/>(within 0000 0000h to FFFF FFFFh,<br/>excluding reserved areas)</li> </ul>                                                                          | <ul> <li>16 MB in short-address mode<br/>(within 0000 0000h to 007F FFFFh or<br/>FF80 0000h to FFFF FFFFh,<br/>excluding reserved areas)</li> <li>4 GB in full-address mode<br/>(within 0000 0000h to FFFF FFFFh,<br/>excluding reserved areas)</li> </ul>                                                                          |
| Data transfer units                  | <ul> <li>Single data unit:<br/>1 byte (8 bits), 1 word (16 bits), or<br/>1 longword (32 bits)</li> <li>Single block size: 1 to 256 data units</li> </ul>                                                                                                                                                                            | <ul> <li>Single data unit: <ol> <li>byte (8 bits), 1 word (16 bits), or</li> <li>longword (32 bits)</li> </ol> </li> <li>Single block size: 1 to 256 data units</li> </ul>                                                                                                                                                          |
| CPU interrupt<br>sources             | <ul> <li>An interrupt request to the CPU can<br/>be generated by a DTC activation<br/>interrupt.</li> <li>An interrupt request to the CPU can<br/>be generated after a single data<br/>transfer.</li> <li>An interrupt request to the CPU can<br/>be generated after transfer of the<br/>specified number of data units.</li> </ul> | <ul> <li>An interrupt request to the CPU can<br/>be generated by a DTC activation<br/>interrupt.</li> <li>An interrupt request to the CPU can<br/>be generated after a single data<br/>transfer.</li> <li>An interrupt request to the CPU can<br/>be generated after transfer of the<br/>specified number of data units.</li> </ul> |
| Read skip                            | Ability to specify that reading of transfer<br>information is skipped                                                                                                                                                                                                                                                               | Reading of the transfer information can be skipped when the same transfer is repeated.                                                                                                                                                                                                                                              |
| Write-back skip                      | Ability to skip write-back of transferred<br>data when the transfer source address or<br>transfer destination address is fixed                                                                                                                                                                                                      | Write-back of transferred data that is not<br>updated can be skipped when the<br>address of the transfer source or<br>destination is fixed.                                                                                                                                                                                         |
| Write-back<br>disable                | _                                                                                                                                                                                                                                                                                                                                   | Ability to disable write-back of transfer information                                                                                                                                                                                                                                                                               |
| Displacement<br>addition             |                                                                                                                                                                                                                                                                                                                                     | Ability to add displacement to the transfer<br>source address (selectable by each<br>transfer information)                                                                                                                                                                                                                          |
| Low power<br>consumption<br>function | Ability to specify module stop state                                                                                                                                                                                                                                                                                                | Ability to transition to module stop state                                                                                                                                                                                                                                                                                          |

### Table 2.18 Comparison of Data Transfer Controller Registers

| Register | Bit   | RX23T (DTCa) | RX13T (DTCb)                      |
|----------|-------|--------------|-----------------------------------|
| MRA      | WBDIS | —            | Write-back disable bit            |
| MRB      | SQEND |              | Sequence transfer end bit         |
|          | INDX  | —            | Index table reference bit         |
| MRC      |       | —            | DTC mode register C               |
| DTCIBR   |       | —            | DTC index table base register     |
| DTCOR    |       | —            | DTC operation register            |
| DTCSQE   |       | —            | DTC sequence transfer enable      |
|          |       |              | register                          |
| DTCDISP  |       |              | DTC address displacement register |



# 2.12 I/O Ports

Table 2.19 is a comparative overview of the I/O ports of 48-pin products, Table 2.20 is a comparison of I/O port functions, and Table 2.21 is a comparison of I/O port registers.

| Port Symbol | RX23T (48-Pin) | RX13T (48-Pin) |  |
|-------------|----------------|----------------|--|
| PORT1       | P10, P11       | P10, P11       |  |
| PORT2       | P22 to P24     | P22 to P24     |  |
| PORT3       | P36, P37       | P36, P37       |  |
| PORT4       | P40 to P47     | P40 to P47     |  |
| PORT7       | P70 to P76     | P70 to P76     |  |
| PORT9       | P93, P94       | P93, P94       |  |
| PORTA       | PA2, PA3       | PA2, PA3       |  |
| PORTB       | PB0 to PB6     | PB0 to PB7     |  |
| PORTD       | PD3 to PD6     | PD3 to PD6     |  |
| PORTE       | PE2            | PE2            |  |

#### Table 2.19 Comparative Overview of I/O Ports of 48-Pin Products

| Table 2.20 | Comparison of I/O Port Functions |
|------------|----------------------------------|
|            |                                  |

| Item                     | Port Symbol | RX23T                | RX13T         |
|--------------------------|-------------|----------------------|---------------|
| Input pull-up function   | PORT0       | P00, P01, P02        | —             |
|                          | PORT1       | P10, P11             | P10, P11      |
|                          | PORT2       | P22, P23, P24        | P22, P23, P24 |
|                          | PORT3       | P30 to P33, P36, P37 | P36, P37      |
|                          | PORT4       | P40 to P47           | P40 to P47    |
|                          | PORT7       | P70 to P76           | P70 to P76    |
|                          | PORT9       | P91 to P94           | P93, P94      |
|                          | PORTA       | PA2 to PA5           | PA2, PA3      |
|                          | PORTB       | PB0 to PB7           | PB0 to PB7    |
|                          | PORTD       | PD3 to PD7           | PD3 to PD6    |
| Open-drain output        | PORT0       | P00, P01, P02        | —             |
| function                 | PORT1       | P10, P11             | P10, P11      |
|                          | PORT2       | P22, P23, P24        | P22, P23, P24 |
|                          | PORT3       | P30 to P33, P36, P37 | P36, P37      |
|                          | PORT7       | P70 to P76           | P70 to P76    |
|                          | PORT9       | P91 to P94           | P93, P94      |
|                          | PORTA       | PA2 to PA5           | PA2, PA3      |
|                          | PORTB       | PB0 to PB7           | PB0 to PB7    |
|                          | PORTD       | PD3 to PD7           | PD3 to PD6    |
| Drive capacity switching | PORT0       | P00, P01, P02        | —             |
| function                 | PORT1       | P10, P11             | P10, P11      |
|                          | PORT2       | P22, P23, P24        | P22, P23, P24 |
|                          | PORT3       | P30 to P33, P36, P37 | —             |
|                          | PORT4       | P40 to P47           | P40 to P47    |
|                          | PORT7       | P70 to P76           | P70 to P76    |
|                          | PORT9       | P91 to P94           | P93, P94      |
|                          | PORTA       | PA2 to PA5           | PA2, PA3      |
|                          | PORTB       | PB0 to PB7           | PB0 to PB7    |
|                          | PORTD       | PD3 to PD7           | PD3 to PD6    |



RX13T Group, RX23T Group

Differences Between the RX13T Group and the RX23T Group

| ltem             | Port Symbol | RX23T      | RX13T      |
|------------------|-------------|------------|------------|
| High current pin | PORT7       | P71 to P76 | P71 to P76 |
|                  | PORTB       | PB5        | PB6        |
|                  | PORTD       | PD3        | —          |
| 5 V tolerant     | PORTB       | PB1, PB2   | PB1, PB2   |

# Table 2.21 Comparison of I/O Port Registers

| Register | Bit            | RX23T                                                | RX13T                             |
|----------|----------------|------------------------------------------------------|-----------------------------------|
| PDR      | B0 to B7       | Pm0 to Pm7 I/O select bits                           | Pm0 to Pm7 I/O select bits        |
|          |                | (m = 0 to 4, 7, 9, A, B, D)                          | (m = 1 to 4, 7, 9, A, B, D)       |
| PODR     | B0 to B7       | Pm0 to Pm7 output data store bits                    | Pm0 to Pm7 output data store bits |
|          |                | (m = 0 to 4, 7, 9, A, B, D)                          | (m = 1 to 4, 7, 9, A, B, D)       |
| PIDR     | B0 to B7       | Pm0 to Pm7 bits                                      | Pm0 to Pm7 bits                   |
|          |                | (m = <mark>0</mark> to 4, 7, 9, A, B, D)             | (m = 1 to 4, 7, 9, A, B, D)       |
| PMR      | B0 to B7       | Pm0 pin mode control bits                            | Pm0 to Pm7 pin mode control bits  |
|          |                | (m = <mark>0</mark> to 3, 7, 9, A, B, D, E)          | (m = 1 to 3, 7, 9, A, B, D, E)    |
| ODR0     | B0 (RX23T)     | Pm0 output type select bit                           | Pm0 output type select bit        |
|          | B0, B1 (RX13T) | (m = <mark>0</mark> to <del>3</del> , 7, 9, A, B, D) | (m = 1, 2, 7, 9, A, B, D)         |
|          |                |                                                      |                                   |
|          |                | 0: CMOS output                                       | • P10, P70                        |
|          |                | 1: N-channel open-drain                              | b0                                |
|          |                |                                                      | 0: CMOS output                    |
|          |                |                                                      | 1: N-channel open-drain           |
|          |                |                                                      | b1                                |
|          |                |                                                      | This bit is read as 0. The write  |
|          |                |                                                      | value should be 0.                |
|          |                |                                                      |                                   |
|          |                |                                                      | • PB0                             |
|          |                |                                                      | b1 b0                             |
|          |                |                                                      | 0 0: CMOS output                  |
|          |                |                                                      | 0 1: N-channel open-drain         |
|          |                |                                                      | 1 0: P-channel open-drain         |
|          |                |                                                      | 1 1: Hi-Z                         |
|          | B2             | Pm1 output type select bits                          | Pm1 output type select bits       |
|          |                | (m = 0  to  3, 7, 9, A, B, D)                        | (m = 1, 2, 7, 9, A, B, D)         |
|          | B4             | Pm2 output type select bit                           | Pm2 output type select bits       |
|          |                | (m = 0  to  3, 7, 9, A, B, D)                        | (m = 1, 2, 7, 9, A, B, D)         |
|          | B6             | Pm3 output type select bit                           | Pm3 output type select bit        |
|          |                | (m = 0  to  3, 7, 9, A, B, D)                        | (m = 1, 2, 7, 9, A, B, D)         |
| ODR1     | B0             | Pm4 output type select bit                           | Pm4 output type select bit        |
| -        |                | (m = 2, 3, 7, 9, A, B, D)                            | (m = 2, 3, 7, 9, B, D)            |
|          | B2             | Pm5 output type select bit                           | Pm5 output type select bit        |
|          |                | (m = 2, 3, 7, 9, A, B, D)                            | (m = 2, 3, 7, 9, B, D)            |
|          | B4             | Pm6 output type select bit                           | Pm6 output type select bit        |
|          |                | (m = 2, 3, 7, 9, A, B, D)                            | (m = 2, 3, 7, 9, B, D)            |
|          | B6             | Pm7 output type select bit                           | Pm7 output type select bit        |
|          |                | (m = 2, 3, 7, 9, A, B, D)                            | (m = 2, 3, 7, 9, B, D)            |
| PCR      | B0 to B7       | Pm0 to Pm7 input pull-up resistor                    | Pm0 to Pm7 input pull-up resistor |
|          |                | control bits                                         | control bits                      |
|          |                | (m = 0 to 4, 7, 9, A, B, D)                          | (m = 1 to 4, 7, 9, A, B, D)       |
| DSCR     | B0 to B7       | Pm0 to Pm7 drive capacity control                    | Pm0 to Pm7 drive capacity control |
|          |                | bits (m = 0 to 3, 7, 9, A, B, D)                     | bits (m = 1, 2, 7, 9, A, B, D)    |



## 2.13 Multi-Function Pin Controller

Table 2.22 is a comparison of the assignments of multiplexed pins, and Table 2.23 to Table 2.32 are comparisons of multi-function pin controller registers.

In the following comparison of the assignments of multiplexed pins, **light blue text** designates pins that exist on the RX13T Group only and **orange text** pins that exist on the RX23T Group only. A circle ( $\bigcirc$ ) indicates that a function is assigned, a cross ( $\times$ ) that the pin does not exist or that no function is assigned, and grayed out items mean that the function is not implemented.

| Module/        |                        | Port       | RX23T (MPC) | RX13T (MPC) |  |
|----------------|------------------------|------------|-------------|-------------|--|
| Function       | Pin Function           | Allocation | 48-Pin      | 48-Pin      |  |
| Interrupt      | NMI (input)            | PE2        | 0           | 0           |  |
|                | IRQ0 (input)           | P10        | 0           | 0           |  |
|                |                        | P93        | 0           | 0           |  |
|                |                        | PE2        | X           | 0           |  |
|                | IRQ1 (input)           | P11        | 0           | 0           |  |
|                |                        | P94        | 0           | 0           |  |
|                | IRQ2 (input)           | P22        | 0           | 0           |  |
|                |                        | PB1        | 0           | 0           |  |
|                |                        | PD4        | 0           | 0           |  |
|                | IRQ3 (input)           | P24        | 0           | 0           |  |
|                |                        | PB4        | 0           | 0           |  |
|                |                        | PD5        | 0           | 0           |  |
|                | IRQ4 (input)           | P23        | 0           | 0           |  |
|                |                        | PA2        | 0           | 0           |  |
|                | IRQ5 (input)           | P70        | 0           | 0           |  |
|                |                        | PB7        | X           | 0           |  |
|                |                        | PB6        | 0           | X           |  |
|                |                        | PD6        | 0           | 0           |  |
| Multi-function | MTIOC0A (input/output) | PB3        | 0           | 0           |  |
| timer unit 3   |                        | PD3        | X           | 0           |  |
|                | MTIOC0B (input/output) | P93        | 0           | X           |  |
|                |                        | PB2        | 0           | 0           |  |
|                |                        | PD4        | X           | 0           |  |
|                | MTIOC0C (input/output) | P94        | 0           | X           |  |
|                |                        | PB1        | 0           | 0           |  |
|                |                        | PD5        | X           | 0           |  |
|                | MTIOC0D (input/output) | PB0        | 0           | 0           |  |
|                |                        | PD6        | X           | 0           |  |
|                | MTIOC1A (input/output) | P93        | X           | 0           |  |
|                |                        | PA2        | X           | 0           |  |
|                | MTIOC1B (input/output) | PA3        | ×           | 0           |  |
|                |                        | PB6        | X           | 0           |  |
|                | MTIOC2A (input/output) | PA3        | 0           | 0           |  |
|                |                        | PB0        | X<br>0      | 0           |  |
|                | MTIOC2B (input/output) | PA2        |             | 0           |  |
|                |                        | P94        | X<br>0      | 0           |  |
|                | MTIOC3A (input/output) | P11        | 0           | 0           |  |
|                |                        | PB6        | X           | 0           |  |
|                | MTIOC3B (input/output) | P71        | 0           | 0           |  |
|                | MTIOC3C (input/output) | PB7        | X           | 0           |  |

#### Table 2.22 Comparison of Multiplexed Pin Assignments



| Module/                  |                                                   | Port       | RX23T (MPC) | RX13T (MPC) |
|--------------------------|---------------------------------------------------|------------|-------------|-------------|
| Function                 | Pin Function                                      | Allocation | 48-Pin      | 48-Pin      |
| Multi-function           | MTIOC3D (input/output)                            | P74        | 0           | 0           |
| timer unit 3             | MTIOC4A (input/output)                            | P72        | 0           | 0           |
|                          | MTIOC4B (input/output)                            | P73        | 0           | 0           |
|                          | MTIOC4C (input/output)                            | P75        | 0           | 0           |
|                          | MTIOC4D (input/output)                            | P76        | 0           | 0           |
|                          | MTIC5U (input)                                    | P24        | 0           | 0           |
|                          |                                                   | P94        | ×           | 0           |
|                          | MTIC5V (input)                                    | P23        | 0           | 0           |
|                          |                                                   | P93        | ×           | 0           |
|                          | MTIC5W (input)                                    | P22        | 0           | 0           |
|                          |                                                   | PB1        | ×           | 0           |
|                          | MTCLKA (input)                                    | P11        | ×           | 0           |
|                          |                                                   | P94        |             | 0           |
|                          |                                                   | PB1        | X<br>X      | 0           |
|                          | MTCLKB (input)                                    | P10        | X           | 0           |
|                          |                                                   | PB0        |             | 0           |
|                          | MTCLKC (input)                                    | P11        | X           |             |
|                          |                                                   | PTT<br>PB2 |             | X           |
|                          |                                                   |            | X<br>0      |             |
|                          | MTCLKD (input)                                    | P10        |             | X           |
|                          |                                                   | PB7        | X           | 0           |
| O bit the en             | ADSM0 (output)                                    | PB2        | 0           | 0           |
| 8-bit timer              | TMO0 (output)                                     | PD3        | 0           |             |
|                          | TMCI0 (input)                                     | PD4        | 0           |             |
|                          |                                                   | PD5        | 0           |             |
|                          | TMO1 (output)                                     | P94        | 0           |             |
|                          |                                                   | PD6        | 0           |             |
|                          | TMRI1 (input)                                     | P93        | 0           |             |
|                          | TMO2 (output)                                     | P23        | 0           |             |
|                          | TMCI2 (input)                                     | P24        | 0           |             |
|                          | TMRI2 (input)                                     | P22        | 0           |             |
|                          | TMO3 (output)                                     | P11        | 0           |             |
|                          | TMRI3 (input)                                     | P10        | 0           |             |
| Port output              | POE0# (input)                                     | P70        | 0           | 0           |
| enable 3                 | POE8# (input)                                     | PB4        | 0           | 0           |
|                          |                                                   | P11        | X           | 0           |
|                          | POE10# (input)                                    | PE2        | 0           | 0           |
| Serial                   | RXD1 (input)/                                     | PD5        | 0           | 0           |
| communications interface | SMISO1 (input/output)/<br>SSCL1 (input/output)    | PB7        | ×           | 0           |
|                          | TXD1 (output)/<br>SMOSI1 (input/output)/          | PD3        | 0           | 0           |
|                          | SSDA1 (input/output)                              | PB6        | ×           | 0           |
|                          | SCK1 (input/output)                               | PD4        | 0           | 0           |
|                          | CTS1# (input)/<br>RTS1# (output)/<br>SS1# (input) | PD6        | 0           | 0           |
|                          | RXD5 (input)/                                     | PB1        | 0           | 0           |
|                          | SMISO5 (input/output)/                            | PB6        | 0           | X           |
|                          | SSCL5 (input/output)                              | PB7        | X           | 0           |
|                          |                                                   | P24        | X           | 0           |



| Module/                        |                                          | Port       | RX23T (MPC) | RX13T (MPC) |
|--------------------------------|------------------------------------------|------------|-------------|-------------|
| Function                       | Pin Function                             | Allocation | 48-Pin      | 48-Pin      |
| Serial                         | TXD5 (output)/                           | PB2        | 0           | 0           |
| communications                 | SMOSI5 (input/output)/                   | PB5        | 0           | X           |
| interface                      | SSDA5 (input/output)                     | PB6        | X           | 0           |
|                                |                                          | P23        | X           | 0           |
|                                | SCK5 (input/output)                      | P93        | 0           | 0           |
|                                |                                          | PB3        | 0           | 0           |
|                                | CTS5# (input)/                           | PA2        | 0           | 0           |
|                                | RTS5# (output)/                          |            |             |             |
|                                | SS5# (input)                             |            |             |             |
|                                | RXD12 (input)/                           | P94        |             | 0           |
|                                | SMISO12 (input/output)/                  |            |             |             |
|                                | SSCL12 (input/output)/<br>RXDX12 (input) |            |             |             |
|                                | TXD12 (output)/                          | PB0        |             | 0           |
|                                | SMOSI12 (input/output)/                  | FBU        |             |             |
|                                | SSDA12 (input/output)/                   |            |             |             |
|                                | TXDX12 (output)/                         |            |             |             |
|                                | SIOX12 (input/output)                    |            |             |             |
|                                | SCK12 (input/output)                     | PB3        |             | 0           |
|                                |                                          | P93        |             | 0           |
|                                | CTS12# (input)/                          | PA3        |             | 0           |
|                                | RTS12# (output)/                         |            |             |             |
|                                | SS12# (input)                            |            |             |             |
| I <sup>2</sup> C bus interface | SCL0 (input/output)                      | PB1        | 0           | 0           |
|                                | SDA0 (input/output)                      | PB2        | 0           | 0           |
| Serial peripheral interface    | RSPCKA (input/output)                    | P24        | 0           |             |
| Interface                      |                                          | P93        | 0           |             |
|                                |                                          | PB3        | 0           |             |
|                                | MOSIA (input/output)                     | P23        | 0           |             |
|                                |                                          | PB0<br>P22 | 0           |             |
|                                | MISOA (input/output)                     |            | 0           |             |
|                                | SSLA0 (input/output)                     | P94<br>PA3 | 0           |             |
|                                | SSLAO (Input/output)                     | PD6        | 0           |             |
|                                | SSLA1 (output)                           | PA2        | 0           |             |
| 12-bit A/D                     | AN000 (input)                            | P40        | 0           |             |
| converter                      | AN000 (input)                            | P40<br>P41 | 0           | 0           |
|                                | AN001 (input)                            | P42        | 0           | 0           |
|                                | AN002 (input)                            | P43        | 0           | 0           |
|                                | AN003 (input)                            | P44        | 0           | 0           |
|                                | AN004 (input)                            | P45        | 0           | 0           |
|                                | AN005 (input)                            | P46        | 0           | 0           |
|                                | AN000 (input)                            | P47        | 0           | 0           |
|                                | AN007 (input)                            | P11        | 0           |             |
|                                | AN017 (input)                            | P10        | 0           |             |
|                                | ADTRG0# (input)                          | P93        | ×           | 0           |
|                                |                                          | PB5        | ×           | 0           |
|                                | ADST0 (output)                           | PD6        | Ô           | 0           |
|                                |                                          | 1.00       |             |             |



| Module/                  |                 | Port       | RX23T (MPC) | RX13T (MPC) |
|--------------------------|-----------------|------------|-------------|-------------|
| Function                 | Pin Function    | Allocation | 48-Pin      | 48-Pin      |
| Clock frequency accuracy | CACREF (input)  | P23        | 0           | 0           |
| measurement<br>circuit   |                 | PB3        | 0           | 0           |
| Comparator               | CMPC00 (input)  | P40        | 0           | 0           |
|                          | CMPC01 (input)  | P43        | 0           |             |
|                          | CMPC02 (input)  | P46        | 0           | X           |
|                          |                 | P43        | X           | 0           |
|                          | CMPC03 (input)  | P46        |             | 0           |
|                          | CMPC10 (input)  | P41        | 0           | 0           |
|                          | CMPC11 (input)  | P44        | 0           |             |
|                          | CMPC12 (input)  | P47        | 0           | Х           |
|                          |                 | P44        | X           | 0           |
|                          | CMPC13 (input)  | P47        |             | 0           |
|                          | CMPC20 (input)  | P42        | 0           | 0           |
|                          | CMPC21 (input)  | P45        | 0           |             |
|                          | CMPC22 (input)  | P47        | 0           | X           |
|                          |                 | P45        | X           | 0           |
|                          | COMP0 (output)  | P24        | 0           | 0           |
|                          | COMP1 (output)  | P23        | 0           | 0           |
|                          | COMP2 (output)  | P22        | 0           | 0           |
|                          | CVREFC0 (input) | P11        | 0           | 0           |
|                          | CVREFC1 (input) | P10        | 0           |             |

# Table 2.23 Comparison of P0n Pin Function Control Register (P0nPFS)

| Register | Bit | RX23T (MPC)                                               | RX13T (MPC) |
|----------|-----|-----------------------------------------------------------|-------------|
| P0nPFS   |     | P0n pin function control register $(n = 0 \text{ to } 2)$ | —           |

#### Table 2.24 Comparison of P1n Pin Function Control Register (P1nPFS)

| Register | Bit       | RX23T (MPC) (n = 0, 1)   | RX13T (MPC) (n = 0, 1)   |
|----------|-----------|--------------------------|--------------------------|
| P10PFS   | PSEL[4:0] | Pin function select bits | Pin function select bits |
|          |           |                          |                          |
|          |           | 00000b: Hi-Z             | 00000b: Hi-Z             |
|          |           | 00010b: MTCLKD           | 00010b: MTCLKB           |
|          |           | 00101b: TMRI3            |                          |
| P11PFS   | PSEL[4:0] | Pin function select bits | Pin function select bits |
|          |           |                          |                          |
|          |           | 00000b: Hi-Z             | 00000b: Hi-Z             |
|          |           | 00001b: MTIOC3A          | 00001b: MTIOC3A          |
|          |           | 00010b: MTCLKC           | 00010b: MTCLKA           |
|          |           | 00101b: TMO3             |                          |
|          |           |                          | 00111b: POE8#            |



Differences Between the RX13T Group and the RX23T Group

| Register | Bit  | RX23T (MPC) (n = 0, 1)                                         | RX13T (MPC) (n = 0, 1)              |
|----------|------|----------------------------------------------------------------|-------------------------------------|
| P1nPFS   | ASEL | Analog input function select bit                               | Analog input function select bit    |
|          |      | 0: Used as other than as analog pin                            | 0: Used as other than as analog pin |
|          |      | 1: Used as analog pin<br>P10: AN017, CVREFC1<br>(64/52/48-pin) | 1: Used as analog pin               |
|          |      | P11: AN016, CVREFC0<br>(64/52/48-pin)                          | P11: CVREFC0 (48/32-pin)            |

#### Table 2.25 Comparison of P2n Pin Function Control Register (P2nPFS)

| Register | Bit       | RX23T (MPC) (n = 2 to 4) | RX13T (MPC) (n = 2 to 4)  |
|----------|-----------|--------------------------|---------------------------|
| P22PFS   | PSEL[4:0] | Pin function select bits | Pin function select bits  |
|          |           |                          |                           |
|          |           | 00000b: Hi-Z             | 00000b: Hi-Z              |
|          |           | 00001b: MTIC5W           | 00001b: MTIC5W            |
|          |           | 00101b: TMRI2            |                           |
|          |           | 01101b: MISOA            |                           |
|          |           | 11110b: COMP2            | 11110b: COMP2             |
| P23PFS   | PSEL[4:0] | Pin function select bits | Pin function select bits  |
|          |           |                          |                           |
|          |           | 00000b: Hi-Z             | 00000b: Hi-Z              |
|          |           | 00001b: MTIC5V           | 00001b: MTIC5V            |
|          |           | 00101b: TMO2             |                           |
|          |           | 00111b: CACREF           | 00111b: CACREF            |
|          |           |                          | 01010b: TXD5/SMOSI5/SSDA5 |
|          |           | 01101b: MOSIA            |                           |
|          |           | 11110b: COMP1            | 11110b: COMP1             |
| P24PFS   | PSEL[4:0] | Pin function select bits | Pin function select bits  |
|          |           |                          |                           |
|          |           | 00000b: Hi-Z             | 00000b: Hi-Z              |
|          |           | 00001b: MTIC5U           | 00001b: MTIC5U            |
|          |           | 00101b: TMCI2            |                           |
|          |           |                          | 01010b: RXD5/SMISO5/SSCL5 |
|          |           | 01101b: RSPCKA           |                           |
|          |           | 11110b: COMP0            | 11110b: COMP0             |

#### Table 2.26 Comparison of P3n Pin Function Control Register (P3nPFS)

| Register | Bit | RX23T (MPC)                     | RX13T (MPC) |
|----------|-----|---------------------------------|-------------|
| P3nPFS   | _   | P3 pin function select register |             |
|          |     | (n = 0 to 3)                    |             |



| Register | Bit  | RX23T (MPC) (n = 0 to 7)            | RX13T (MPC) (n = 0 to 7)                    |
|----------|------|-------------------------------------|---------------------------------------------|
| P4nPFS   | ASEL | Analog input function select bit    | Analog input function select bit            |
|          |      | 0: Used as other than as analog pin | 0: Used as other than as analog pin         |
|          |      | 1: Used as analog pin               | 1: Used as analog pin                       |
|          |      | P40: AN000 (64/52/48-pin)           | P40: AN000/ <mark>CMPC00</mark> (48/32-pin) |
|          |      | P41: AN001 (64/52/48-pin)           | P41: AN001/CMPC10 (48/32-pin)               |
|          |      | P42: AN002 (64/52/48-pin)           | P42: AN002/ <mark>CMPC20</mark> (48/32-pin) |
|          |      | P43: AN003 (64/52/48-pin)           | P43: AN003/CMPC02 (48/32-pin)               |
|          |      | P44: AN004 (64/52/48-pin)           | P44: AN004/CMPC12 (48/32-pin)               |
|          |      | P45: AN005 (64/52/48-pin)           | P45: AN005/ <mark>CMPC22</mark> (48-pin)    |
|          |      | P46: AN006 (64/52/48-pin)           | P46: AN006/CMPC03 (48-pin)                  |
|          |      | P47: AN007 (64/52/48-pin)           | P47: AN007/CMPC13 (48-pin)                  |

#### Table 2.27 Comparison of P4n Pin Function Control Register (P4nPFS)

#### Table 2.28 Comparison of P9n Pin Function Control Register (P9nPFS)

| Register | Bit       | RX23T (MPC) (n = 1 to 4)          | RX13T (MPC) (n = 3, 4)   |
|----------|-----------|-----------------------------------|--------------------------|
| P91PFS   |           | P91 pin function control register | _                        |
| P92PFS   |           | P92 pin function control register | —                        |
| P93PFS   | PSEL[4:0] | Pin function select bits          | Pin function select bits |
|          |           | 00000b: Hi-Z                      | 00000b: Hi-Z             |
|          |           | 00001b: MTIOC0B                   | 00001b: MTIOC1A          |
|          |           |                                   | 00011b: MTIC5V           |
|          |           | 00101b: TMRI1                     |                          |
|          |           |                                   | 01001b: ADTRG0#          |
|          |           | 01010b: SCK5                      | 01010b: SCK5             |
|          |           |                                   | 01100b: SCK12            |
|          |           | 01101b: RSPCKA                    |                          |
| P94PFS   | PSEL[4:0] | Pin function select bits          | Pin function select bits |
|          |           | 00000b: Hi-Z                      | 00000b: Hi-Z             |
|          |           | 00001b: MTIOC0C                   | 00001b: MTIOC2B          |
|          |           |                                   | 00010b: MTCLKA           |
|          |           |                                   | 00011b: MTIC5U           |
|          |           | 00101b: TMO1                      |                          |
|          |           |                                   | 01100b: RXD12/SMISO12/   |
|          |           |                                   | SSCL12/RXDX12            |
|          |           | 01101b: MISOA                     |                          |



| Register | Bit       | RX23T (MPC) (n = 2 to 5)          | RX13T (MPC) (n = 2, 3)      |
|----------|-----------|-----------------------------------|-----------------------------|
| PA2PFS   | PSEL[4:0] | Pin function select bits          | Pin function select bits    |
|          |           | 00000b: Hi-Z                      | 00000b: Hi-Z                |
|          |           | 00001b: MTIOC2B                   | 00001b: MTIOC1A             |
|          |           |                                   | 00011b: MTIOC2B             |
|          |           | 01010b: CTS5#/RTS5#/SS5#          | 01010b: CTS5#/RTS5#/SS5#    |
|          |           | 01101b: SSLA1                     |                             |
| PA3PFS   | PSEL[4:0] | Pin function select bits          | Pin function select bits    |
|          |           | 00000b: Hi-Z                      | 00000b: Hi-Z                |
|          |           | 00001b: MTIOC2A                   | 00001b: MTIOC1B             |
|          |           |                                   | 00011b: MTIOC2A             |
|          |           |                                   | 01100b: CTS12#/RTS12#/SS12# |
|          |           | 01101b: SSLA0                     |                             |
| PA4PFS   | —         | PA4 pin function control register | —                           |
| PA5PFS   | —         | PA5 pin function control register |                             |

#### Table 2.29 Comparison of PAn Pin Function Control Register (PAnPFS)



#### Table 2.30 Comparison of PBn Pin Function Control Register (PBnPFS)

| Register | Bit        | RX23T (MPC) (n = 0 to 7)                                                               | RX13T (MPC) (n = 0 to 7)                                                                                                           |
|----------|------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| PBOPFS   | PSEL[4:0]  | Pin function select bits                                                               | Pin function select bits                                                                                                           |
|          |            |                                                                                        |                                                                                                                                    |
|          |            | 00000b: Hi-Z                                                                           | 00000b: Hi-Z                                                                                                                       |
|          |            | 00001b: MTIOC0D                                                                        | 00001b: MTIOC0D                                                                                                                    |
|          |            |                                                                                        | 00010b: MTCLKB                                                                                                                     |
|          |            |                                                                                        | 00011b: MTIOC2A                                                                                                                    |
|          |            |                                                                                        | 01100b: TXD12/SMOSI12/                                                                                                             |
|          |            |                                                                                        | SSDA12/TXDX12/<br>SIOX12                                                                                                           |
|          |            | 011015: MOCIA                                                                          | 310/12                                                                                                                             |
| B1PFS    | PSEL[4:0]  | 01101b: MOSIA<br>Pin function select bits                                              | Pin function select bits                                                                                                           |
| BIPFS    | PSEL[4:0]  | Pin function select bits                                                               | Pin function select bits                                                                                                           |
|          |            | 00000b: Hi-Z                                                                           | 00000b: Hi-Z                                                                                                                       |
|          |            | 00001b: MTIOC0C                                                                        | 00000b: MTIOC0C                                                                                                                    |
|          |            |                                                                                        | 00010b: MTCLKA                                                                                                                     |
|          |            |                                                                                        | 00011b: MTIC5W                                                                                                                     |
|          |            | 01010b: RXD5/SMISO5/SSCL5                                                              | 01010b: RXD5/SMISO5/SSCL5                                                                                                          |
|          |            | 01111b: SCL0                                                                           | 01111b: SCL0                                                                                                                       |
| PB2PFS   | PSEL[4:0]  | Pin function select bits                                                               | Pin function select bits                                                                                                           |
| 52110    | 1 022[     |                                                                                        |                                                                                                                                    |
|          |            | 00000b: Hi-Z                                                                           | 00000b: Hi-Z                                                                                                                       |
|          |            | 00001b: MTIOC0B                                                                        | 00001b: MTIOC0B                                                                                                                    |
|          |            |                                                                                        | 00010b: MTCLKC                                                                                                                     |
|          |            |                                                                                        | 00011b: ADSM0                                                                                                                      |
|          |            | 01001b: ADSM0                                                                          |                                                                                                                                    |
|          |            | 01010b: TXD5/SMOSI5/SSDA5                                                              |                                                                                                                                    |
|          |            |                                                                                        | 00111b: TXD5/SMOSI5/SSDA5                                                                                                          |
|          |            | 01111b: SDA0                                                                           | 01111b: SDA0                                                                                                                       |
| PB3PFS   | PSEL[4:0]  | Pin function select bits                                                               | Pin function select bits                                                                                                           |
|          |            |                                                                                        |                                                                                                                                    |
|          |            | 00000b: Hi-Z                                                                           | 00000b: Hi-Z                                                                                                                       |
|          |            | 00001b: MTIOC0A                                                                        | 00001b: MTIOC0A                                                                                                                    |
|          |            | 00111b: CACREF                                                                         | 00111b: CACREF                                                                                                                     |
|          |            | 01010b: SCK5                                                                           | 01010b: SCK5                                                                                                                       |
|          |            |                                                                                        | 01100b: SCK12                                                                                                                      |
|          |            | 01101b: RSPCKA                                                                         |                                                                                                                                    |
| PB5PFS   | PSEL[4:0]  | Pin function select bits                                                               | Pin function select bits                                                                                                           |
|          |            | 00000b: Hi-Z                                                                           | 00000b: Hi-Z                                                                                                                       |
|          |            | 000000. HI-Z                                                                           |                                                                                                                                    |
|          |            |                                                                                        | 01001b: ADTRG0#                                                                                                                    |
| BEDES    |            |                                                                                        | Pin function select hits                                                                                                           |
|          | F 3EE[4.0] |                                                                                        |                                                                                                                                    |
|          |            | 00000b' Hi-7                                                                           | 00000b' Hi-Z                                                                                                                       |
|          |            |                                                                                        |                                                                                                                                    |
|          |            |                                                                                        |                                                                                                                                    |
|          |            | 01010b RXD5/SMISO5/SSCI 5                                                              |                                                                                                                                    |
|          |            |                                                                                        |                                                                                                                                    |
| PB6PFS   | PSEL[4:0]  | 01010b: TXD5/SMOSI5/SSDA5Pin function select bits00000b: Hi-Z01010b: RXD5/SMISO5/SSCL5 | Pin function select bits<br>00000b: Hi-Z<br>00001b: MTIOC1B<br>00011b: MTIOC3A<br>01010b: TXD5/SMOSI5/SS<br>01011b: TXD1/SMOSI1/SS |



Differences Between the RX13T Group and the RX23T Group

| Register | Bit       | RX23T (MPC) (n = 0 to 7)            | RX13T (MPC) (n = 0 to 7)            |
|----------|-----------|-------------------------------------|-------------------------------------|
| PB7PFS   | PSEL[4:0] | Pin function select bits            | Pin function select bits            |
|          |           | 00000b: Hi-Z                        | 00000b: Hi-Z                        |
|          |           |                                     | 00001b: MTIOC3C                     |
|          |           |                                     | 00010b: MTCLKD                      |
|          |           | 01010b: SCK5                        | 01010b: RXD5/SMISO5/SSCL5           |
|          |           |                                     | 01011b: RXD1/SMISO1/SSCL1           |
| PBnPFS   | ISEL      | Interrupt input function select bit | Interrupt input function select bit |
|          |           | 0: Not used as IRQn input pin       | 0: Not used as IRQn input pin       |
|          |           | 1: Used as IRQn input pin           | 1: Used as IRQn input pin           |
|          |           | PB1: IRQ2 (64/52/48-pin)            | PB1: IRQ2 (48/32-pin)               |
|          |           | PB4: IRQ3 (64/52/48-pin)            | PB4: IRQ3 (48-pin)                  |
|          |           | PB6: IRQ5 (64/52/48-pin)            |                                     |
|          |           |                                     | PB7: IRQ5 (48/32-pin)               |

#### Table 2.31 Comparison of PDn Pin Function Control Register (PDnPFS)

| Register | Bit       | RX23T (MPC) (n = 3 to 7)         | RX13T (MPC) (n = 3 to 6)  |
|----------|-----------|----------------------------------|---------------------------|
| PD3PFS   | PSEL[4:0] | Pin function select bits         | Pin function select bits  |
|          |           |                                  |                           |
|          |           | 00000b: Hi-Z                     | 00000b: Hi-Z              |
|          |           |                                  | 00001b: MTIOC0A           |
|          |           | 00101b: TMO0                     |                           |
|          |           | 01010b: TXD1/SMOSI1/SSDA1        | 01010b: TXD1/SMOSI1/SSDA1 |
| PD4PFS   | PSEL[4:0] | Pin function select bits         | Pin function select bits  |
|          |           |                                  |                           |
|          |           | 00000b: Hi-Z                     | 00000b: Hi-Z              |
|          |           |                                  | 00001b: MTIOC0B           |
|          |           | 00101b: TMCI0                    |                           |
|          |           | 01010b: SCK1                     | 01010b: SCK1              |
| PD5PFS   | PSEL[4:0] | Pin function select bits         | Pin function select bits  |
|          |           |                                  |                           |
|          |           | 00000b: Hi-Z                     | 00000b: Hi-Z              |
|          |           |                                  | 00001b: MTIOC0C           |
|          |           | 00101b: TMRI0                    |                           |
|          |           | 01010b: RXD1/SMISO1/SSCL1        | 01010b: RXD1/SMISO1/SSCL1 |
| PD6PFS   | PSEL[4:0] | Pin function select bits         | Pin function select bits  |
|          |           |                                  |                           |
|          |           | 00000b: Hi-Z                     | 00000b: Hi-Z              |
|          |           |                                  | 00001b: MTIOC0D           |
|          |           | 00101b: TMO1                     |                           |
|          |           | 01001b: ADST0                    | 01001b: ADST0             |
|          |           | 01010b: CTS1#/RTS1#/SS1#         | 01010b: CTS1#/RTS1#/SS1#  |
|          |           | 01101b: SSLA0                    |                           |
| PD7PFS   | —         | PD7 pin function select register | —                         |

#### Table 2.32 Comparison of PEn Pin Function Control Register (PEnPFS)

| Register | Bit  | RX23T (MPC) (n = 2) | RX13T (MPC) (n = 2)                 |
|----------|------|---------------------|-------------------------------------|
| PE2PFS   | ISEL |                     | Interrupt input function select bit |



# 2.14 Multi-Function Timer Pulse Unit 3

Table 2.33 is a comparison of multi-function timer pulse unit 3 registers.

| Register  | Bit               | RX23T (MTU3c)                                                                                                                                     | RX13T (MTU3c)                                                                                                                                     |
|-----------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| TADSTRGR0 | TADSTRS0<br>[4:0] | A/D conversion start request<br>select for ADSM0 pin output frame<br>synchronization signal generation<br>bits                                    | A/D conversion start request<br>select for ADSM0 pin output frame<br>synchronization signal generation<br>bits                                    |
|           |                   | b4 b0<br>0 0 0 0 0: Source not selected.<br>0 0 0 0 1: TRGA0N<br>0 0 0 1 0: TRGA1N<br>0 0 0 1 1: TRGA2N<br>0 0 1 0 0: TRGA3N<br>0 0 1 0 1: TRGA4N | b4 b0<br>0 0 0 0 0: Source not selected.<br>0 0 0 0 1: TRGA0N<br>0 0 0 1 0: TRGA1N<br>0 0 0 1 1: TRGA2N<br>0 0 1 0 0: TRGA3N<br>0 0 1 0 1: TRGA4N |
|           |                   | 0 1 0 0 0: TRG0N<br>0 1 0 0 1: TRG4AN<br>0 1 0 1 0: TRG4BN<br>0 1 0 1 1: TRG4AN or TRG4BN<br>0 1 0 1 1: TRG4AN                                    | 0 1 0 0 0: TRG0N<br>0 1 0 0 1: TRG4AN<br>0 1 0 1 0: TRG4BN<br>0 1 1 0 0: TRG4BN                                                                   |

 Table 2.33
 Comparison of Multi-Function Timer Pulse Unit 3 Registers



# 2.15 Port Output Enable 3

Table 2.34 is a comparison of port output enable 3 registers.

| Register | Bit      | RX23T (POE3b)             | RX13T (POE3C)             |
|----------|----------|---------------------------|---------------------------|
| POECR1   | MTU0A1ZE | MTIOC0A P31 pin           | MTIOC0A (PD3) pin         |
|          |          | high-impedance enable bit | high-impedance enable bit |
|          | MTU0B1ZE | MTIOC0B P30 pin           | MTIOC0B (PD4) pin         |
|          |          | high-impedance enable bit | high-impedance enable bit |
|          | MTU0B2ZE | MTIOC0B P93 pin           | MTIOC0C (PD5) pin         |
|          | (RX23T)  | high-impedance enable bit | high-impedance enable bit |
|          | MTU0C1ZE |                           |                           |
|          | (RX13T)  |                           |                           |
|          | MTU0C1ZE | MTIOC0C P94 pin           | MTIOC0D (PD6) pin         |
|          | (RX23T)  | high-impedance enable bit | high-impedance enable bit |
|          | MTU0D1ZE |                           |                           |
|          | (RX13T)  |                           |                           |

### Table 2.34 Comparison of Port Output Enable 3 Registers



# 2.16 Compare Match Timer

Table 2.35 is a comparison of compare match timer registers.

#### Table 2.35 Comparison of Compare Match Timer Registers

| Register | Bit | RX23T (CMT)                        | RX13T (CMT) |
|----------|-----|------------------------------------|-------------|
| CMSTR1   | —   | Compare match timer start register | —           |
|          |     | 1                                  |             |



## 2.17 Serial Communications Interface

Table 2.36 is a comparative overview of the serial communications interfaces, and Table 2.37 is a comparison of serial communications interface channel specifications, and Table 2.38 is a comparison of serial communications interface registers.

| ltem                        |                           | RX23T (SCIg)                                                 | RX13T (SCIg, SCIh)                                                                              |
|-----------------------------|---------------------------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------|
| Number of char              | nnels                     | SCIg: 2 channels                                             | SCIg: 2 channels                                                                                |
|                             |                           |                                                              | SCIh: 1 channel                                                                                 |
| Serial communications modes |                           | Asynchronous                                                 | Asynchronous                                                                                    |
|                             |                           | Clock synchronous                                            | Clock synchronous                                                                               |
|                             |                           | Smart card interface                                         | Smart card interface                                                                            |
|                             |                           | Simple I <sup>2</sup> C bus                                  | • Simple I <sup>2</sup> C bus                                                                   |
|                             |                           | Simple SPI bus                                               | Simple SPI bus                                                                                  |
| Transfer speed              |                           | Bit rate specifiable by on-chip                              | Bit rate specifiable by on-chip                                                                 |
|                             |                           | baud rate generator.                                         | baud rate generator.                                                                            |
| Full-duplex com             | nmunication               | Transmitter:                                                 | Transmitter:                                                                                    |
|                             |                           | Continuous transmission                                      | Continuous transmission                                                                         |
|                             |                           | possible using double-buffer                                 | possible using double-buffer                                                                    |
|                             |                           | structure.                                                   | structure.                                                                                      |
|                             |                           | Receiver:                                                    | Receiver:                                                                                       |
|                             |                           | Continuous reception possible                                | Continuous reception possible                                                                   |
|                             |                           | using double-buffer structure.                               | using double-buffer structure.                                                                  |
| Data transfer               |                           | Selectable as LSB first or MSB                               | Selectable as LSB first or MSB                                                                  |
|                             |                           | first transfer.                                              | first transfer.                                                                                 |
| Interrupt source            | es                        | Transmit end, transmit data                                  | Transmit end, transmit data                                                                     |
|                             |                           | empty, receive data full, and                                | empty, receive data full, and                                                                   |
|                             |                           | receive error, completion of                                 | receive error, completion of                                                                    |
|                             |                           | generation of a start condition,                             | generation of a start condition,                                                                |
|                             |                           | restart condition, or stop condition                         | restart condition, or stop condition                                                            |
| -                           |                           | (for simple I <sup>2</sup> C mode)                           | (for simple I <sup>2</sup> C mode)                                                              |
| Low power con               | sumption function         | Module stop state can be set for                             | Module stop state can be set for                                                                |
|                             |                           | each channel.                                                | each channel.                                                                                   |
| Asynchronous                | Data length               | 7, 8, or 9 bits                                              | 7, 8, or 9 bits                                                                                 |
| mode                        | Transmission<br>stop bits | 1 or 2 bits                                                  | 1 or 2 bits                                                                                     |
|                             | Parity                    | Even parity, odd parity, or no parity                        | Even parity, odd parity, or no<br>parity                                                        |
|                             | Receive error             | Parity, overrun, and framing                                 | Parity, overrun, and framing                                                                    |
|                             | detection                 | errors                                                       | errors                                                                                          |
|                             | function                  |                                                              |                                                                                                 |
|                             | Hardware flow             | CTSn# and RTSn# pins can be                                  | CTSn# and RTSn# pins can be                                                                     |
|                             | control                   | used in controlling                                          | used in controlling                                                                             |
|                             |                           | transmission/reception.                                      | transmission/reception.                                                                         |
|                             | Start-bit                 | Low level or falling edge is                                 | Low level or falling edge is                                                                    |
|                             | detection                 | selectable.                                                  | selectable.                                                                                     |
|                             | Break detection           | When a framing error occurs, a                               | When a framing error occurs, a                                                                  |
|                             |                           | break can be detected by reading                             | break can be detected by reading                                                                |
|                             |                           | the RXDn pin level directly.                                 | the RXDn pin level directly.                                                                    |
|                             | Clock source              | An internal or external clock                                | An internal or external clock                                                                   |
|                             |                           | can be selected.                                             | can be selected.                                                                                |
|                             |                           | • Transfer rate clock input from the TMR can be used (SCI5). | <ul> <li>Transfer rate clock input from<br/>the MTU can be used (SCI1<br/>and SCI5).</li> </ul> |
|                             |                           |                                                              |                                                                                                 |

| Table 2.36 | Comparative | <b>Overview of</b> | Serial | Communications Interfaces |
|------------|-------------|--------------------|--------|---------------------------|
|------------|-------------|--------------------|--------|---------------------------|



| Item                            |                                               | RX23T (SClg)                                                                                                                                                                                                                                    | RX13T (SCIg, SCIh)                                                                                                                                                                                                                              |
|---------------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Asynchronous<br>mode            | Double-speed<br>mode                          | Baud rate generator double-<br>speed mode is selectable.                                                                                                                                                                                        | Baud rate generator double-<br>speed mode is selectable.                                                                                                                                                                                        |
|                                 | Multi-processor<br>communications<br>function | Serial communication among multiple processors                                                                                                                                                                                                  | Serial communication among<br>multiple processors                                                                                                                                                                                               |
|                                 | Noise<br>cancellation                         | The signal paths from input on the RXDn pins incorporate digital noise filters.                                                                                                                                                                 | The signal paths from input on the RXDn pins incorporate digital noise filters.                                                                                                                                                                 |
| Clock                           | Data length                                   | 8 bits                                                                                                                                                                                                                                          | 8 bits                                                                                                                                                                                                                                          |
| synchronous<br>mode             | Receive error detection                       | Overrun error                                                                                                                                                                                                                                   | Overrun error                                                                                                                                                                                                                                   |
|                                 | Hardware flow control                         | CTSn# and RTSn# pins can be<br>used in controlling transmission/<br>reception.                                                                                                                                                                  | CTSn# and RTSn# pins can be<br>used in controlling transmission/<br>reception.                                                                                                                                                                  |
| Smart card<br>interface mode    | Error processing                              | <ul> <li>An error signal can be<br/>automatically transmitted<br/>when detecting a parity error<br/>during reception</li> <li>Data can be automatically<br/>retransmitted when receiving<br/>an error signal during<br/>transmission</li> </ul> | <ul> <li>An error signal can be<br/>automatically transmitted<br/>when detecting a parity error<br/>during reception</li> <li>Data can be automatically<br/>retransmitted when receiving<br/>an error signal during<br/>transmission</li> </ul> |
|                                 | Data type                                     | Both direct convention and<br>inverse convention are<br>supported.                                                                                                                                                                              | Both direct convention and<br>inverse convention are<br>supported.                                                                                                                                                                              |
| Simple I <sup>2</sup> C<br>mode | Communication format                          | I <sup>2</sup> C bus format                                                                                                                                                                                                                     | I <sup>2</sup> C bus format                                                                                                                                                                                                                     |
|                                 | Operating mode                                | Master<br>(single-master operation only)                                                                                                                                                                                                        | Master<br>(single-master operation only)                                                                                                                                                                                                        |
|                                 | Transfer rate<br>Noise<br>cancellation        | Fast mode is supported.<br>The signal paths from input on<br>the SSCLn and SSDAn pins<br>incorporate digital noise filters,<br>and the interval for noise<br>cancellation is adjustable.                                                        | Fast mode is supported.<br>The signal paths from input on<br>the SSCLn and SSDAn pins<br>incorporate digital noise filters,<br>and the interval for noise<br>cancellation is adjustable.                                                        |
| Simple SPI                      | Data length                                   | 8 bits                                                                                                                                                                                                                                          | 8 bits                                                                                                                                                                                                                                          |
| mode                            | Detection of<br>errors                        | Overrun error                                                                                                                                                                                                                                   | Overrun error                                                                                                                                                                                                                                   |
|                                 | SS input pin<br>function                      | Applying the high level to the<br>SSn# pin can cause the output<br>pins to enter the high-impedance<br>state.                                                                                                                                   | Applying the high level to the<br>SSn# pin can cause the output<br>pins to enter the high-impedance<br>state.                                                                                                                                   |
|                                 | Clock settings                                | Four kinds of settings for clock phase and clock polarity are selectable.                                                                                                                                                                       | Four kinds of settings for clock<br>phase and clock polarity are<br>selectable.                                                                                                                                                                 |



| Item                                                    |                             | RX23T (SCIg)                                                                  | RX13T (SCIg, SCIh)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------------------------------------------------------|-----------------------------|-------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Extended<br>serial mode<br>(supported by<br>SCI12 only) | Start frame<br>transmission |                                                                               | <ul> <li>Break field low width output<br/>and generation of interrupt on<br/>completion</li> <li>Detection of bus collision and<br/>generation of interrupt on<br/>detection</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                                         | Start frame<br>reception    |                                                                               | <ul> <li>Detection of break field low<br/>width and generation of<br/>interrupt on detection</li> <li>Data comparison of control<br/>fields 0 and 1 and generation<br/>of interrupt when they match</li> <li>Ability to specify two kinds of<br/>data for comparison (primary<br/>and secondary) in control field<br/>1</li> <li>Ability to specify priority<br/>interrupt bit in control field 1</li> <li>Support for start frames that<br/>do not include a break field</li> <li>Support for start frames that<br/>do not include a control field 0</li> <li>Function for measuring bit<br/>rates</li> </ul> |
|                                                         | I/O control<br>function     |                                                                               | <ul> <li>Ability to select polarity or<br/>TXDX12 and RXDX12 signals</li> <li>Ability to specify digital filtering<br/>of RXDX12 signal</li> <li>Half-duplex operation<br/>employing RXDX12 and<br/>TXDX12 signals multiplexed<br/>on the same pin</li> <li>Ability to select receive data<br/>sampling timing of RXDX12<br/>pin</li> </ul>                                                                                                                                                                                                                                                                    |
| Timer function           Bit rate modulation function   |                             | Correction of outputs from the on-chip baud rate generator can reduce errors. | Usable as reloading timer<br>Correction of outputs from the<br>on-chip baud rate generator can<br>reduce errors.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

| Table 2.37 | Comparison of Serial Communications Interface Channel Specifications |
|------------|----------------------------------------------------------------------|
|------------|----------------------------------------------------------------------|

| Item                                                | RX23T (SCIg) | RX13T (SCIg, SCIh) |
|-----------------------------------------------------|--------------|--------------------|
| Synchronous mode                                    | SCI1, SCI5   | SCI1, SCI5, SCI12  |
| Clock synchronous mode                              | SCI1, SCI5   | SCI1, SCI5, SCI12  |
| Smart card interface mode                           | SCI1, SCI5   | SCI1, SCI5, SCI12  |
| Simple I <sup>2</sup> C mode                        | SCI1, SCI5   | SCI1, SCI5, SCI12  |
| Simple SPI mode                                     | SCI1, SCI5   | SCI1, SCI5, SCI12  |
| Extended serial mode                                |              | SCI12              |
| TMR clock input (RX23T)/<br>MTU clock input (RX13T) | SCI5         | SCI1, SCI5, SCI12  |



| Register | Bit      | RX23T (SCIg)                                                                                                                                      | RX13T (SCIg, SCIh)                                           |
|----------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|
| SEMR     | ACS0     | Asynchronous mode clock source select bit                                                                                                         | Asynchronous mode clock source select bit                    |
|          |          | (Valid only in asynchronous mode)<br>0: External clock input                                                                                      | (Valid only in asynchronous mode)<br>0: External clock input |
|          |          | 1: Logical AND of two compare<br>matches output from TMR (valid<br>for SCI5 only)<br>Available compare match output<br>varies among SCI channels. | 1: Logical AND of two compare<br>matches output from MTU     |
| ESMER    |          | —                                                                                                                                                 | Extended serial mode enable register                         |
| CR0      |          | _                                                                                                                                                 | Control register 0                                           |
| CR1      |          | _                                                                                                                                                 | Control register 1                                           |
| CR2      |          |                                                                                                                                                   | Control register 2                                           |
| CR3      |          | —                                                                                                                                                 | Control register 3                                           |
| PCR      |          | —                                                                                                                                                 | Port control register                                        |
| ICR      |          | —                                                                                                                                                 | Interrupt control register                                   |
| STR      |          | —                                                                                                                                                 | Status register                                              |
| STCR     |          | —                                                                                                                                                 | Status clear register                                        |
| CF0DR    |          | —                                                                                                                                                 | Control field 0 data register                                |
| CF0CR    |          | —                                                                                                                                                 | Control field 0 compare enable register                      |
| CF0RR    |          | —                                                                                                                                                 | Control field 0 receive data register                        |
| PCF1DR   |          | —                                                                                                                                                 | Primary control field 1 data register                        |
| SCF1DR   |          | —                                                                                                                                                 | Secondary control field 1 data register                      |
| CF1CR    | —        | —                                                                                                                                                 | Control field 1 compare enable register                      |
| CF1RR    | —        | —                                                                                                                                                 | Control field 1 receive data register                        |
| TCR      | <u> </u> | —                                                                                                                                                 | Timer control register                                       |
| TMR      | <u> </u> | —                                                                                                                                                 | Timer mode register                                          |
| TPRE     | —        | —                                                                                                                                                 | Timer prescaler register                                     |
| TCNT     | <b>—</b> | _                                                                                                                                                 | Timer count register                                         |

#### Table 2.38 Comparison of Serial Communications Interface Registers



## 2.18 12-Bit A/D Converter

Table 2.39 is a comparative overview of the 12-bit A/D converters, Table 2.40 is a comparison of 12-bit A/D converter registers, and Table 2.41 is a comparison of A/D conversion start triggers that can be set in the ADSTRGR register.

| Item                     | RX23T (S12ADE)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | RX13T (S12ADF)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number of units          | 1 unit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1 unit (S12AD)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Input channels           | 10 channels                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | S12AD: 8 channels                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Extended analog function | Internal reference voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Internal reference voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| A/D conversion<br>method | Successive approximation method                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Successive approximation method                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Resolution               | 12 bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 12 bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Conversion time          | 1.0 µs per channel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1.4 μs per channel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                          | (when A/D conversion clock ADCLK<br>= 40 MHz)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | (when A/D conversion clock ADCLK<br>= 32 MHz)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| A/D conversion<br>clock  | Peripheral module clock PCLK and A/D<br>conversion clock ADCLK can be set so<br>that the frequency ratio should be one of<br>the following.<br>PCLK to ADCLK frequency ratio<br>= 1:1, 1:2, 2:1, 4:1, 8:1<br>ADCLK is set using the clock generation<br>circuit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Peripheral module clock PCLK and A/D<br>conversion clock ADCLK can be set so<br>that the frequency ratio should be one of<br>the following.<br>PCLK to ADCLK frequency ratio<br>= 1:1, 2:1, 4:1, 8:1<br>ADCLK is set using the clock generation<br>circuit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Data register            | <ul> <li>10 registers for analog input, one for<br/>A/D-converted data duplication in<br/>double trigger mode, and two for A/D-<br/>converted data duplication during<br/>extended operation in double trigger<br/>mode</li> <li>One register for internal reference</li> <li>One register for self-diagnosis</li> <li>The results of A/D conversion are<br/>stored in 12-bit A/D data registers.</li> <li>12-bit accuracy output for the results<br/>of A/D conversion</li> <li>The value obtained by adding up A/D-<br/>converted results is stored as a value<br/>in the number of bit for conversion<br/>accuracy + 2 bits/4 bits in the A/D data<br/>registers in A/D-converted value<br/>addition mode.</li> <li>Double trigger mode (selectable in<br/>single scan and group scan modes):<br/>The first piece of A/D-converted<br/>analog-input data on one selected<br/>channel is stored in the data register<br/>for the channel, and the second piece<br/>is stored in the duplication register.</li> </ul> | <ul> <li>8 registers for analog input, one for<br/>A/D-converted data duplication in<br/>double trigger mode, and two for A/D-<br/>converted data duplication during<br/>extended operation in double trigger<br/>mode</li> <li>One register for internal reference</li> <li>One register for self-diagnosis</li> <li>The results of A/D conversion are<br/>stored in 12-bit A/D data registers.</li> <li>12-bit accuracy output for the results<br/>of A/D conversion</li> <li>The value obtained by adding up A/D-<br/>converted results is stored as a value<br/>in the number of bit for conversion<br/>accuracy + 2 bits/4 bits in the A/D data<br/>registers in A/D-converted value<br/>addition mode.</li> <li>Double trigger mode (selectable in<br/>single scan and group scan modes):<br/>The first piece of A/D-converted<br/>analog-input data on one selected<br/>channel is stored in the data register<br/>for the channel, and the second piece<br/>is stored in the duplication register.</li> </ul> |

#### Table 2.39 Comparative Overview of 12-Bit A/D Converters



| Item            | RX23T (S12ADE)                                                                                                                                                                                                                                                | RX13T (S12ADF)                                                                                                                                                                                                                                                |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Data register   | <ul> <li>Extended operation in double trigger<br/>mode (available for specific triggers):<br/>A/D-converted analog input data on<br/>one selected channel is stored in the<br/>duplication register that is prepared for<br/>each type of trigger.</li> </ul> | <ul> <li>Extended operation in double trigger<br/>mode (available for specific triggers):<br/>A/D-converted analog input data on<br/>one selected channel is stored in the<br/>duplication register that is prepared for<br/>each type of trigger.</li> </ul> |
| Operating modes |                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                               |
|                 |                                                                                                                                                                                                                                                               | (highest) > group B > group C<br>(lowest).                                                                                                                                                                                                                    |



| Item                                      | RX23T (S12ADE)                                                                                                                                                                                                                                                                                                                                                                | RX13T (S12ADF)                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operating modes                           | <ul> <li>Restart (rescan) of A/D conversion<br/>on group B after completion of A/D<br/>conversion on group A can be<br/>enabled.</li> </ul>                                                                                                                                                                                                                                   | — Restart (rescan) of A/D conversion<br>on the lower-priority group after<br>completion of A/D conversion on<br>the higher-priority group can be<br>enabled. In addition, rescan can be<br>set to start from the first of the<br>selected channels or from the<br>channels on which A/D conversion<br>has not yet finished.                                                                     |
| Conditions for<br>A/D conversion<br>start | <ul> <li>Software trigger</li> <li>Synchronous trigger<br/>Trigger by the multi-function timer<br/>pulse unit (MTU) or 8-bit timer (TMR)</li> <li>Asynchronous trigger<br/>A/D conversion can be triggered by<br/>the external trigger ADTRG0# pin.</li> </ul>                                                                                                                | <ul> <li>Software trigger</li> <li>Synchronous trigger<br/>Trigger by the multi-function timer<br/>pulse unit (MTU)</li> <li>Asynchronous trigger<br/>A/D conversion can be triggered by<br/>the external trigger ADTRG0# pin.</li> </ul>                                                                                                                                                       |
| Functions                                 | <ul> <li>Channel-dedicated sample-and-hold function (three channels)</li> <li>Variable sampling state count</li> </ul>                                                                                                                                                                                                                                                        | <ul> <li>Channel-dedicated sample-and-hold<br/>function (three channels)</li> <li>Input signal amplification function<br/>using programmable gain amplifier<br/>(three channels)</li> <li>Variable sampling state count<br/>(independently settable for each</li> </ul>                                                                                                                         |
|                                           | <ul> <li>Self-diagnosis of 12-bit A/D converter</li> <li>Selectable A/D-converted value<br/>addition mode or average mode</li> <li>Analog input disconnection detection<br/>function (discharge function/precharge<br/>function)</li> <li>Double trigger mode (duplication of<br/>A/D conversion data)</li> <li>Automatic clear function of A/D data<br/>registers</li> </ul> | <ul> <li>channel)</li> <li>Self-diagnosis of 12-bit A/D converter</li> <li>Selectable A/D-converted value<br/>addition mode or average mode</li> <li>Analog input disconnection detection<br/>function (discharge function/precharge<br/>function)</li> <li>Double trigger mode (duplication of<br/>A/D conversion data)</li> <li>Automatic clear function of A/D data<br/>registers</li> </ul> |



| ltem                                 | RX23T (S12ADE)                                                                                                                                                                                                                                                                                                                                                                                                         | RX13T (S12ADF)                                                                                                                                                                                                                                                                                                                                                                                                         |
|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Interrupt sources                    | <ul> <li>In the modes except double trigger mode and group scan mode, A/D scan end interrupt request (S12ADI) can be generated on completion of single scan.</li> <li>In double trigger mode, A/D scan end interrupt request (S12ADI) can be generated on completion of double scan.</li> <li>In group scan mode, an A/D scan end interrupt request (S12ADI) can be generated on completion of double scan.</li> </ul> | <ul> <li>In the modes except double trigger mode and group scan mode, A/D scan end interrupt request (S12ADI) can be generated on completion of single scan.</li> <li>In double trigger mode, A/D scan end interrupt request (S12ADI) can be generated on completion of double scan.</li> <li>In group scan mode, an A/D scan end interrupt request (S12ADI) can be generated on completion of double scan.</li> </ul> |
|                                      | scan, whereas an A/D scan end<br>interrupt request (GBADI) for group B<br>can be generated on completion of<br>group B scan.                                                                                                                                                                                                                                                                                           | scan, whereas an A/D scan end<br>interrupt request (GBADI) for group B<br>can be generated on completion of<br>group B scan. A dedicated group C<br>scan end interrupt request (GCADI)<br>can be generated on completion of<br>group C scan.                                                                                                                                                                           |
|                                      | <ul> <li>When double trigger mode is selected<br/>in group scan mode, A/D scan end<br/>interrupt request (S12ADI) can be<br/>generated on completion of double<br/>scan of group A, whereas A/D scan<br/>end interrupt request (GBADI)<br/>specially for group B can be generated<br/>on completion of group B scan.</li> <li>The S12ADI and GBADI interrupts can</li> </ul>                                           | <ul> <li>When double trigger mode is selected<br/>in group scan mode, A/D scan end<br/>interrupt request (S12ADI) can be<br/>generated on completion of double<br/>scan of group A. A dedicated group B<br/>or dedicated group C scan end<br/>interrupt request (GBADI or GCADI)<br/>can be generated on completion of<br/>group B or group C scan, respectively.</li> <li>The S12ADI GBADI and GCADI</li> </ul>       |
|                                      | • The S12ADI and GBADI interrupts can activate the data transfer controller (DTC).                                                                                                                                                                                                                                                                                                                                     | • The S12ADI, GBADI, and GCADI<br>interrupts can activate the data<br>transfer controller (DTC).                                                                                                                                                                                                                                                                                                                       |
| Low power<br>consumption<br>function | Ability to specify module stop state                                                                                                                                                                                                                                                                                                                                                                                   | Ability to specify module stop state                                                                                                                                                                                                                                                                                                                                                                                   |



| Register   | Bit       | RX23T (S12ADE)                                                      | RX13T (S12ADF)                                          |
|------------|-----------|---------------------------------------------------------------------|---------------------------------------------------------|
| ADDRy      | —         | A/D data register y                                                 | A/D data register y                                     |
|            |           | (y = 0 to 7, 16, 17)                                                | (y = 0 to 7)                                            |
| ADCSR      | ADST      | A/D conversion start bit                                            | A/D conversion start bit*1                              |
| ADANSA1    | —         | A/D channel select register A1                                      | —                                                       |
| ADANSB1    |           | A/D channel select register B1                                      | —                                                       |
| ADANSC0    |           | —                                                                   | A/D channel select register C0                          |
| ADADS1     | —         | A/D-converted value addition/<br>average channel select register 1  | _                                                       |
| ADSTRGR    | TRSB[5:0] | A/D conversion start trigger select for group B bits                | A/D conversion start trigger select<br>for group B bits |
|            |           | Refer to Table 2.41 for details.                                    | Refer to Table 2.41 for details.                        |
|            | TRSA[5:0] | A/D conversion start trigger select bits* <sup>2</sup>              | A/D conversion start trigger select bits* <sup>2</sup>  |
|            |           | Refer to Table 2.41 for details.                                    | Refer to Table 2.41 for details.                        |
| ADGCTRGR   |           |                                                                     | A/D group C trigger select register                     |
| ADSSTRn    | —         | A/D sampling state register n<br>(n = 0 to 7, L, O)                 | A/D sampling state register n<br>(n = 0 to 7, O)        |
| ADGSPCR    | LGRRS     | —                                                                   | Restart channel select bit                              |
| ADHVREFCNT | —         | A/D high-potential/low-potential reference voltage control register | —                                                       |
| ADPGACR    | —         |                                                                     | A/D programmable gain amplifier control register        |
| ADPGAGS0   | —         | —                                                                   | A/D programmable gain amplifier gain setting register 0 |

## Table 2.40 Comparison of 12-Bit A/D Converter Registers

Notes: 1. The ADST bit retains a value of 1 when group priority operation mode is enabled (bits ADCSR.ADCS[1:0] = 01b and bit ADGSPCR.PGS = 1) and the single scan continuous function is used (bit ADGSPCR.GBRP = 1).

2. On the RX23T Group it is not possible to use an asynchronous trigger as the A/D conversion start trigger for group A in group scan mode, but on the RX13T Group an asynchronous trigger may be used in such cases.



| Bit       | RX23T (S12ADE)                                | RX13T (S12ADF)                                |
|-----------|-----------------------------------------------|-----------------------------------------------|
| TRSB[5:0] | Group B A/D conversion start trigger select   | Group B A/D conversion start trigger select   |
|           | bits                                          | bits                                          |
|           |                                               |                                               |
|           | b5 b0                                         | b5 b0                                         |
|           | 1 1 1 1 1 1: No trigger source selected state | 1 1 1 1 1 1: No trigger source selected state |
|           | 0 0 0 0 0 1: TRGA0N                           | 0 0 0 0 0 1: TRGA0N                           |
|           | 0 0 0 0 1 0: TRGA1N                           | 0 0 0 0 1 0: TRGA1N                           |
|           | 0 0 0 0 1 1: TRGA2N                           | 0 0 0 0 1 1: TRGA2N                           |
|           | 0 0 0 1 0 0: TRGA3N                           | 0 0 0 1 0 0: TRGA3N                           |
|           | 0 0 0 1 0 1: TRGA4N                           | 0 0 0 1 0 1: TRGA4N                           |
|           | 0 0 1 0 0 0: TRG0N                            | 0 0 1 0 0 0: TRG0N                            |
|           | 0 0 1 0 0 1: TRG4AN                           | 0 0 1 0 0 1: TRG4AN                           |
|           | 0 0 1 0 1 0: TRG4BN                           | 0 0 1 0 1 0: TRG4BN                           |
|           | 0 0 1 0 1 1: TRG4AN or TRG4BN                 | 0 0 1 0 1 1: TRG4AN or TRG4BN                 |
|           | 0 0 1 1 0 0: TRG4ABN                          | 0 0 1 1 0 0: TRG4ABN                          |
|           | 0 1 1 1 0 1: TMTRG0AN_0                       |                                               |
|           | 0 1 1 1 1 0: TMTRG0AN_1                       |                                               |
| TRSA[5:0] | A/D conversion start trigger select bits      | A/D conversion start trigger select bits      |
|           |                                               |                                               |
|           | b13 b8                                        | b13 b8                                        |
|           | 1 1 1 1 1 1: No trigger source selected state | 1 1 1 1 1 1: No trigger source selected state |
|           | 0 0 0 0 0 0: ADTRG0#                          | 0 0 0 0 0 0: ADTRG0#                          |
|           | 0 0 0 0 0 1: TRGA0N                           | 0 0 0 0 0 1: TRGA0N                           |
|           | 0 0 0 0 1 0: TRGA1N                           | 0 0 0 0 1 0: TRGA1N                           |
|           | 0 0 0 0 1 1: TRGA2N                           | 0 0 0 0 1 1: TRGA2N                           |
|           | 0 0 0 1 0 0: TRGA3N                           | 0 0 0 1 0 0: TRGA3N                           |
|           | 0 0 0 1 0 1: TRGA4N                           | 0 0 0 1 0 1: TRGA4N                           |
|           | 0 0 1 0 0 0: TRG0N                            | 0 0 1 0 0 0: TRG0N                            |
|           | 0 0 1 0 0 1: TRG4AN                           | 0 0 1 0 0 1: TRG4AN                           |
|           | 0 0 1 0 1 0: TRG4BN                           | 0 0 1 0 1 0: TRG4BN                           |
|           | 0 0 1 0 1 1: TRG4AN or TRG4BN                 | 0 0 1 0 1 1: TRG4AN or TRG4BN                 |
|           | 0 0 1 1 0 0: TRG4ABN                          | 0 0 1 1 0 0: TRG4ABN                          |
|           | 0 1 1 1 0 1: TMTRG0AN_0                       |                                               |
|           | 0 1 1 1 1 0: TMTRG0AN_1                       |                                               |

#### Table 2.41 Comparison of A/D Conversion Start Triggers Set in ADSTRGR Register



## 2.19 Comparator C

Table 2.42 is a comparative overview of the comparator C modules, and Table 2.43 is a comparison of comparator C registers.

| Item                                 | RX23T (CMPC)                                                                                                                                                                                                                                                                      | RX13T (CMPC)                                                                                                                                                                                                                                                                      |
|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number of                            | 3 channels                                                                                                                                                                                                                                                                        | 3 channels                                                                                                                                                                                                                                                                        |
| channels                             | (comparator C0 to comparator C2)                                                                                                                                                                                                                                                  | (comparator C0 to comparator C2)                                                                                                                                                                                                                                                  |
| Analog input<br>voltage              | <ul> <li>Input voltage to CMPCnm pin<br/>(n = channel number; m = 0 to 2)</li> <li>Internal reference voltage</li> </ul>                                                                                                                                                          | <ul> <li>Input voltage to CMPCnm pin<br/>(n = channel number; m = 0 to 3)</li> </ul>                                                                                                                                                                                              |
| Reference input voltage              | Input voltage to CVREFC0 or CVREFC1<br>pin or on-chip D/A converter output<br>voltage                                                                                                                                                                                             | Input voltage to CVREFC0 pin or on-chip<br>D/A converter 0 output voltage                                                                                                                                                                                                         |
| Comparison result                    | The comparison result can be output externally.                                                                                                                                                                                                                                   | The comparison result can be output externally.                                                                                                                                                                                                                                   |
| Digital filter<br>function           | <ul> <li>One of three sampling periods can be selected.</li> <li>The filter function can also be disabled.</li> <li>A noise-filtered signal can be used to generate interrupt request output and POE source output, and comparison results can be read from registers.</li> </ul> | <ul> <li>One of three sampling periods can be selected.</li> <li>The filter function can also be disabled.</li> <li>A noise-filtered signal can be used to generate interrupt request output and POE source output, and comparison results can be read from registers.</li> </ul> |
| Interrupt request                    | <ul> <li>An interrupt request is generated upon<br/>detection of a valid edge of the<br/>comparison result.</li> <li>The rising edge, falling edge, or both<br/>edges of the comparison result can be<br/>selected.</li> </ul>                                                    | <ul> <li>An interrupt request is generated upon<br/>detection of a valid edge of the<br/>comparison result.</li> <li>The rising edge, falling edge, or both<br/>edges of the comparison result can be<br/>selected as valid edges.</li> </ul>                                     |
| Low power<br>consumption<br>function | Ability to transition to module stop state                                                                                                                                                                                                                                        | Ability to transition to module stop state                                                                                                                                                                                                                                        |

## Table 2.42 Comparative Overview of Comparator C Modules



| Register | Bit    | RX23T (CMPC)                                  | RX13T (CMPC)                                  |
|----------|--------|-----------------------------------------------|-----------------------------------------------|
| CMPSEL0  | CMPSEL | Comparator input select bits                  | Comparator input select bits                  |
|          | [3:0]  | Comparator C0                                 | Comparator C0                                 |
|          |        | b3 b0                                         | b3 b0                                         |
|          |        | 0 0 0 0: No input                             | 0 0 0 0: No input                             |
|          |        | 0 0 0 1: CMPC00 selected                      | 0 0 0 1: CMPC00 selected                      |
|          |        | 0 0 1 0: CMPC01 selected                      | 0 0 1 0: CMPC01 selected                      |
|          |        | 0 1 0 0: CMPC02 selected                      | 0 1 0 0: CMPC02 selected                      |
|          |        | 1 0 0 0: Internal reference voltage selected  | 1 0 0 0: CMPC03 selected                      |
|          |        | Settings other than the above are prohibited. | Settings other than the above are prohibited. |
|          |        | Comparator C1                                 | Comparator C1                                 |
|          |        | b3 b0                                         | b3 b0                                         |
|          |        | 0 0 0 0: No input                             | 0 0 0 0: No input                             |
|          |        | 0 0 0 1: CMPC10 selected                      | 0 0 0 1: CMPC10 selected                      |
|          |        | 0 0 1 0: CMPC11 selected                      | 0 0 1 0: CMPC11 selected                      |
|          |        | 0 1 0 0: CMPC12 selected                      | 0 1 0 0: CMPC12 selected                      |
|          |        | 1 0 0 0: Internal reference voltage selected  | 1 0 0 0: CMPC13 selected                      |
|          |        | Settings other than the above are prohibited. | Settings other than the above are prohibited. |
|          |        | Comparator C2                                 | Comparator C2                                 |
|          |        | b3 b0                                         | b3 b0                                         |
|          |        | 0 0 0 0: No input                             | 0 0 0 0: No input                             |
|          |        | 0 0 0 1: CMPC20 selected                      | 0 0 0 1: CMPC20 selected                      |
|          |        | 0 0 1 0: CMPC21 selected                      | 0 0 1 0: CMPC21 selected                      |
|          |        | 0 1 0 0: CMPC22 selected                      | 0 1 0 0: CMPC22 selected                      |
|          |        | 1 0 0 0: Internal reference voltage selected  |                                               |
|          |        | Settings other than the above are prohibited. | Settings other than the above are prohibited. |

#### Table 2.43 Comparison of Comparator C Registers



| Register     | Bit           | RX23T (CMPC)                                                                                                                                                                                                                                                                                             | RX13T (CMPC)                                                                                                                                                                |
|--------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CMPSEL1      | CVRS<br>[1:0] | <ul> <li>Reference input voltage select bits</li> <li>Comparator C0 and comparator C1</li> <li>b1 b0</li> <li>0 0: No input</li> <li>0 1: Input to CVREFC1 pin</li> </ul>                                                                                                                                | Reference input voltage select bits<br>b1 b0<br>0 0: No input<br>0 1: Input to CVREFC0 pin                                                                                  |
|              |               | selected as reference input<br>voltage<br>1 0: On-chip D/A converter output<br>selected as reference input<br>voltage<br>Settings other than the above are<br>prohibited.                                                                                                                                | selected as reference input<br>voltage<br>1 0: On-chip D/A converter 0<br>output selected as reference<br>input voltage<br>Settings other than the above are<br>prohibited. |
|              |               | <ul> <li>Comparator C2</li> <li>b1 b0</li> <li>0 0: No input</li> <li>0 1: Input to CVREFC0 pin<br/>selected as reference input<br/>voltage</li> <li>1 0: On-chip D/A converter output<br/>selected as reference input<br/>voltage</li> <li>Settings other than the above are<br/>prohibited.</li> </ul> |                                                                                                                                                                             |
| CMPC0.CMPIOC | VREFEN        | Internal reference voltage on/off control bit                                                                                                                                                                                                                                                            |                                                                                                                                                                             |



## 2.20 RAM

Table 2.44 is a comparative overview of RAM.

| Table 2.44 | Comparative Ov | verview of RAM |
|------------|----------------|----------------|
|------------|----------------|----------------|

| Item                           | RX23T                                                                                                                                      | RX13T                                                                                                                                      |
|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| RAM capacity                   | 12 KB (RAM0: 12 KB)                                                                                                                        | 12 KB                                                                                                                                      |
| RAM address                    | RAM0: 0000 0000h to 0000 27FFh,<br>0000 4000h to 0000 4A7Fh                                                                                | RAM0: 0000 0000h to 0000 2FFFh                                                                                                             |
| Access                         | <ul> <li>Single-cycle access is possible for<br/>both reading and writing.</li> <li>On-chip RAM can be enabled or<br/>disabled.</li> </ul> | <ul> <li>Single-cycle access is possible for<br/>both reading and writing.</li> <li>On-chip RAM can be enabled or<br/>disabled.</li> </ul> |
| Low power consumption function | Ability to set module stop state for RAM0                                                                                                  | Ability to set module stop state for RAM0                                                                                                  |



## 2.21 Flash Memory

Table 2.45 is a comparative overview of flash memory, and Table 2.46 is a comparison of flash memory registers.

| Table 2.45 | Comparative Overview of Flash Memory |
|------------|--------------------------------------|
|------------|--------------------------------------|

| Item                    | RX23T                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | RX13T (FLASH)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Memory capacity         | <ul> <li>User area: Up to 128 KB</li> <li>Extra area:<br/>Stores the start-up area information,<br/>access window information, and<br/>unique ID</li> </ul>                                                                                                                                                                                                                                                                                                                                                                | <ul> <li>User area: Up to 128 KB</li> <li>Data area: 4 KB</li> <li>Extra area:<br/>Stores the start-up area information,<br/>access window information, and<br/>unique ID</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                    |  |
| Addresses               | <ul> <li>Products with capacity of 128 KB<br/>FFFE 0000h to FFFF FFFFh</li> <li>Products with capacity of 64 KB<br/>FFFF 0000h to FFFF FFFFh</li> </ul>                                                                                                                                                                                                                                                                                                                                                                    | <ul> <li>Products with capacity of 128 KB<br/>FFFE 0000h to FFFF FFFFh</li> <li>Products with capacity of 64 KB<br/>FFFF 0000h to FFFF FFFFh</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| Software<br>commands    | <ul> <li>The following software commands are implemented:<br/>Program, blank check, block erase, and all-block erase</li> <li>The following commands are implemented for programming the extra area:<br/>Start-up area information program and access window information program</li> </ul>                                                                                                                                                                                                                                | <ul> <li>The following software commands are implemented:<br/>Program, blank check, block erase, and unique ID read</li> <li>The following commands are implemented for programming the extra area:<br/>Start-up area information program and access window information program</li> </ul>                                                                                                                                                                                                                                                                              |  |
| Value after<br>erasure  | ROM: FFh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | <ul> <li>ROM: FFh</li> <li>E2 DataFlash: FFh</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| Interrupt               | An interrupt (FRDYI) is generated upon<br>completion of software command<br>processing or forced stop processing.                                                                                                                                                                                                                                                                                                                                                                                                          | An interrupt (FRDYI) is generated upon<br>completion of software command<br>processing or forced stop processing.                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| On-board<br>programming | <ul> <li>Boot mode (SCI interface)         <ul> <li>Channel 1 of the serial communications interface (SCI1) is used for asynchronous communication.</li> <li>The user area can be programmed.</li> </ul> </li> <li>Boot mode (FINE interface)         <ul> <li>The FINE interface is used.</li> <li>The user area can be programmed.</li> </ul> </li> <li>Self-programming (single-chip mode)         <ul> <li>The user area can be programmed using a flash programming routine in a user program.</li> </ul> </li> </ul> | <ul> <li>Boot mode (SCI interface) <ul> <li>Channel 1 of the serial</li> <li>communications interface (SCI1) is</li> <li>used for asynchronous</li> <li>communication.</li> </ul> </li> <li>The user area and data area can be programmed.</li> <li>Boot mode (FINE interface) <ul> <li>The SINE interface is used.</li> <li>The user area and data area can be programmed.</li> </ul> </li> <li>Self-programming (single-chip mode) <ul> <li>The user area and data area can be programmed using a flash programming routine in a user program.</li> </ul> </li> </ul> |  |
| Off-board programming   | The user area can be programmed using<br>a flash programmer compatible with the<br>MCU.                                                                                                                                                                                                                                                                                                                                                                                                                                    | The user area and data area can be<br>programmed using a flash programmer<br>compatible with the MCU.                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |



| Item                                       | RX23T                                                                                                                                                                                                           | RX13T (FLASH)                                                                                                                                                                                                   |
|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ID codes<br>protection                     | <ul> <li>Connection with a serial programmer<br/>can be controlled using ID codes in<br/>boot mode.</li> <li>Connection with an on-chip debugging<br/>emulator can be controlled using ID<br/>codes.</li> </ul> | <ul> <li>Connection with a serial programmer<br/>can be controlled using ID codes in<br/>boot mode.</li> <li>Connection with an on-chip debugging<br/>emulator can be controlled using ID<br/>codes.</li> </ul> |
| Start-up program<br>protection<br>function | This function is used to safely program blocks 0 to 7.                                                                                                                                                          | This function is used to safely program blocks 0 to 15.                                                                                                                                                         |
| Area protection                            | During self-programming, this function<br>enables programming only of specified<br>blocks in the user area and disables<br>programming of the other blocks.                                                     | During self-programming, this function<br>enables programming only of specified<br>blocks in the user area and disables<br>programming of the other blocks.                                                     |
| Background<br>operation (BGO)<br>function  |                                                                                                                                                                                                                 | Programs in the ROM can run while the E2 DataFlash is being programmed.                                                                                                                                         |

## Table 2.46 Comparison of Flash Memory Registers

| Register | Bit      | RX23T                                         | RX13T                                         |
|----------|----------|-----------------------------------------------|-----------------------------------------------|
| DFLCTL   | —        | —                                             | E2 DataFlash control register                 |
| FENTRYR  | FENTRYD  | —                                             | E2 DataFlash P/E mode entry bit               |
| FPMCR    | FMS0     | Flash operating mode select bit 0             | Flash operating mode select bit 0             |
|          |          | FMS2 FMS1 FMS0                                | FMS2 FMS1 FMS0                                |
|          |          | 0 0 0: ROM read mode                          | 0 0 0: ROM/E2 DataFlash read<br>mode          |
|          |          |                                               | 0 1 0: E2 DataFlash P/E mode                  |
|          |          | 0 1 1: Discharge mode 1                       | 0 1 1: Discharge mode 1                       |
|          |          | 1 0 1: ROM P/E mode                           | 1 0 1: ROM P/E mode                           |
|          |          | 1 1 1: Discharge mode 2                       | 1 1 1: Discharge mode 2                       |
|          |          | Settings other than the above are prohibited. | Settings other than the above are prohibited. |
| FASR     | EXS      | Extra area select bit                         | Extra area select bit                         |
|          |          | 0: User area                                  | 0: User area, data area                       |
|          |          | 1: Extra area                                 | 1: Extra area                                 |
| FCR      | CMD[3:0] | Software command setting bits                 | Software command setting bits                 |
|          |          | b3 b0                                         | b3 b0                                         |
|          |          | 0 0 0 1: Program                              | 0 0 0 1: Program                              |
|          |          | 0 0 1 1: Blank check                          | 0 0 1 1: Blank check                          |
|          |          | 0 1 0 0: Block erase                          | 0 1 0 0: Block erase                          |
|          |          |                                               | 0 1 0 1: Unique ID read                       |
|          |          | 0 1 1 0: All-block erase                      |                                               |
|          |          | Settings other than the above are prohibited. | Settings other than the above are prohibited. |
|          | DRC      |                                               | Data read complete bit                        |



| Register   | Bit      | RX23T                                                                                                                                                                                                                                                                                                                                                                     | RX13T                                                                                                                                                                                                                                                                                                      |
|------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FSARH      | İ—       | Flash processing start address                                                                                                                                                                                                                                                                                                                                            | Flash processing start address                                                                                                                                                                                                                                                                             |
|            |          | register H                                                                                                                                                                                                                                                                                                                                                                | register H                                                                                                                                                                                                                                                                                                 |
|            |          | FSARH is a 16-bit register. The<br>flash memory address for<br>programming or erasure is set in                                                                                                                                                                                                                                                                           | FSARH is an 8-bit register. The flash memory address for programming or erasure is set in                                                                                                                                                                                                                  |
|            |          | bits b31 to b25 and b20 to b16 in this register.                                                                                                                                                                                                                                                                                                                          | bits b19 to b16 in this register.                                                                                                                                                                                                                                                                          |
| FSARL      | _        | Flash processing start address<br>register L                                                                                                                                                                                                                                                                                                                              | Flash processing start address<br>register L                                                                                                                                                                                                                                                               |
|            |          | The flash memory address for<br>programming or erasure is set in<br>bits b15 to b0 in this register.<br>When the target is the ROM, set<br>bits b2 to b0 to 000b.                                                                                                                                                                                                         | The flash memory address for<br>programming or erasure is set in<br>bits b15 to b0 in this register.<br>When the target is the ROM, set<br>bits b1 to b0 to 00b.                                                                                                                                           |
| FEARH      |          | Flash processing end address register H                                                                                                                                                                                                                                                                                                                                   | Flash processing end address register H                                                                                                                                                                                                                                                                    |
|            |          | FEARH is a 16-bit register. The<br>flash memory address for<br>programming or erasure is set in<br>bits b31 to b25 and b20 to b16 in<br>this register.                                                                                                                                                                                                                    | FEARH is an 8-bit register. The<br>flash memory address for<br>programming or erasure is set in<br>bits b19 to b16 in this register.                                                                                                                                                                       |
| FEARL      |          | Flash processing end address register L                                                                                                                                                                                                                                                                                                                                   | Flash processing end address register L                                                                                                                                                                                                                                                                    |
|            |          | The flash memory address for<br>programming or erasure is set in<br>bits b15 to b0 in this register.<br>When the target is the ROM, set                                                                                                                                                                                                                                   | The flash memory address for<br>programming or erasure is set in<br>bits b15 to b0 in this register.<br>When the target is the ROM, set                                                                                                                                                                    |
|            |          | bits b2 to b0 to 000b.                                                                                                                                                                                                                                                                                                                                                    | bits b1 to b0 to 00b.                                                                                                                                                                                                                                                                                      |
| FWBn       |          | Flash write buffer n register                                                                                                                                                                                                                                                                                                                                             | Flash write buffer registers H and L                                                                                                                                                                                                                                                                       |
| (RX23T)    |          | (n = 0 to 3)                                                                                                                                                                                                                                                                                                                                                              | _                                                                                                                                                                                                                                                                                                          |
| FWBH, FWBL |          |                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                            |
| (RX13T)    |          |                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                            |
| FRBH       | <u> </u> | —                                                                                                                                                                                                                                                                                                                                                                         | Flash read buffer register H                                                                                                                                                                                                                                                                               |
| FRBL       | —        | —                                                                                                                                                                                                                                                                                                                                                                         | Flash read buffer register L                                                                                                                                                                                                                                                                               |
| FSTATR1    | DRRDY    | —                                                                                                                                                                                                                                                                                                                                                                         | Data read ready flag                                                                                                                                                                                                                                                                                       |
| FEAMH      | _        | Flash error address monitor<br>register H                                                                                                                                                                                                                                                                                                                                 | Flash error address monitor<br>register H                                                                                                                                                                                                                                                                  |
|            |          | FEAMH is a 16-bit register. This<br>register stores bits b31 to b25 and<br>b20 to b16 of the address where<br>an error has occurred for the<br>program command or blank check<br>command, or it stores bits b31 to<br>b25 and b20 to b16 of the start<br>address of the area where an error<br>has occurred for the block erase<br>command or all-block erase<br>command. | FEAMH is an 8-bit register. This<br>register stores bits b19 to b16 of<br>the address where an error has<br>occurred for the program command<br>or blank check command, or it<br>stores bits b19 to b16 of the start<br>address of the area where an error<br>has occurred for the block erase<br>command. |



| Register | Bit | RX23T                                                                                                                                                                                                                       | RX13T                                                                                                                                                                                                                     |
|----------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FSCMR    | —   | Flash start-up setting monitor<br>register                                                                                                                                                                                  | Flash start-up setting monitor<br>register                                                                                                                                                                                |
|          |     | The value after a reset differs.                                                                                                                                                                                            |                                                                                                                                                                                                                           |
| FAWSMR   |     | Flash access window start address monitor register                                                                                                                                                                          | Flash access window start address monitor register                                                                                                                                                                        |
|          |     | In a blank product the value after a reset of bits b11 to b0 is 1. After the access window information program command is executed these bits are set to the same value as that set in bits b11 to b0 in the FWB0 register. | In a blank product the value after a reset of bits b9 to b0 is 1. After the access window information program command is executed these bits are set to the same value as that set in bits b9 to b0 in the FWBL register. |
| FAWEMR — |     | Flash access window end address monitor register                                                                                                                                                                            | Flash access window end address monitor register                                                                                                                                                                          |
|          |     | In a blank product the value after a reset of bits b11 to b0 is 1. After the access window information program command is executed these bits are set to the same value as that set in bits b11 to b0 in the FWB1 register. | In a blank product the value after a reset of bits b9 to b0 is 1. After the access window information program command is executed these bits are set to the same value as that set in bits b9 to b0 in the FWBH register. |
| UIDRn    | —   | Unique ID register n (n = 0 to 3)                                                                                                                                                                                           | Unique ID register n (n = 0 to $31$ )                                                                                                                                                                                     |
|          |     | UIDRn is a 32-bit register.                                                                                                                                                                                                 | UIDRn is an <mark>8</mark> -bit register.                                                                                                                                                                                 |



## 2.22 Packages

As indicated in Table 2.47, there are discrepancies in the package drawing codes and availability of some package types, and this should be borne in mind at the board design stage.

#### Table 2.47 Packages

|              | Renesas Code | Renesas Code |  |
|--------------|--------------|--------------|--|
| Package Type | RX23T        | RX13T        |  |
| 64-pin LFQFP | 0            | ×            |  |
| 52-pin LQFP  | 0            | X            |  |
| 48-pin HWQFN | ×            | 0            |  |
| 32-pin LQFP  | ×            | 0            |  |
| 32-pin HWQFN | X            | 0            |  |

○: Package available (Renesas code omitted); X: Package not available



### 3. Comparison of Pin Functions

This section presents a comparative description of pin functions as well as a comparison of the pins for the power supply, clocks, and system control. Items that exist only on one group are indicated by blue text. Items that exists on both groups with different specifications are indicated by red text. Black text indicates there is no differences in the item's specifications between groups.

## 3.1 48-Pin Package

Table 3.1 is a comparative listing of the pin functions of 48-pin package products.

| 48-Pin | RX23T (48-Pin LFQFP)                           | RX13T (48-Pin LFQFP)                                              |  |
|--------|------------------------------------------------|-------------------------------------------------------------------|--|
| 1      | VCL                                            | VCL                                                               |  |
| 2      | MD/FINED                                       | MD/FINED                                                          |  |
| 3      | RES#                                           | RES#                                                              |  |
| 4      | XTAL/P37                                       | XTAL/P37                                                          |  |
| 5      | VSS                                            | VSS                                                               |  |
| 6      | EXTAL/P36                                      | EXTAL/P36                                                         |  |
| 7      | VCC                                            | VCC                                                               |  |
| 8      | PE2/POE10#/NMI                                 | PE2/POE10#/NMI/IRQ0                                               |  |
| 9      | PD6/TMO1/SSLA0/CTS1#/RTS1#/SS1#/<br>ADST0/IRQ5 | PD6/MTIOC0D/CTS1#/RTS1#/SS1#/IRQ5/<br>ADST0                       |  |
| 10     | PD5/TMRI0/RXD1/SMISO1/SSCL1/IRQ3               | PD5/MTIOC0C/RXD1/SMISO1/SSCL1/IRQ3                                |  |
| 11     | PD4/TMCI0/SCK1/IRQ2                            | PD4/MTIOC0B/SCK1/IRQ2                                             |  |
| 12     | PD3/TMO0/TXD1/SMOSI1/SSDA1                     | PD3/MTIOC0A/TXD1/SMOSI1/SSDA1                                     |  |
| 13     | PB6/RXD5/SMISO5/SSCL5/IRQ5                     | PB7/MTIOC3C/MTCLKD/RXD1/SMISO1/<br>SSCL1/RXD5/SMISO5/SSCL5/IRQ5   |  |
| 14     | PB5/TXD5/SMOSI5/SSDA5                          | PB6/MTIOC1B/MTIOC3A/TXD1/SMOSI1/<br>SSDA1/TXD5/SMOSI5/SSDA5       |  |
| 15     | VCC                                            | PB5/ADTRG0#                                                       |  |
| 16     | PB4/POE8#/IRQ3                                 | PB4/POE8#/IRQ3                                                    |  |
| 17     | PB3/MTIOC0A/CACREF/SCK5/RSPCKA                 | PB3/MTIOC0A/CACREF/SCK5/SCK12                                     |  |
| 18     | PB2/MTIOC0B/ADSM0/TXD5/SMOSI5/                 | PB2/MTIOC0B/MTCLKC/ADSM0/TXD5/                                    |  |
|        | SSDA5/SDA0                                     | SMOSI5/SSDA5/SDA0                                                 |  |
| 19     | PB1/MTIOC0C/RXD5/SMISO5/SSCL5/SCL0/<br>IRQ2    | PB1/MTIOC0C/MTIC5W/MTCLKA/RXD5/<br>SMISO5/SSCL5/SCL0/IRQ2         |  |
| 20     | PB0/MTIOC0D/MOSIA                              | PB0/MTIOC0D/MTIOC2A/MTCLKB/TXD12/<br>TXDX12/SIOX12/SMOSI12/SSDA12 |  |
| 21     | PA3/MTIOC2A/SSLA0                              | PA3/MTIOC1B/MTIOC2A/CTS12#/RTS12#/<br>SS12#                       |  |
| 22     | PA2/MTIOC2B/CTS5#/RTS5#/SS5#/SSLA1/<br>IRQ4    | PA2/MTIOC1A/MTIOC2B/CTS5#/RTS5#/<br>SS5#/IRQ4                     |  |
| 23     | P94/MTIOC0C/TMO1/MISOA/IRQ1                    | P94/MTIOC2B/MTIC5U/MTCLKA/RXD12/<br>RXDX12/SMISO12/SSCL12/IRQ1    |  |
| 24     | P93/MTIOC0B/TMRI1/SCK5/RSPCKA/IRQ0             | P93/MTIOC1A/MTIC5V/SCK5/SCK12/IRQ0/<br>ADTRG0#                    |  |
| 25     | P76/MTIOC4D                                    | P76/MTIOC4D                                                       |  |
| 26     | P75/MTIOC4C                                    | P75/MTIOC4C                                                       |  |
| 27     | P74/MTIOC3D                                    | P74/MTIOC3D                                                       |  |
| 28     | P73/MTIOC4B                                    | P73/MTIOC4B                                                       |  |
| 29     | P72/MTIOC4A P72/MTIOC4A                        |                                                                   |  |
| 30     | P71/MTIOC3B P71/MTIOC3B                        |                                                                   |  |

 Table 3.1
 Comparative Listing of 48-Pin Package Pin Functions



| 48-Pin | RX23T (48-Pin LFQFP)                           | RX13T (48-Pin LFQFP)                               |
|--------|------------------------------------------------|----------------------------------------------------|
| 31     | P70/POE0#/IRQ5                                 | P70/POE0#/IRQ5                                     |
| 32     | VCC                                            | VCC                                                |
| 33     | VSS                                            | VSS                                                |
| 34     | P24/MTIC5U/TMCI2/RSPCKA/COMP0/IRQ3             | P24/MTIC5U/RXD5/SMISO5/SSCL5/IRQ3/<br>COMP0        |
| 35     | P23/MTIC5V/CACREF/TMO2/MOSIA/<br>COMP1/IRQ4    | P23/MTIC5V/CACREF/TXD5/SMOSI5/<br>SSDA5/IRQ4/COMP1 |
| 36     | P22/MTIC5W/TMRI2/MISOA/COMP2/IRQ2              | P22/MTIC5W/IRQ2/COMP2                              |
| 37     | P47/AN007/CMPC12/CMPC22                        | P47/AN007/CMPC13                                   |
| 38     | P46/AN006/CMPC02                               | P46/AN006/CMPC03                                   |
| 39     | P45/AN005/CMPC21                               | P45/AN005/CMPC22                                   |
| 40     | P44/AN004/CMPC11                               | P44/AN004/CMPC12                                   |
| 41     | P43/AN003/CMPC01                               | P43/AN003/CMPC02                                   |
| 42     | P42/AN002/CMPC20                               | P42/AN002/CMPC20                                   |
| 43     | P41/AN001/CMPC10                               | P41/AN001/CMPC10                                   |
| 44     | P40/AN000/CMPC00                               | P40/AN000/CMPC00                                   |
| 45     | AVCC0                                          | AVCC0                                              |
| 46     | AVSS0                                          | AVSS0                                              |
| 47     | P11/MTIOC3A/MTCLKC/TMO3/IRQ1/AN016/<br>CVREFC0 | P11/MTIOC3A/MTCLKA/POE8#/IRQ1/<br>CVREFC0          |
| 48     | P10/MTCLKD/TMRI3/IRQ0/AN017/CVREFC1            | P10/MTCLKB/IRQ0                                    |



#### 4. Important Information when Migrating Between MCUs

This section presents important information on differences between the RX13T Group and the RX23T Group. 4.1, Notes on Pin Design, presents information regarding the hardware, and 4.2, Notes on Functional Design, presents information regarding the software.

## 4.1 Notes on Pin Design

#### 4.1.1 Inserting Decoupling Capacitor between AVCC and AVSS Pins

To prevent destruction of the RX13T Group's analog input pins (AN000 to AN007) by abnormal voltage such as an excessive surge, insert capacitors between AVCC0 and AVSS0, and connect a protective circuit to protect the analog input pins (AN000 to AN007).

For details, refer to "Notes on Noise Prevention" in the 12-Bit A/D Converter section of RX13T Group User's Manual: Hardware, listed in 5, Reference Documents.

### 4.2 Notes on Functional Design

Some software that runs on the RX23T Group is compatible with the RX13T Group. Nevertheless, appropriate caution must be exercised due to differences in aspects such as operation timing and electrical characteristics.

Software-related considerations regarding function settings that differ between the RX13T Group and RX23T Group are as follows:

For differences between modules and functions, refer to 2, Comparative Overview of Specifications. For further information, refer to the User's Manual: Hardware of each MCU group, listed in 5, Reference Documents.

#### 4.2.1 Note on High-Speed Operating Mode

The maximum operating frequency when reading the flash memory in high-speed operating mode differs between the RX13T Group and RX23T Group. For details, refer to Table 4.1, Comparison of Maximum Operating Frequencies when Reading Flash Memory in High-Speed Operating Mode.

#### Table 4.1 Comparison of Maximum Operating Frequencies when Reading Flash Memory in High-Speed Operating Mode

| Item                       |       | RX23T          | RX13T           |
|----------------------------|-------|----------------|-----------------|
| Flash memory read          | ICLK  | Up to 40 MHz   | Up to 32 MHz    |
|                            | FCLK  | Up to 32 MHz   | Up to 32 MHz    |
|                            | PCLKD | Up to 40 MHz   | Up to 32 MHz    |
|                            | PCLKB | Up to 40 MHz   | Up to 32 MHz    |
|                            | PCLKA | Up to 40 MHz   |                 |
| Flash memory program/erase | FCLK  | 1 MHz to 32MHz | 1 MHz to 32 MHz |

#### 4.2.2 Exception Vector Table

On the RX23T Group the vector addresses are relocatable using the value set in the exception table register (EXTB) as the start address, but addresses allocated in the vector table are fixed on the RX13T Group.

### 4.2.3 Initialization of the Port Direction Register (PDR)

Initialization of the PDR registers differs even when using RX13T Group or RX23T Group products with the same pin count.



### 4.2.4 Initial Buffer Register Settings in Complementary PWM Mode

When using the double buffering function in complementary PWM mode of multi-function timer pulse unit 3, the PWM output to the buffer registers (MTU3.TGRE, MTU4.TGRE, and MTU4.TGRF) should be set to "duty value – 1" on the RX23T Group, but on the RX13T Group a duty value should be specified for PWM output.

#### 4.2.5 MTIOC Pin Output Level when Counter Stopped

When operating with the MTIOC pin in the output state, clearing the CSTn bit in TSTRA or TSTR to 0 or causes the corresponding counter to stop. When this happens in complementary PWM mode or reset synchronous PWM mode on the RX13T Group, the initial output level set in the TOCR1A or TOCR2A register is output on the MTIOC pin.

When operating in other than complementary PWM mode or reset synchronous PWM mode, the output compare output level of the MTIOC is maintained.

#### 4.2.6 Comparator C Operation with 12-Bit A/D Converter in Module Stop Mode

On the RX13T Group the programmable gain amplifier (PGA) and 12-bit A/D converter are controlled by the same module stop signal. Therefore, comparison of the following PGA outputs is not possible while the 12-bit A/D converter is in module stop mode.

- AN000 pin PGA output
- AN001 pin PGA output
- AN002 pin PGA output

The following analog pins are connected directly to the comparator, so they can be compared even when the 12-bit A/D converter is in module stop mode.

- AN000 pin
- AN001 pin
- AN002 pin
- AN003 pin
- AN004 pin
- AN005 pin
- AN006 pin
- AN007 pin



### 5. Reference Documents

User's Manual: Hardware

RX23T Group User's Manual: Hardware Rev.1.10 (R01UH0520EJ0110) (The latest version can be downloaded from the Renesas Electronics website.)

RX13T Group User's Manual: Hardware Rev.1.00 (R01UH0822EJ0100) (The latest version can be downloaded from the Renesas Electronics website.)

Technical Update/Technical News

(The latest information can be downloaded from the Renesas Electronics website.)



## **Related Technical Updates**

This module reflects the content of the following technical updates:

TN-RX\*-A0147B/E TN-RX\*-A151A/E TN-RX\*-A163A/E TN-RX\*-A173A/E TN-RX\*-A175A/E TN-RX\*-A193A/E TN-RX\*-A194A/E TN-RX\*-A0227A/E TN-RX\*-A0224B/E TN-RX\*-A0230A/E

TN-RX\*-A0246A/E



## **Revision History**

| Descript          |               | Descript | ion                                                                                                                                       |
|-------------------|---------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------|
| Rev.              | Date          | Page     | Summary                                                                                                                                   |
| 1.00              | Dec. 16, 2019 |          | First edition issued                                                                                                                      |
| 1.10 Dec. 9, 2020 |               | 4        | 1 Table 1.1 Comparison of Built-In Functions of RX13T Group<br>and RX23T Group revised                                                    |
|                   |               | 6, 7     | 2.2 Table 2.3 Comparative Memory Map of Single-Chip Mode deleted and Figure 2.1 Comparative Memory Map of Single-Chip Mode added          |
|                   |               | 14       | 2.8 Table 2.12 Comparison of Vectors and Table 2.13<br>Comparison of Instructions for Returning from Exception<br>Handling Routines added |
|                   |               | 15       | 2.9 Table 2.14 Comparison of Interrupt Controller Registers revised                                                                       |
|                   |               | 20       | 2.12 Table 2.20 Comparison of I/O Port Functions added                                                                                    |
|                   |               | 22       | 2.13 Table 2.22 Comparison of Multiplexed Pin Assignments revised                                                                         |
|                   |               | 42       | 2.18 Table 2.40 Comparison of 12-Bit AID Converter<br>Registers revised                                                                   |
|                   |               | 43       | 2.18 Table 2.41 Comparison of A/D Conversion Start Triggers<br>Set in ADSTRGR Register added                                              |
|                   |               | 55       | 4.2.1 and 4.2.3 added                                                                                                                     |
|                   |               | 56       | 4.2.5 and 4.2.6 added                                                                                                                     |
|                   |               | 58       | Related Technical Updates revised                                                                                                         |
| 1.20              | Nov. 5, 2021  | 52       | 2.22 Table 2.47 Packages revised                                                                                                          |
|                   |               | 58       | Related Technical Updates revised                                                                                                         |



# General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

#### 1. Precaution against Electrostatic Discharge (ESD)

A strong electrical field, when exposed to a CMOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop the generation of static electricity as much as possible, and quickly dissipate it when it occurs. Environmental control must be adequate. When it is dry, a humidifier should be used. This is recommended to avoid using insulators that can easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors must be grounded. The operator must also be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions must be taken for printed circuit boards with mounted semiconductor devices.

2. Processing at power-on

The state of the product is undefined at the time when power is supplied. The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the time when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the time when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the time when power is supplied until the power is supplied until the power reaches the level at which resetting is specified.

3. Input of signal during power-off state

Do not input signals or an I/O pull-up power supply while the device is powered off. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Follow the guideline for input signal during power-off state as described in your product documentation.

4. Handling of unused pins

Handle unused pins in accordance with the directions given under handling of unused pins in the manual. The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of the LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible.

5. Clock signals

After applying a reset, only release the reset line after the operating clock signal becomes stable. When switching the clock signal during program execution, wait until the target clock signal is stabilized. When the clock signal is generated with an external resonator or from an external oscillator during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Additionally, when switching to a clock signal produced with an external resonator or by an external oscillator while program execution is in progress, wait until the target clock signal is stable.

6. Voltage application waveform at input pin

Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.) due to noise, for example, the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.)

7. Prohibition of access to reserved addresses

Access to reserved addresses is prohibited. The reserved addresses are provided for possible future expansion of functions. Do not access these addresses as the correct operation of the LSI is not guaranteed.

8. Differences between products

Before changing from one product to another, for example to a product with a different part number, confirm that the change will not lead to problems. The characteristics of a microprocessing unit or microcontroller unit products in the same group but having a different part number might differ in terms of internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a systemevaluation test for the given product.

#### Notice

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall be responsible for determining what licenses are required from any third parties, and obtaining such licenses for the lawful import, export, manufacture, sales, utilization, distribution or other disposal of any products incorporating Renesas Electronics products, if required.
- 5. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- 6. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home

"Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 7. No semiconductor product is absolutely secure. Notwithstanding any security measures or features that may be implemented in Renesas Electronics hardware or software products, Renesas Electronics shall have absolutely no liability arising out of any vulnerability or security breach, including but not limited to any unauthorized access to or use of a Renesas Electronics product or a system that uses a Renesas Electronics product. RENESAS ELECTRONICS DOES NOT WARRANT OR GUARANTEE THAT RENESAS ELECTRONICS PRODUCTS, OR ANY SYSTEMS CREATED USING RENESAS ELECTRONICS PRODUCTS WILL BE INVULNERABLE OR FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION ("Vulnerability Issues"). RENESAS ELECTRONICS DISCLAIMS ANY AND ALL RESPONSIBILITY OR LIABILITY ARISING FROM OR RELATED TO ANY VULNERABILITY ISSUES. FURTHERMORE, TO THE EXTENT PERMITTED BY APPLICABLE LAW, RENESAS ELECTRONICS DISCLAIMS ANY AND ALL WARRANTIES, EXPRESS OR IMPLIED, WITH RESPECT TO THIS DOCUMENT AND ANY RELATED OR ACCOMPANYING SOFTWARE OR HARDWARE, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY, OR FITNESS FOR A PARTICULAR PURPOSE.
- 8. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 12. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
   Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas
- Electronics products. (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries
- (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.5.0-1 October 2020)

## **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan

www.renesas.com

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

## **Contact information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <a href="http://www.renesas.com/contact/">www.renesas.com/contact/</a>.