# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# M16C/62P, M32C/87 Group Differences between M16C/62P and M32C/87

# 1. Abstract

The following document describes differences between M16C/62P 128-pin version and M32C/87 144-pin version. Refer to each device's hardware manual or software manual for details.

### 2. Introduction

The explanation of this issue is applied to the following condition: Applicable MCU: M16C/62P 128-pin version, M32C/87 144-pin version



# 3. Differences Outline

# 3.1 Differences Outline of Functions

# Table 3.1.1 lists the differences of functions.

Table 3.1.1 Differences of Functions <sup>(1)</sup>

| Item                    | M16C/62P                                                   | M32C/87                                                 |
|-------------------------|------------------------------------------------------------|---------------------------------------------------------|
| Basic Instructions      | 91 instructions                                            | 108 instructions                                        |
| Minimum Instruction     | 41.7ns(f(BCLK)=24MHz, VCC1=3.0V to 5.5V)                   | 31.3ns(f(BCLK)=32MHz, VCC1=4.2V to 5.5V)                |
| Execution Time          | 100ns(f(BCLK)=10MHz, VCC1=2.7V to 5.5V)                    | 41.7ns(f(BCLK)=24MHz, VCC1=3.0V to 5.5V)                |
| Address Space           | 1 Mbytes (Available to 4 Mbytes by memory space            | 16 Mbytes                                               |
| ·                       | expansion function)                                        |                                                         |
| I/O Port                | I/O Port: 113, Input Port: 1                               | I/O Port: 123, Input Port: 1                            |
| Real-Time Port          | None                                                       | 4 bits x 4 channels                                     |
| Intelligent I/O         | None                                                       | Time measurement function: 16 bits x 8 channels         |
| -                       |                                                            | Waveform generating function: 16 bits x 16 channels     |
|                         |                                                            | Communication function (Clock synchronous serial I/O,   |
|                         |                                                            | Clock asynchronous serial I/O, HDLC data processing,    |
|                         |                                                            | IEBus, Clock synchronous variable length serial I/O)    |
| Serial Interface        | 3 channels                                                 | 5 channels                                              |
|                         | Clock synchronous serial I/O                               | Clock synchronous serial I/O                            |
|                         | Clock asynchronous serial I/O                              | Clock asynchronous serial I/O                           |
|                         | l <sup>2</sup> C bus <sup>(2)</sup> , IEBus <sup>(3)</sup> | l <sup>2</sup> C bus, IEBus, IrDA (1 channel)           |
|                         | 2 channels                                                 | 2 channels                                              |
|                         | Clock synchronous serial I/O                               | Clock synchronous serial I/O                            |
|                         |                                                            | Clock asynchronous serial I/O                           |
| CAN Module              | None                                                       | 2 channels                                              |
|                         |                                                            | (M32C/87A: 1 channel, M32C/87B: Not available)          |
| A/D Converter           | 10-bit A/D converter: 1 circuit, 26 channels               | 10-bit A/D converter: 1 circuit, 34 channels            |
| DMAC                    | 2 channels                                                 | 4 channels                                              |
| DMAC II                 | None                                                       | Included                                                |
| X/Y Converter           | None                                                       | 16 bits x 16 bits                                       |
| Interrupt               | 29 internal and 8 external sources, 4 software sources     | 41 internal and 11 external sources, 5 software sources |
| Oscillation Stop Detect | Stop detection of main clock oscillation, re-oscillation   | Stop detection of main clock oscillation                |
| Function                | detection function                                         |                                                         |
| Supply Voltage          | VCC1=3.0V to 5.5V, VCC2=2.7V toVCC1                        | VCC1=4.2V to 5.5V, VCC2=3.0V to VCC1                    |
|                         | (f(BCLK)=24MHz)                                            | (f(BCLK)=32MHz)                                         |
|                         | VCC1=2.7V to 5.5V, VCC2=2.7V to VCC1                       | VCC1=3.0V to 5.5V, VCC2=3.0V to VCC1                    |
|                         | (f(BCLK)=10MHz)                                            | (f(BCLK)=24MHz)                                         |
| Power Consumption       | 14mA(VCC1=VCC2=5V, f(BCLK)=24MHz)                          | 32mA(VCC1=VCC2=5V, f(BCLK)=32MHz)                       |
|                         | 8mA(VCC1=VCC2=3V, f(BCLK)=10MHz)                           | 25mA(VCC1=VCC2=3.3V, f(BCLK)=24MHz)                     |
|                         | 2.0μA(VCC1=VCC2=5V,f(XCIN)=32kHz, wait mode)               | 10μA(VCC1=VCC2=5V, f(BCLK)=32kHz, wait mode)            |
|                         | 0.8µA(VCC1=VCC2=5V, stop mode)                             | 0.8µA(VCC1=VCC2=5V, stop mode)                          |
| Program and Erase       | 100 times (all area)                                       | 100 times (all area)                                    |
| Endurance               | or 1,000 times (user ROM area without block A and          |                                                         |
|                         | block 1)/ 10,000 times (block A, block 1)                  |                                                         |

NOTES:

- 1. Refer to hardware manual for Electrical Characteristics and details.
- 2. I<sup>2</sup>C bus is a trademark of Koninklijke Philips Electronics N. V.
- 3. IEBus is a trademark of NEC Electronics Corporation.



# 3.2 Differences of Pin Characteristics

# Table 3.2.1 and Table 3.2.2 list the differences of pin characteristics.

| Table 3.2.1 Differences of Pin C | Characteristics (1/2) |
|----------------------------------|-----------------------|
|                                  |                       |

| Table 5.2.1 Dillerences of Fil |                                                                                 | Differences from M400/00D                                 |
|--------------------------------|---------------------------------------------------------------------------------|-----------------------------------------------------------|
| M16C/62P                       | M32C/87                                                                         | Differences from M16C/62P<br>Add RXD4/SCL4/STXD4          |
| P9_7/SIN4/ADTRG                | P9_7/RXD4/SCL4/STXD4/ADTRG                                                      | Delete SIN4                                               |
| P9_6/SOUT4/ANEX1               | P9_6/TXD4/SDA4/SRXD4/CAN1OUT/ANEX1                                              | Add TXD4/SDA4/SRXD4/CAN1OUT<br>Delete SOUT4               |
| P9_5/CLK4/ANEX0                | P9 5/CLK4/CAN1IN/CAN1WU/ANEX0                                                   | Add CAN1IN/CAN1WU                                         |
| P9_4/TB4IN/DA1                 | P9_4/TB4IN/CTS4/RTS4/SS4/DA1                                                    | Add CTS4/RTS4/SS4                                         |
| P9_3/TB3IN/DA0                 | P9_3/TB3IN/CTS3/RTS3/SS3/DA0                                                    | Add CTS3/RTS3/SS3                                         |
| P9_2/TB2IN/SOUT3               | P9 2/TB2IN/TXD3/SDA3/SRXD3/                                                     | Add TXD3/SDA3/SRXD3/OUTC2_0/                              |
| _                              | OUTC2_0/IEOUT/ISTXD2                                                            | IEOUT/ISTXD2<br>Delete SOUT3                              |
| P9_1/TB1IN/SIN3                | P9_1/TB1IN/RXD3/SCL3/STXD3/IEIN/ISRXD2                                          | Add RXD3/SCL3/STXD3/IEIN/ISRXD2<br>Delete SIN3            |
| P14_1                          | P14_1/INPC1_5/OUTC1_5                                                           | Add INPC1_5/OUTC1_5                                       |
| P14_0                          | P14_0/INPC1_4/OUTC1_4                                                           | Add INPC1_4/OUTC1_4                                       |
| P8_4/INT2/ZP                   | P8_4/INT2                                                                       | ZP is shared with INT2                                    |
| P8_3/INT1                      | P8_3/INT1/CAN0IN/CAN1IN                                                         | Add CAN0IN/CAN1IN                                         |
| P8_2/INT0                      | P8_2/INT0/CAN0OUT/CAN1OUT                                                       | Add CAN0OUT/CAN1OUT                                       |
| P8_1/TA4IN/U                   | P8_1/TA4IN/U/RTP2_3/CTS5/RTS5/<br>INPC1_5/OUTC1_5                               | Add RTP2_3/CTS5/RTS5/INPC1_5/<br>OUTC1_5                  |
| P8_0/TA4OUT/U                  | P8_0/TA4OUT/U/RXD5/ISRXD0                                                       | Add RXD5/ISRXD0                                           |
| P7_7/TA3IN                     | P7_7/TA3IN/RTP2_2/CLK5/CAN0IN/                                                  | Add RTP2_2/CLK5/CAN0IN/INPC1_4/                           |
|                                | INPC1_4/OUTC1_4/ISCLK0                                                          | OUTC1_4/ISCLK0                                            |
| P7_6/TA3OUT                    | P7_6/TA3OUT/TXD5/CAN0OUT/<br>INPC1_3/OUTC1_3/ISTXD0                             | Add TXD5/CAN0OUT/INPC1_3/<br>OUTC1_3/ISTXD0               |
| P7_5/TA2IN/W                   | P7_5/TA2IN/W/RTP2_1/INPC1_2/<br>OUTC1_2/ISRXD1                                  | Add RTP2_1/INPC1_2/OUTC1_2/ISRXD1                         |
| P7_4/TA2OUT/W                  | P7_4/TA2OUT/W/RTP2_0/INPC1_1/<br>OUTC1_1/ISCLK1                                 | Add RTP2_0/INPC1_1/OUTC1_1/ISCLK1                         |
| P7_3/TA1IN/V/CTS2/RTS2         | P7_3/TA1IN/V/CTS2/RTS2/SS2/INPC1_0/<br>OUTC1_0/ISTXD1                           | Add SS2/INPC1_0/OUTC1_0/ISTXD1                            |
| P7_1/TA0IN/TB5IN/RXD2/SCL2     | P7_1/TB5IN/TA0IN/RTP0_3/RXD2/SCL2/STXD2/<br>INPC1_7/OUTC1_7/OUTC2_2/ISRXD2/IEIN | Add RTP0_3/STXD2/INPC1_7/OUTC1_7/<br>OUTC2_2/ISRXD2/IEIN  |
| P7_0/TA0OUT/TXD2/SDA2          | P7_0/TA0OUT/RTP0_2/TXD2/SDA2/SRXD2/<br>INPC1_6/OUTC1_6/OUTC2_0/ISTXD2/IEOUT     | Add RTP0_2/SRXD2/INPC1_6/OUTC1_6/<br>OUTC2_0/ISTXD2/IEOUT |
| P6_7/TXD1/SDA1                 | P6 7/TXD1/SDA1/SRXD1                                                            | Add SRXD1                                                 |
| P6_6/RXD1/SCL1                 | P6_6/RXD1/SCL1/STXD1                                                            | Add STXD1                                                 |
| P6_4/CTS1/RTS1/CTS0/CLKS1      | P6_4/CTS1/RTS1/SS1/OUTC2_1/ISCLK2                                               | Add SS1/OUTC2_1/ISCLK2                                    |
|                                |                                                                                 | Delete CTS0/CLKS1                                         |
| P6_3/TXD0/SDA0                 | P6_3/TXD0/SDA0/SRXD0/IrDAOUT                                                    | Add SRXD0/IrDAOUT                                         |
| P6 2/RXD0/SCL0                 | P6_2/RXD0/SCL0/STXD0/IrDAIN                                                     | Add STXD0/IrDAIN                                          |
| P6_1/CLK0                      | P6_1/RTP0_1/CLK0                                                                | Add RTP0_1                                                |
| P6_0/CTS0/RTS0                 | P6_0/RTP0_0/CTS0/RTS0/SS0                                                       | Add RTP0_0/SS0                                            |
| P13_7                          | P13_7/OUTC2_7                                                                   | Add OUTC2_7                                               |
| P13_6                          | P13_6/OUTC2_1/ISCLK2                                                            | Add OUTC2_1/ISCLK2                                        |
| P13_5                          | P13_5/OUTC2_2/ISRXD2/IEIN                                                       | Add OUTC2_2/ISRXD2/IEIN                                   |
| P13_4                          | P13_4/OUTC2_0/ISTXD2/IEOUT                                                      | Add OUTC2_0/ISTXD2/IEOUT                                  |
| P5_7/RDY/CLKOUT                | P5_7/RDY                                                                        | Delete CLKOUT                                             |
| P5 4/HLDA                      | P5 4/HLDA/ALE                                                                   | Add ALE                                                   |
| P13_3                          | P13 3/OUTC2 3                                                                   | Add OUTC2_3                                               |
| P13_2                          | P13_2/OUTC2_6                                                                   | Add OUTC2_6                                               |
| P13_1                          | P13_1/OUTC2_5                                                                   | Add OUTC2_5                                               |
| P13_0                          | P13_0/OUTC2_4                                                                   | Add OUTC2_4                                               |
| P5_3/BCLK                      | P5_3/CLKOUT/BCLK/ALE                                                            | Add CLKOUT/ALE                                            |



### Table 3.2.2 Differences of Pin Characteristics (2/2)

| M16C/62P               | M32C/87                              | Differences from M16C/62P  |
|------------------------|--------------------------------------|----------------------------|
| P4_7/CS3               | P4_7/CS0/A23                         | Add CS0/A23                |
|                        |                                      | Delete CS3                 |
| P4_6/CS2               | P4 6/CS1/A22                         | Add CS1/A22                |
|                        |                                      | Delete CS2                 |
|                        | D4 5/000/004                         |                            |
| P4_5/CS1               | P4_5/CS2/A21                         | Add CS2/A21                |
|                        |                                      | Delete CS1                 |
| P4_4/CS0               | P4_4/CS3/A20                         | Add CS3/A20                |
|                        |                                      | Delete CS0                 |
| P3_7/A15               | P3_7/A15(/D15)                       | Add /D15                   |
| P3_6/A14               | P3_6/A14(/D14)                       | Add /D14                   |
| P3_5/A13               | P3_5/A13(/D13)                       | Add /D13                   |
| P3_4/A12               | P3_4/A12(/D12)                       | Add /D12<br>Add /D11       |
| P3_3/A11<br>P3_2/A10   | P3_3/A11(/D11)<br>P3_2/A10(/D10)     | Add /D11                   |
| P3_1/A9                | P3_1/A9(/D9)                         | Add /D10                   |
| P12_3                  |                                      |                            |
|                        | P12_3/CTS6/RTS6                      | Add CTS6/RTS6              |
| P12_2<br>P12_1         | P12_2/RXD6<br>P12_1/CLK6             | Add RXD6<br>Add CLK6       |
| P12_1<br>P12_0         | P12_1/CLK6<br>P12_0/TXD6             | Add CLR6                   |
| P3_0/A8(/-/D7)         | P3 0/A8(/D8)                         | Add /D8                    |
|                        |                                      | Delete /-/D7               |
| P2_7/AN2_7/A7(/D7/D6)  | P2_7/AN2_7/A7(/D7)                   | Delete /D6                 |
| P2_6/AN2_6/A6(/D6/D5)  | P2_6/AN2_6/A6(/D6)                   | Delete /D5                 |
| P2_5/AN2_5/A5(/D5/D4)  | P2_5/AN2_5/A5(/D5)                   | Delete /D4                 |
| P2_4/AN2_4/A4(/D4/D3)  | P2_4/AN2_4/A4(/D4)                   | Delete /D3                 |
| P2_3/AN2_3/A3(/D3/D2)  | P2_3/AN2_3/A3(/D3)                   | Delete /D2                 |
| P2_2/AN2_2/A2(/D2/D1)  | P2_2/AN2_2/A2(/D2)                   | Delete /D1                 |
| P2_1/AN2_1/A1(/D1/D0)  | P2_1/AN2_1/A1(/D1)                   | Delete /D0                 |
| P2_0/AN2_0/A0(/D0/-)   | P2_0/AN2_0/A0(/D0)                   | Only M16C/62P              |
| P11_7<br>P11_6         |                                      |                            |
| P11 5                  |                                      |                            |
| P11 3                  | P11_3/INPC1_3/OUTC1_3                | Add INPC1_3/OUTC1_3        |
| P11_2                  | P11_2/INPC1_2/OUTC1_2/ISRXD1         | Add INPC1_2/OUTC1_2/ISRXD1 |
| P11_1                  | P11_1/INPC1_1/OUTC1_1/ISCLK1         | Add INPC1_1/OUTC1_1/ISCLK1 |
| P11_0                  | P11_0/INPC1_0/OUTC1_0/ISTXD1         | Add INPC1_0/OUTC1_0/ISTXD1 |
| P10_7/KI3/AN7          | P10_7/K13/RTP3_3/AN7                 | Add RTP3_3                 |
| P10_6/K12/AN6          |                                      | Add RTP3_2                 |
|                        |                                      | Add RTP3_1                 |
| P10_5/K11/AN5          | P10_5/K11/RTP3_1/AN5                 |                            |
| P10_4/K10/AN4          | P10_4/K10/RTP3_0/AN4                 | Add RTP3_0                 |
| P10_3/AN3              | P10_3/RTP1_3/AN3                     | Add RTP1_3                 |
| P10_2/AN2              | P10_2/RTP1_2/AN2                     | Add RTP1_2                 |
| P10_1/AN1<br>P10_0/AN0 | P10_1/RTP1_1/AN1<br>P10_0/RTP1_0/AN0 | Add RTP1_1<br>Add RTP1_0   |
|                        |                                      | Only M32C/87               |
|                        | P14_6/INT8                           |                            |
|                        | P14_5/INT7                           |                            |
|                        | $P14 \ 4/\overline{INT6}$            |                            |
|                        | P14_3/INPC1_7/OUTC1_7                |                            |
|                        | P14_2/INPC1_6/OUTC1_6                |                            |
|                        | P15_7/CTS6/RTS6/AN15_7               |                            |
|                        | P15_6/CLK6/AN15_6                    |                            |
|                        | P15_5/RXD6/AN15_5                    |                            |
|                        | P15_4/TXD6/AN15_4                    |                            |
|                        | P15_3/CTS5/RTS5/AN15_3               |                            |
|                        | P15_2/RXD5/ISRXD0/AN15_2             |                            |
|                        | P15_1/CLK5/ISCLK0/AN15_1             |                            |
|                        | P15 0/TXD5/ISTXD0/AN15 0             |                            |



# 4. Detailed Differences

# 4.1 Differences of CPU Functions

Table 4.1.1 lists the differences of Instructions, Table 4.1.2 lists the differences of CPU registers, and Table4.1.3 lists the differences of register banks.

#### Table 4.1.1 Differences of Instructions

| Item                    | M16C/62P                             | M32C/87                             |
|-------------------------|--------------------------------------|-------------------------------------|
| Additional Instructions | -                                    | ADDX, BITINDEX, BRK2,               |
|                         |                                      | CLIP, EXTZ, FREIT,                  |
|                         |                                      | INDEXcnd, MAX, MIN,                 |
|                         |                                      | MOVX, MULEX, SCcnd,                 |
|                         |                                      | SCMPU, SHANC, SIN,                  |
|                         |                                      | SMOVU, SOUT, SUBX                   |
| Deleted Instructions    | -                                    | LDE (use MOV instruction)           |
|                         |                                      | STE (use MOV instruction)           |
|                         |                                      | LDINTB (use LDC #IMM, INTB)         |
| Bit Operation           | Resister bit 0 to 15 can be operated | Resister bit 0 to 7 can be operated |
| -                       | BSET, bit, R0 (bit 0 to 15)          | BSET, bit, R0L (bit 0 to 7)         |
|                         |                                      | BSET, bit, R0H (bit 0 to 7)         |

#### Table 4.1.2 Differences of Bit Length

| Internal register                        | Internal register    |        |        |
|------------------------------------------|----------------------|--------|--------|
| Address register                         | A0, A1               | 16 bit | 24 bit |
| Static base register                     | SB                   | -      |        |
| Frame base register                      | FB                   | -      |        |
| User stack pointer                       | USP                  | -      |        |
| Interrupt stack pointer                  | ISP                  | -      |        |
| Interrupt table register                 | INTB                 | 20 bit | 24 bit |
|                                          | INTBL                | 16 bit | -      |
|                                          | INTBH                | 4 bit  | -      |
| Program counter                          | PC                   | 20 bit | 24 bit |
| High-speed interrupt register            | SVF                  | -      | 16 bit |
|                                          | SVP                  | -      | 16 bit |
|                                          | VCT                  | -      | 24 bit |
| DMAC associated register                 | DMD0, DMD1           | -      | 8 bit  |
| (When using three or more DMAC channels, | DCT0, DCT1,          | -      | 16 bit |
| Register bank 1 and high-speed interrupt | DCT2(R0), DCT3(R1)   |        |        |
| register are extended for use as DMAC    | DRC0, DRC1,          | -      | 16 bit |
| register)                                | DRC2(R2), DRC3(R3)   |        |        |
|                                          | DMA0, DMA1,          | -      | 24 bit |
|                                          | DMA2(A0), DMA3(A1)   |        |        |
|                                          | DRA0, DRA1,          | -      | 24 bit |
|                                          | DRA2(SVP), DRA3(VCT) |        |        |
|                                          | DSA0, DSA1,          | -      | 24 bit |
|                                          | DSA2(SB), DSA3(FB)   |        |        |

### Table 4.1.3 Differences of Register Banks

| Internal register    |    | M16C/62P        | M32C/87         |
|----------------------|----|-----------------|-----------------|
| Static base register | SB | Register bank 0 | Register bank 0 |
|                      |    |                 | Register bank 1 |



# 4.2 Differences of Reset

There are 5 kinds of reset which are hardware reset 1, low voltage detection reset (hardware reset 2), software reset, watchdog timer reset and oscillation stop detection reset (only M16C/62P). Some of SFR maintain values set before reset, even after each reset has been performed. Table 4.2.1 lists details.

| Kind of reset                                     | Register | State after reset                                                                                                          |                                              |  |
|---------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|--|
|                                                   |          | M16C/62P                                                                                                                   | M32C/87                                      |  |
| Hardware reset 1                                  | PUR1     | Different with CNVSS level<br>00h(CNVSS pin "L")<br>02h(CNVSS pin "H")                                                     | Initialized regardless of the<br>CNVSS level |  |
|                                                   | WDC      | WDC5 bit is not initialized                                                                                                |                                              |  |
| Low voltage detection reset<br>(Hardware reset 2) | PUR1     | Different with CNVSS level<br>00h(CNVSS pin "L")<br>02h(CNVSS pin "H")                                                     | Initialized regardless of the<br>CNVSS level |  |
|                                                   | WDC      | WDC5 bit is not initialized                                                                                                |                                              |  |
| Software reset                                    | PM0      | PM01 and PM00 bit are not initialized                                                                                      |                                              |  |
|                                                   | VCR1     | Not initialized                                                                                                            | Initialized                                  |  |
|                                                   | VCR2     | Not initialized                                                                                                            | Initialized                                  |  |
|                                                   | PUR1     | Different with the value of PM01 and<br>PM00 resister<br>00h(PM01, PM00=00b)<br>02h(PM01, PM00=01b)<br>02h(PM01, PM00=11b) | Initialized regardless of the<br>CNVSS level |  |
|                                                   | TCSPR    | -                                                                                                                          | Not initialized                              |  |
|                                                   | WDC      | WDC5 bit is not initialized                                                                                                |                                              |  |
| Watchdog timer reset                              | PM0      | PM01 and PM00 bit are not initialized                                                                                      |                                              |  |
|                                                   | VCR1     | Not initialized                                                                                                            | Initialized                                  |  |
|                                                   | VCR2     | Not initialized                                                                                                            | Initialized                                  |  |
|                                                   | PUR1     | Different with the value of PM01 and<br>PM00 resister<br>00h(PM01, PM00=00b)<br>02h(PM01, PM00=01b)<br>02h(PM01, PM00=11b) | Initialized regardless of the<br>CNVSS level |  |
|                                                   | TCSPR    | -                                                                                                                          | Not initialized                              |  |
|                                                   | WDC      | WDC5 bit is not initialized                                                                                                |                                              |  |
| Dscillation stop detection reset                  | PM0      | PM01 and PM00 bit are not initialized                                                                                      | -                                            |  |
|                                                   | CM2      | CM20, CM21 and CM27 bit are not<br>initialized                                                                             | -                                            |  |
|                                                   | VCR1     | Not initialized                                                                                                            | -                                            |  |
|                                                   | VCR2     | Not initialized                                                                                                            | -                                            |  |
|                                                   | PUR1     | Different with the value of PM01 and<br>PM00 resister<br>00h(PM01, PM00=00b)<br>02h(PM01, PM00=01b)<br>02h(PM01, PM00=11b) | -                                            |  |
|                                                   | WDC      | WDC5 bit is not initialized                                                                                                | -                                            |  |

|             |          |             |             | · -         |
|-------------|----------|-------------|-------------|-------------|
| Table 4 2 1 | Register | Maintaining | Values Even | after Reset |
|             | rugiotor | mannanning  |             |             |

# 4.3 Differences of Low Voltage Detection Circuit

### Table 4.3.1 lists the differences of low voltage detection circuit associated SFR.

| Table 4.3.1 Differences | of Low Voltage Detection | Circuit associated SFR |
|-------------------------|--------------------------|------------------------|
|                         | of Low Voltage Deteotion |                        |

| Symbol | Ado      | lress   | bit | Diffe                          | rences                              |
|--------|----------|---------|-----|--------------------------------|-------------------------------------|
| Symbol | M16C/62P | M32C/87 |     | M16C/62P                       | M32C/87                             |
| VCR1   | 0019h    | 001Bh   | -   | Address is changed             |                                     |
| VCR2   | 001Ah    | 0017h   | -   | Address is changed             |                                     |
| D4INT  | 001Fh    | 002Fh   | 1   | STOP Mode Deactivation Control | STOP/WAIT Mode Deactivation Control |
| D4INT  | 001FN    | 002FN   | 6-7 | Nothing is assigned.           | Reserved bit                        |



# 4.4 Differences of Processor Mode

### Table 4.4.1 lists the differences of processor mode associated SFR.

| Symbol Add | dress       | h. 14   | Differences     |                                   |                             |
|------------|-------------|---------|-----------------|-----------------------------------|-----------------------------|
|            | M16C/62P    | M32C/87 | bit             | M16C/62P                          | M32C/87                     |
| PM0        | 0004h       | 0004h   | 6               | Port P4_0 to P4_3 Function Select | Reserved bit                |
|            |             |         | 7               | BCLK Output Disable               | BCLK Output function select |
| PM1        | 0005h 0005h | 0       | CS2 Area Switch | External Memory Space Mode        |                             |
|            |             |         | 1               | Port P3_7 to P3_4 Function Select |                             |
|            |             |         | 2               | Watchdog Timer Function Select    | Internal Memory Wait        |
|            |             |         | 3               | Internal Reserved Area Expansion  | SFR Area Wait               |
|            |             |         | 4-5             | Memory Area Expansion             | ALE Pin Select              |
| I          |             |         | 7               | Wait Bit                          | Reserved bit                |

#### Table 4.4.1 Differences of Processor Mode associated SFR.

### 4.5 Differences of Bus

Table 4.5.1 lists the Differences of bus, Table 4.5.2 lists the Differences of bus setting, Table 4.5.3 lists the Differences of bus control pin, and Table 4.5.4 lists the Differences of bus associated SFR.

#### Table 4.5.1 Differences of Bus

| Item                    | M16C/62P                                                    | M32C/87                                                     |  |  |
|-------------------------|-------------------------------------------------------------|-------------------------------------------------------------|--|--|
| Address space           | 1-Mbyte/ 4-Mbyte (refer to memory space expansion function) | 16-Mbyte                                                    |  |  |
| Address bus width       | 12 bit/ 16bit/ 20bit                                        | 24 bit fixed                                                |  |  |
| External Area wait      | 1 to3 waits                                                 | 2 to 9 waits                                                |  |  |
| Recovery Cycle Addition | None                                                        | Existing                                                    |  |  |
| SFR Area wait number    | 1 wait/ 2 waits (at PLL operation)                          | 1 wait<br>(Set to 2 waits to access the CAN associated SFR) |  |  |

#### Table 4.5.2 Differences of Bus Setting

| Item                    | M16C/62P                                | M32C/87                                       |
|-------------------------|-----------------------------------------|-----------------------------------------------|
| Address bus width       | PM06 bit in the PM0 register            | -                                             |
|                         | PM11 bit in the PM1 register            |                                               |
| Data bus width          | Set bus width in all area               | Set bus width per external space              |
|                         | BYTE pin                                | DS0 to DS3 bit in the DS register             |
|                         | "H" : 8 bit bus width                   | "0" : 8 bit bus width                         |
|                         | "L" : 16 bit bus width                  | "1" : 16 bit bus width                        |
|                         |                                         | Set bus width after reset                     |
|                         |                                         | Only the external space 3 is set by BYTE pin. |
|                         |                                         | BYTE pin                                      |
|                         |                                         | "H" : 8 bit bus width                         |
|                         |                                         | "L" : 16 bit bus width                        |
| Chip select signal      | Csi bit (i=0 to 3) in the CSR register  | PM10 and PM11 bit in the PM1 register         |
| SFR Area wait number    | PM20 bit in the PM2 register            | PM13 bit in the PM1 register                  |
| External Area wait      | CsiW bit in the CSR register            | EWCRi00 to EWCRi04 bit in the EWCRi register  |
|                         | CSEi0 and CSEi1 bit in the CSE register | (i=0 to 3)                                    |
| Recovery Cycle Addition | -                                       | EWCRi06 bit in the EWCRi register             |
| BCLK output             | PM07 bit in the PM0 register            | PM07 bit in the PM0 register                  |
|                         |                                         | CM00 and CM01 bit in the CM0 register         |



### Table 4.5.3 Differences of Bus associated Pin

| Pin name                   | M16C/62P        | M32C/87          |
|----------------------------|-----------------|------------------|
| ALE                        | P5_6            | P5_6             |
|                            |                 | P5_4/HLDA        |
|                            |                 | P5_3/CLKOUT/BCLK |
| CSO                        | P4_4            | P4_7/A23         |
| CS1                        | P4_5            | P4_6/A22         |
| CS2                        | P4_6            | P4_5/A21         |
| CS3                        | P4_7            | P4_4/A20         |
| Multiplexed bus associated | P3_7/A15        | P3_7/A15(/D15)   |
|                            | P3_6/A14        | P3_6/A14(/D14)   |
|                            | P3_5/A13        | P3_5/A13(/D13)   |
|                            | P3_4/A12        | P3_4/A12(/D12)   |
|                            | P3_3/A11        | P3_3/A11(/D11)   |
|                            | P3_2/A10        | P3_2/A10(/D10)   |
|                            | P3_1/A9         | P3_1/A9(/D9)     |
|                            | P3_0/A8(/-/D7)  | P3_0/A8(/D8)     |
|                            | P2_7/A7(/D7/D6) | P2_7/A7(/D7)     |
|                            | P2_6/A6(/D6/D5) | P2_6/A6(/D6)     |
|                            | P2_5/A5(/D5/D4) | P2_5/A5(/D5)     |
|                            | P2_4/A4(/D4/D3) | P2_4/A4(/D4)     |
|                            | P2_3/A3(/D3/D2) | P2_3/A3(/D3)     |
|                            | P2_2/A2(/D2/D1) | P2_2/A2(/D2)     |
|                            | P2_1/A1(/D1/D0) | P2_1/A1(/D1)     |
|                            | P2_0/A0(/D0/-)  | P2_0/A0(/D0)     |

### Table 4.5.4 Differences of Bus associated SFR

| Symbol | Address  |         | bit | Differences   |              |
|--------|----------|---------|-----|---------------|--------------|
| Symbol | M16C/62P | M32C/87 | DIL | M16C/62P      | M32C/87      |
| CSR    | 0008h    | -       | -   | Only M16C/62P | -            |
| CSE    | 001Bh    | -       | -   | Only M16C/62P | -            |
| DBR    | 000Bh    | -       | -   | Only M16C/62P | -            |
| DS     | -        | 000Bh   | -   | -             | Only M32C/87 |
| EWCR0  | -        | 0048h   | -   | -             | Only M32C/87 |
| EWCR1  | -        | 0049h   | -   | -             | Only M32C/87 |
| EWCR2  | -        | 004Ah   | -   | -             | Only M32C/87 |
| EWCR3  | -        | 004Bh   | -   | -             | Only M32C/87 |



# 4.6 Differences of Clock

Table 4.6.1 lists the Differences of clock, Table 4.6.2 lists the Differences of clock associated setting, Table 4.6.3 lists the Differences of clock associated pin, and Table 4.6.4 lists the Differences of clock associated SFR.

| Item                                    | M16C/62P                                        | M32C/87                                                     |
|-----------------------------------------|-------------------------------------------------|-------------------------------------------------------------|
| XIN-XOUT Drive Capacity                 | Changeable                                      | Unchangeable                                                |
| Main Clock Division                     | Select from no division, 2, 4, 8, 16 division   | Select from no division, 2, 3, 4, 6, 8, 10, 12, 14, 16      |
|                                         |                                                 | division                                                    |
| Peripheral Function Clock               | f1, <u>f2<sup>(1)</sup></u> , f8, f32,          | f1, f8, <u>f32<sup>(2)</sup></u> , <u>f2n<sup>(3)</sup></u> |
|                                         | f1SIO, f2SIO, f8SIO, f32SIO                     | fAD,                                                        |
|                                         | fAD,                                            | fc32,                                                       |
|                                         | fc32                                            | fCAN                                                        |
| PLL Multiplying Factor                  | Multiply-by-2/ Multiply-by-4/ Multiply-by-6/    | Divide-by-2 or Divide-by-3 after Multiply-by-6,             |
|                                         | Multiply-by-8                                   | Multiply-by-8                                               |
| Operations when Oscillation stop        | Oscillation Stop Detection Reset/               | Oscillation Stop Detection Interrupt                        |
|                                         | Oscillation Stop, Re-oscillation Stop Interrupt |                                                             |
| Oscillation Stop Detect Function        | Detect Oscillation Stop and Re-oscillation      | Detect Oscillation Stop                                     |
| Wait mode, Stop mode                    | Exiting sequence is different between M16C/62P  | and M32C/87.                                                |
| Transition from low-speed mode or       | Enable                                          | Disable                                                     |
| low-power mode to stop mode             |                                                 |                                                             |
| Transition from on-chip oscillator mode |                                                 |                                                             |
| to stop mode                            |                                                 |                                                             |

#### Table 4.6.1 Differences of Clock

NOTES:

- 1. f1 or f2 is selected as a count source of the timers A and B and as an operating clock of the serial I/O by setting PCLKR register.
- 2. Deleted as a count source of the timers, but possible to use as the CLKOUT
- 3. f2 is deleted, set by f2n (n=0 to 15, (n=0 : no division))

#### Table 4.6.2 Differences of Clock associated Setting

| ltem                                  | M16C/62P                           | M32C/87                          |
|---------------------------------------|------------------------------------|----------------------------------|
| XIN-XOUT Drive Capacity               | CM15 bit in the CM1 register       | -                                |
| Main Clock Division                   | CM06 bit in the CM0 register       | MCD0 to MCD4 bit in MCD register |
|                                       | CM16, CM17 bit in the CM1 register |                                  |
| PLL Multiplying Factor                | PLC0 register                      | PLC0 register                    |
|                                       |                                    | PLC1 register                    |
| Operation Select (when an oscillation | CM27 bit in the CM2 register       | -                                |
| stop)                                 |                                    |                                  |

#### Table 4.6.3 Differences of Clock associated Pin

| Pin name | M16C/62P | M32C/87 |
|----------|----------|---------|
| CLKOUT   | P5_7     | P5_3    |



#### Table 4.6.4 Differences of Clock associated SFR

| Symbol | Address  |         | bit | Differe                                                                 | ences                                               |
|--------|----------|---------|-----|-------------------------------------------------------------------------|-----------------------------------------------------|
|        | M16C/62P | M32C/87 |     | M16C/62P                                                                | M32C/87                                             |
| CM0    | 0006h    | 0006h   | 6   | Main Clock Division Select 0                                            | Watchdog Timer Function Select                      |
| CM1    | 0007h    | 0007h   | 1   | System Clock Select 1                                                   | Reserved bit                                        |
|        |          |         | 5   | XIN-XOUT Drive Capacity Select Bit                                      | Reserved bit                                        |
|        |          |         | 6   | Main Clock Division Select                                              | Reserved bit                                        |
|        |          |         | 7   |                                                                         | CPU Clock Select 1                                  |
| CM2    | 000Ch    | 000Dh   | 0   | Oscillation Stop, Re-Oscillation Detection<br>Enable                    | Oscillation Stop Detection Enable                   |
|        |          |         | 1   | System Clock Select 2                                                   | CPU Clock Select 2                                  |
|        |          |         | 2   | Oscillation Stop, Re-Oscillation Detection Flag                         | Oscillation Stop Detection Flag                     |
|        |          |         | 6   | Nothing is assigned.                                                    | Reserved bit                                        |
|        |          |         | 7   | Operation Select (when an oscillation stop, re-oscillation is detected) | Reserved bit                                        |
| MCD    | -        | 000Ch   | -   | -                                                                       | Only M32C/87                                        |
| PCLKR  | 025Eh    | -       | -   | Only M16C/62P                                                           | -                                                   |
| PLC0   | 001Ch    | 0026h   | 0-2 | PLL Multiplying Factor Select (Multiply-by-2, 4, 6, 8)                  | PLL Multiplying Factor Select (Multiply-by-6,<br>8) |
| PLC1   | -        | 0027h   | -   | -                                                                       | Only M32C/87                                        |
| PM2    | 001Eh    | 0013h   | 0   | Specifying Wait when Accessing SFR at PLL<br>Operation                  | Reserved bit                                        |
|        |          |         | 4   | Reserved bit                                                            | CPU Clock Select 3                                  |
|        |          |         | 5   | Nothing is assigned.                                                    | CAN Clock Select                                    |
|        |          |         | 6-7 | Nothing is assigned.                                                    | f2n Count source Select                             |
| TCSPR  | -        | 035Fh   | -   | -                                                                       | Only M32C/87                                        |



# 4.7 Differences of Protection

# Table 4.7.1 lists the differences of protection associated SFR.

| Symbol | Address  |         | bit | Diffe                             | rences                            |
|--------|----------|---------|-----|-----------------------------------|-----------------------------------|
|        | M16C/62P | M32C/87 |     | M16C/62P                          | M32C/87                           |
| PRCR   | 000Ah    | 000Ah   | 0   | Protect 0                         | Protect 0                         |
|        |          |         |     | Enables writing to CM0, CM1, CM2, | Enables writing to CM0, CM1, CM2, |
|        |          |         |     | PLC0, PCLKR registers             | MCD, PLC0, PLC1 registers         |
|        |          |         | 1   | Protect 1                         | Protect 1                         |
|        |          |         |     | Enables writing to PM0, PM1, PM2, | Enables writing to PM0, PM1, PM2, |
|        |          |         |     | TB2SC, INVC0, INVC1 registers     | INVC0, INVC1 registers            |
|        |          |         | 2   | Protect 2                         | Protect 2                         |
|        |          |         |     | PD9, <u>S3C, S4C</u> registers    | PD9, <u>PS3</u> registers         |

Table 4.7.1 Differences of Protection associated SFR

# 4.8 Differences of Interrupt

Table 4.8.1 lists the differences of interrupt, and Table 4.8.2 and Table 4.8.3 list the differences of interrupt associated SFR. The re-locatable vector tables and the interrupt priority level select circuits are different.

#### Table 4.8.1 Differences of Interrupt

| Item                    | M16C/62P                  | M32C/87                   |
|-------------------------|---------------------------|---------------------------|
| High-speed interrupt    | None                      | Existing                  |
| INT interrupt           | 6 channels (INT0 to INT5) | 9 channels (INTO to INT8) |
| Address match interrupt | Can be set in 4 addresses | Can be set in 8 addresses |

#### Table 4.8.2 Differences of Interrupt associated SFR (1/2)

| Symbol  | Add      | Address |   |                      | Differences                      |
|---------|----------|---------|---|----------------------|----------------------------------|
|         | M16C/62P | M32C/87 |   | M16C/62P             | M32C/87                          |
| AD0IC   | -        | 0073h   | - | -                    | Only M32C/87                     |
| ADIC    | 004Eh    | -       | - | Only M16C/62P        | -                                |
| AIER    | 0009h    | 0009h   | 2 | Nothing is assigned. | Address Match Interrupt 2 Enable |
|         |          |         | 3 | Nothing is assigned. | Address Match Interrupt 3 Enable |
|         |          |         | 4 | Nothing is assigned. | Address Match Interrupt 4 Enable |
|         |          |         | 5 | Nothing is assigned. | Address Match Interrupt 5 Enable |
|         |          |         | 6 | Nothing is assigned. | Address Match Interrupt 6 Enable |
|         |          |         | 7 | Nothing is assigned. | Address Match Interrupt 7 Enable |
| AIER2   | 01BBh    | -       | - | Only M16C/62P        | -                                |
| BCN0IC/ | -        | 0071h   | - | -                    | Only M32C/87                     |
| BCN3IC  |          |         |   |                      |                                  |
| BCN1IC/ | -        | 0091h   | - | -                    | Only M32C/87                     |
| BCN4IC  |          |         |   |                      |                                  |
| BCN2IC  | -        | 008Fh   | - | -                    | Only M32C/87                     |
| BCNIC   | 004Ah    | -       | - | Only M16C/62P        | -                                |
| DM0IC   | 004Bh    | 0068h   | - | Address is different |                                  |
| DM1IC   | 004Ch    | 0088h   | - | Address is different |                                  |
| DM2IC   | -        | 006Ah   | - | -                    | Only M32C/87                     |
| DM3IC   | -        | 008Ah   | - | -                    | Only M32C/87                     |



### Table 4.8.2 Differences of Interrupt associated SFR (1/2)

| Symbol | Add         | ress        | bit | Diffe                                  | rences                                 |
|--------|-------------|-------------|-----|----------------------------------------|----------------------------------------|
|        | M16C/62P    | M32C/87     |     | M16C/62P                               | M32C/87                                |
| IFSR   | 035Fh       | 031Fh       | 6   | Interrupt Source Select (SI/O3 / INT4) | Interrupt Source Select (UART0 / UART3 |
|        |             |             | 7   | Interrupt Source Select (SI/O4 / INT5) | Interrupt Source Select (UART1 / UART4 |
| IFSR2A | 035Eh       | -           | -   | Only M16C/62P                          | -                                      |
| IFSRA  | -           | 031Eh       | -   | -                                      | Only M32C/87                           |
| INTOIC | 005Dh       | 009Eh       | 5   | Reserved bit                           | Level Sense / Edge Sense Switch        |
| INT1IC | 005Eh       | 007Eh       | 5   | Reserved bit                           | Level Sense / Edge Sense Switch        |
| INT2IC | 005Fh       | 009Ch       | 5   | Reserved bit                           | Level Sense / Edge Sense Switch        |
| INT3IC | 0044h       | 007Ch       | 5   | Reserved bit                           | Level Sense / Edge Sense Switch        |
| INT4IC | 0049h       | 009Ah       | 5   | Reserved bit                           | Level Sense / Edge Sense Switch        |
| INT5IC | 0048h       | 007Ah       | 5   | Reserved bit                           | Level Sense / Edge Sense Switch        |
| KUPIC  | 004Dh       | 0093h       | -   | Address is different                   |                                        |
| RLVL   | -           | 009Fh       | -   | -                                      | Only M32C/87                           |
| RMAD0  | 0010h-0012h | 0010h-0012h | -   | Setting Range : 20 bit                 | Setting Range : 24 bit                 |
| RMAD1  | 0014h-0016h | 0014h-0016h | -   | Setting Range : 20 bit                 | Setting Range : 24 bit                 |
| RMAD2  | 01B8h-01BAh | 0018h-001Ah | -   | Setting Range : 20 bit                 | Setting Range : 24 bit                 |
| RMAD3  | 01BCh-01BEh | 001Ch-001Eh | -   | Setting Range : 20 bit                 | Setting Range : 24 bit                 |
| RMAD4  | -           | 0028h-002Ah | -   | -                                      | Only M32C/87, Setting Range : 24 bit   |
| RMAD5  | -           | 002Ch-002Eh | -   | -                                      | Only M32C/87, Setting Range : 24 bit   |
| RMAD6  | -           | 0038h-003Ah | -   | -                                      | Only M32C/87, Setting Range : 24 bit   |
| RMAD7  | -           | 003Ch-003Eh | -   | -                                      | Only M32C/87, Setting Range : 24 bit   |
| SORIC  | 0052h       | 0072h       | -   | Address is different                   |                                        |
| SOTIC  | 0051h       | 0090h       | -   | Address is different                   |                                        |
| S1RIC  | 0054h       | 0074h       | -   | Address is different                   |                                        |
| S1TIC  | 0053h       | 0092h       | -   | Address is different                   |                                        |
| S2RIC  | 0050h       | 006Bh       | -   | Address is different                   |                                        |
| S2TIC  | 004Fh       | 0089h       | -   | Address is different                   |                                        |
| S3IC   | 0049h       | -           | -   | Only M16C/62P                          | -                                      |
| S3RIC  | -           | 006Dh       | -   | -                                      | Only M32C/87                           |
| S3TIC  | -           | 008Bh       | -   | -                                      | Only M32C/87                           |
| S4RIC  | -           | 006Fh       | -   | -                                      | Only M32C/87                           |
| S4TIC  | -           | 008Dh       | -   | -                                      | Only M32C/87                           |
| S4IC   | 0048h       | -           | -   | Only M16C/62P                          | -                                      |
| TAOIC  | 0055h       | 006Ch       | -   | Address is different                   | L                                      |
| TA1IC  | 0056h       | 008Ch       | -   | Address is different                   |                                        |
| TA2IC  | 0057h       | 006Eh       | -   | Address is different                   |                                        |
| TA3IC  | 0058h       | 008Eh       | -   | Address is different                   |                                        |
| TA4IC  | 0059h       | 0070h       | -   | Address is different                   |                                        |
| TBOIC  | 005Ah       | 0094h       | -   | Address is different                   |                                        |
| TB1IC  | 005Bh       | 0076h       | -   | Address is different                   |                                        |
| TB2IC  | 005Ch       | 0096h       | -   | Address is different                   |                                        |
| TB3IC  | 0047h       | 0078h       | -   | Address is different                   |                                        |
| TB4IC  | 0046h       | 0098h       | -   | Address is different                   |                                        |
| TB5IC  | 0045h       | 0069h       | -   | Address is different                   |                                        |



# 4.9 Differences of Watchdog Timer

#### Table 4.9.1 lists the differences of Watchdog Timer.

#### Table 4.9.1 Differences of Watchdog Timer

| Item                           | M16C/62P                     | M32C/87                      |
|--------------------------------|------------------------------|------------------------------|
| Watchdog Timer Function Select | PM12 bit in the PM1 register | CM06 bit in the CM0 register |
| (select interrupt or reset)    |                              |                              |

### 4.10 Differences of DMAC

Table 4.10.1 lists the Differences of DMAC, Table 4.10.2 lists the differences of DMAC setting, and Table 4.10.3 lists the differences of DMAC associated SFR. DMAC associated registers are assigned to SFR in M16C/62P, and are assigned to internal register and SFR in M32C/87. So setting methods are different from each other.

#### Table 4.10.1 Differences of DMAC

| Item                     | M16C/62P                                          | M32C/87                                                 |
|--------------------------|---------------------------------------------------|---------------------------------------------------------|
| DMAC-Associated register | Assigned to SFR                                   | Assigned to internal register and SFR                   |
| Number of Channels       | 2 channels                                        | 4 channels                                              |
| Transfer Memory Space    | - From a desired address in a 1-Mbyte space to a  | - From a desired address in a 16-Mbyte space to a fixed |
|                          | fixed address                                     | address                                                 |
|                          | - From a fixed address to a desired address in a  | - From a fixed address to a desired address in a        |
|                          | 1-Mbyte space                                     | 16-Mbyte space                                          |
|                          | - From a fixed address to a fixed address         |                                                         |
| Transfer Count           | Number set in DMAi transfer counter (i=0 to 1) +1 | Number set in DMAi transfer counter (i=0 to 3)          |
| Interrupt Request        | When the DMAi transfer counter under-flowed       | When the DMAi transfer counter changes "0001h"          |
| Generation Timing        |                                                   | to "0000h"                                              |

#### Table 4.10.2 Differences of DMAC Setting

| Item                | M16C/62P                                         | M32C/87                                                 |
|---------------------|--------------------------------------------------|---------------------------------------------------------|
| DMA Transfer Factor | Set DSEL0 to DSEL3 bit and DMS bit in the        | Set DSEL0 to DSEL4 bit in the DMiSL register            |
| Select              | DMiSL register                                   |                                                         |
| Transfer Mode       | DMiCON register                                  | Set DMDi register                                       |
| Source Address      | SARi register                                    | When the Source Address is fixed: DSAi register         |
| Destination Address | DARi register                                    | When the Source Address is in Memory: DMAi register     |
|                     |                                                  | (Re-loaded value in repeat transfer mode is set to DRAi |
|                     |                                                  | register)                                               |
| Transfer Count      | Set the transfer count minus 1 to TCRi register. | Set the transfer count to DCTi register                 |
|                     |                                                  | (Re-loaded value in repeat transfer mode is set to DRCi |
|                     |                                                  | register)                                               |



### Table 4.10.3 Differences of DMAC associated SFR

| Symbol Address |             | lress        | bit | Differences                         |                                           |  |  |
|----------------|-------------|--------------|-----|-------------------------------------|-------------------------------------------|--|--|
|                | M16C/62P    | M32C/87      |     | M16C/62P                            | M32C/87                                   |  |  |
| DAR0           | 0024h-0026h | -            | -   | Only M16C/62P                       | -                                         |  |  |
| DAR1           | 0034h-0036h | -            | -   | Only M16C/62P                       | -                                         |  |  |
| DCT0           | -           | CPU internal | -   | -                                   | Only M32C/87                              |  |  |
| to             |             | register     |     |                                     | DCT0 <sup>(1)</sup> , DCT1 <sup>(1)</sup> |  |  |
| DCT3           |             |              |     |                                     |                                           |  |  |
| DM0CON         | 002Ch       | -            | -   | Only M16C/62P                       | -                                         |  |  |
| DM0SL          | 03B8h       | 0378h        | 0-3 | DMA Request Factor Select           | DMA Request Factor Select                 |  |  |
|                |             |              | 4   | Nothing is assigned.                |                                           |  |  |
|                |             |              | 5   | Nothing is assigned.                | Software DMA Request                      |  |  |
|                |             |              | 6   | DMA Request Factor Expansion Select | Reserved bit                              |  |  |
|                |             |              | 7   | Software DMA Request                | DMA Request                               |  |  |
| DM1CON         | 003Ch       | -            | -   | Only M16C/62P                       | -                                         |  |  |
| DM1SL          | 03BAh       | 0379h        | 0-3 | DMA Request Factor Select           | DMA Request Factor Select                 |  |  |
|                |             |              | 4   | Nothing is assigned.                |                                           |  |  |
|                |             |              | 5   | Nothing is assigned.                | Software DMA Request                      |  |  |
|                |             |              | 6   | DMA Request Factor Expansion Select | Reserved bit                              |  |  |
|                |             |              | 7   | Software DMA Request                | DMA Request                               |  |  |
| DM2SL          | -           | 037Ah        | -   | -                                   | Only M32C/87                              |  |  |
| DM3SL          | -           | 037Bh        | -   | -                                   | Only M32C/87                              |  |  |
| DMA0           | -           | CPU internal | -   | -                                   | Only M32C/87                              |  |  |
| to             |             | register     |     |                                     | DMA0(1), DMA1 <sup>(1)</sup>              |  |  |
| DMA3           |             |              |     |                                     |                                           |  |  |
| DMD0           | -           | CPU internal | -   | -                                   | Only M32C/87                              |  |  |
| DMD1           |             | register     |     |                                     | (1)                                       |  |  |
| DRA0           | -           | CPU internal | -   | -                                   | Only M32C/87                              |  |  |
| to             |             | register     |     |                                     | DRA0 <sup>(1)</sup> , DRA1 <sup>(1)</sup> |  |  |
| DRA3           |             |              |     |                                     |                                           |  |  |
| DRC0           | -           | CPU internal | -   | -                                   | Only M32C/87                              |  |  |
| to             |             | register     |     |                                     | DRC0 <sup>(1)</sup> , DRC1 <sup>(1)</sup> |  |  |
| DRC3           |             |              |     |                                     |                                           |  |  |
| DSA0           | -           | CPU internal | -   | -                                   | Only M32C/87                              |  |  |
| to             |             | register     |     |                                     | DSA0 <sup>(1)</sup> , DSA1 <sup>(1)</sup> |  |  |
| DSA3           |             |              |     |                                     |                                           |  |  |
| SAR0           | 0020h-0022h | -            | -   | Only M16C/62P                       | -                                         |  |  |
| SAR1           | 0030h-0032h | -            | -   | Only M16C/62P                       | -                                         |  |  |
| TCR0           | 0028h-0029h | -            | -   | Only M16C/62P                       | -                                         |  |  |
| TCR1           | 0038h-0039h | -            | -   | Only M16C/62P                       | -                                         |  |  |

NOTES:

1. Use the LDC instruction to set registers.



# 4.11 Differences of Timer

# Table 4.11.1 lists the differences of timer, and Table 4.11.2 lists the differences of timer associated SFR.

#### Table 4.11.1 Differences of Timer

| Item                  | M16C/62P                                 | M32C/87                   |
|-----------------------|------------------------------------------|---------------------------|
| Count Source          | f1, <u>f2</u> , f8, <u>f32</u> , fc32    | f1, f8, <u>f2n</u> , fc32 |
| Pulse output function | MR0 bit (i=0 to 4) in the TAiMR register | Function select register  |
| select                |                                          |                           |

### Table 4.11.1 Differences of Timer associated SFR

| Symbol | Ado         | lress       | bit | Differences                               |                               |  |
|--------|-------------|-------------|-----|-------------------------------------------|-------------------------------|--|
|        | M16C/62P    | M32C/87     |     | M16C/62P                                  | M32C/87                       |  |
| ONSF   | 0382h       | 0342h       | -   | Address is different                      |                               |  |
| TA0    | 0386h-0387h | 0346h-0347h | -   | Address is different                      |                               |  |
| to     | to          | to          |     |                                           |                               |  |
| TA4    | 038Eh-038Fh | 034Eh-034Fh |     |                                           |                               |  |
| TA0MR  | 0396h       | 0356h       | 2   | Pulse output function select              | Reserved bit                  |  |
|        |             |             | 6-7 | Count Source select (f1/f2, f32)          | Count Source select (f1, f2n) |  |
| TA1MR  | 0397h       | 0357h       | 2   | Pulse output function select              | Reserved bit                  |  |
|        |             |             | 6-7 | Count Source select (f1/f2, f32)          | Count Source select (f1, f2n) |  |
| TA2MR  | 0398h       | 0358h       | 2   | Pulse output function select              | Reserved bit                  |  |
|        |             |             | 6-7 | Count Source select (f1/f2, f32)          | Count Source select (f1, f2n) |  |
| TA3MR  | 0399h       | 0359h       | 2   | Pulse output function select              | Reserved bit                  |  |
|        |             |             | 6-7 | Count Source select (f1/f2, f32)          | Count Source select (f1, f2n) |  |
| TA4MR  | 039Ah       | 035Ah       | 2   | Pulse output function select Reserved bit |                               |  |
|        |             |             | 6-7 | Count Source select (f1/f2, f32)          | Count Source select (f1, f2n) |  |
| TABSR  | 0380h       | 0340h       | -   | Address is different                      |                               |  |
| TB0    | 0390h-0391h | 0350h-0351h | -   | Address is different                      |                               |  |
| to     | to          | to          |     |                                           |                               |  |
| TB2    | 0394h-0395h | 0354h-0355h |     |                                           |                               |  |
| TB0MR  | 039Bh       | 035Bh       | 6-7 | Count Source select (f1/f2,f32)           | Count Source select (f1,f2n)  |  |
| TB1MR  | 039Ch       | 035Ch       | 6-7 | Count Source select (f1/f2,f32)           | Count Source select (f1,f2n)  |  |
| TB2MR  | 039Dh       | 035Dh       | 6-7 | Count Source select (f1/f2,f32)           | Count Source select (f1,f2n)  |  |
| твз    | 0350h-0351h | 0310h-0311h | -   | Address is different                      |                               |  |
| to     | to          | to          |     |                                           |                               |  |
| TB5    | 0354h-0355h | 0314h-0315h |     |                                           |                               |  |
| TB3MR  | 035Bh       | 031Bh       | 6-7 | Count Source select (f1/f2,f32)           | Count Source select (f1,f2n)  |  |
| TB4MR  | 035Ch       | 031Ch       | 6-7 | Count Source select (f1/f2,f32)           | Count Source select (f1,f2n)  |  |
| TB5MR  | 035Dh       | 031Dh       | 6-7 | Count Source select (f1/f2,f32)           | Count Source select (f1,f2n)  |  |
| TBSR   | 0340h       | 0300h       | -   | Address is different                      |                               |  |
| TRGSR  | 0383h       | 0343h       | -   | Address is different                      |                               |  |
| UDF    | 0384h       | 0344h       | -   | Address is different                      |                               |  |



# 4.12 Three-Phase Motor Control Timer Functions

### Table 4.12.1 lists the differences of three-phase motor control timer functions associated SFR.

| Symbol | Add         | lress       | bit | Differences                                  |                              |  |
|--------|-------------|-------------|-----|----------------------------------------------|------------------------------|--|
|        | M16C/62P    | M32C/87     |     | M16C/62P                                     | M32C/87                      |  |
| DTT    | 034Ch       | 030Ch       | -   | Address is different                         |                              |  |
| ICTB2  | 034Dh       | 030Dh       | -   | Address is different                         |                              |  |
| IDB0   | 034Ah       | 030Ah       | -   | Address is different                         |                              |  |
| IDB1   | 034Bh       | 030Bh       | -   | Address is different                         |                              |  |
| INVC0  | 0348h       | 0308h       | -   | Address is different                         |                              |  |
| INVC1  | 0349h       | 0309h       | 2   | Dead Time Timer Count Source                 | Dead Time Timer Count Source |  |
|        |             |             |     | (f1/ f2 or f1 divided-by-2/ f2 divided-by-2) | (f1/ f1 divided-by-2)        |  |
| TA11   | 0342h-0343h | 0302h-0303h | -   | Address is different                         |                              |  |
| TA21   | 0344h-0345h | 0304h-0305h | -   | Address is different                         |                              |  |
| TA41   | 0346h-0347h | 0306h-0307h | -   | Address is different                         |                              |  |
| TB2SC  | 039Eh       | 035Eh       | 1   | Three Phase Output Port NMI Control          | Nothing is assigned.         |  |

Table 4.12.1 Differences of Three-Phase Motor Control Timer Functions associated SFR

# 4.13 Differences of Serial Interface

Table 4.13.1 lists the differences of serial interface, Table 4.13.2 lists the differences of serial interface associated pin, and Table 4.13.3 and Table 4.13.4 list the differences of serial interface associated SFR. In case of outputting from each pin in M32C/87, it is needed to set the function select register.

Table 4.13.1 Differences of Serial Interface

| Item                                | M16C/62P                            | M32C/87                               |
|-------------------------------------|-------------------------------------|---------------------------------------|
| Configuration                       | 3 channels (UART0 to UART2)         | 5 channels (UART0 to UART4)           |
|                                     | Clock Synchronous                   | Clock Synchronous                     |
|                                     | Clock Asynchronous                  | Clock Asynchronous                    |
|                                     | I2C Mode                            | I2C Mode                              |
|                                     | Special Mode2                       | Special Mode 2                        |
|                                     | IE Mode                             | GCI Mode                              |
|                                     | SIM Mode                            | IE Mode                               |
|                                     | 2 channels (SI/O3, SI/O4)           | SIM Mode                              |
|                                     | Clock Synchronous                   | IrDA Mode (UART0)                     |
|                                     |                                     | 2 channels (UART5 to UART6)           |
|                                     |                                     | Clock Synchronous                     |
|                                     |                                     | Clock Asynchronous                    |
| Count Source                        | f1, <u>f2</u> , f8, <u>f32</u>      | f1, f8, <u>f2n</u>                    |
| Transfer Clock Output from multiple | Selectable from UART1               | None                                  |
| pins Function                       |                                     |                                       |
| CTS/RTS Separate Function           | Selectable from UART0               | None                                  |
| Pin Output Setting                  | When setting UART assorted register | When setting Function Select Register |



### Table 4.13.2 Differences of Serial Interface associated Pin

| Channel       | Pin   | M16C/62P             | M32C/87         |
|---------------|-------|----------------------|-----------------|
| UART0         | P6_0  | CTS0/RTS0            | CTS0/RTS0/SS0   |
|               | P6_1  | CLK0                 | CLK0            |
|               | P6_2  | RXD0/SCL0            | RXD0/SCL0/STXD0 |
|               | P6_3  | TXD0/SDA0            | TXD0/SDA0/SRXD0 |
| UART1         | P6_4  | CTS1/RTS1/CTS0/CLKS1 | CTS1/RTS1/SS1   |
|               | P6_5  | CLK1                 | CLK1            |
|               | P6_6  | RXD1/SCL1            | RXD1/SCL1/STXD1 |
|               | P6_7  | TXD1/SDA1            | TXD1/SDA1/SRXD1 |
| UART2         | P7_0  | TXD2/SDA2            | TXD2/SDA2/SRXD2 |
|               | P7_1  | RXD2/SCL2            | RXD2/SCL2/STXD2 |
|               | P7_2  | CLK2                 | CLK2            |
|               | P7_3  | CTS2/RTS2            | CTS2/RTS2/SS2   |
| UART3 / SI/O3 | P9_0  | CLK3                 | CLK3            |
|               | P9_1  | SIN3                 | RXD3/SCL3/STXD3 |
|               | P9_2  | SOUT3                | TXD3/SDA3/SRXD3 |
|               | P9_3  | -                    | CTS3/RTS3/SS3   |
| UART4 / SI/O4 | P9_4  | -                    | CTS4/RTS4/SS4   |
|               | P9_5  | CLK4                 | CLK4            |
|               | P9_6  | SOUT4                | TXD4/SDA4/SRXD4 |
|               | P9_7  | SIN4                 | RXD4/SCL4/STXD4 |
| UART5         | P7_6  | -                    | TXD5            |
|               | P7_7  | -                    | CLK5            |
|               | P8_0  | -                    | RXD5            |
|               | P8_1  | -                    | CTS5/RTS5       |
|               | P15_0 | -                    | TXD5            |
|               | P15_1 | -                    | CLK5            |
|               | P15_2 | -                    | RXD5            |
|               | P15_3 | -                    | CTS5/RTS5       |
| UART6         | P12_3 | -                    | CTS6/RTS6       |
|               | P12_2 | -                    | RXD6            |
|               | P12_1 | -                    | CLK6            |
|               | P12_0 | -                    | TXD6            |
|               | P15_7 | -                    | CTS6/RTS6       |
|               | P15_6 | -                    | CLK6            |
|               | P15_5 | -                    | RXD6            |
|               | P15_4 | -                    | TXD6            |



# Table 4.13.3 Differences of Serial Interface associated SFR (1/2)

| Symbol                           | Add         | Iress                              | bit | Diffe                                                                                                                                       | rences                                                        |
|----------------------------------|-------------|------------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|
|                                  | M16C/62P    | M32C/87                            |     | M16C/62P                                                                                                                                    | M32C/87                                                       |
| U0BRG                            | 03A1h       | 0369h                              | -   | Address is different                                                                                                                        | •                                                             |
| U0C0                             | 03A4h       | 036Ch                              | 0-1 | UiBRG Count Source Select (f1/f2, f32)                                                                                                      | UiBRG Count Source Select (f1, f2n)                           |
| U0C1                             | 03A5h       | 036Dh                              | 4   | Nothing is assigned.                                                                                                                        | UARTi Transmit Interrupt Cause Select                         |
|                                  |             |                                    | 5   | Nothing is assigned.                                                                                                                        | UARTi Continuous Receive Mode Enable                          |
|                                  |             |                                    | 7   | Error Signal Output Enable                                                                                                                  | Clock-Divided Synchronous Stop/                               |
|                                  |             |                                    |     |                                                                                                                                             | Error Signal Output Enable                                    |
| U0MR                             | 03A0h       | 0368h                              | 1   | Address is different                                                                                                                        |                                                               |
| U0RB                             | 03A6h-03A7h | 036Eh-036Fh                        | -   | Address is different                                                                                                                        |                                                               |
| U0SMR                            | 036Fh       | 0367h                              | 3   | Reserved bit                                                                                                                                | SCLL Sync Output Enable                                       |
|                                  |             |                                    | 7   | Nothing is assigned.                                                                                                                        | Clock Divide Synchronous                                      |
| U0SMR2                           | 036Eh       | 0366h                              | 7   | Nothing is assigned.                                                                                                                        | External Clock Synchronous Enable                             |
| U0SMR3                           | 036Dh       | 0365h                              | 0   | Nothing is assigned.                                                                                                                        | SS Pin Function Enable                                        |
| U0SMR4                           | 036Ch       | 0364h                              | 3   | SCL, SDA Output Select                                                                                                                      | SCL, SDA Output Select                                        |
|                                  |             |                                    |     | (Start and Stop Condition output/                                                                                                           | (Selects the serial I/O / Selects the                         |
|                                  |             |                                    |     | not output)                                                                                                                                 | start/stop condition)                                         |
| U0TB                             | 03A2h-03A3h | 036Ah-036Bh                        | -   | Address is different                                                                                                                        |                                                               |
| U1BRG                            | 03A9h       | 02E9h                              | -   | Address is different                                                                                                                        |                                                               |
| U1C0                             | 03ACh       | 02ECh                              | 0-1 | UiBRG Count Source Select (f1/f2, f32)                                                                                                      | UiBRG Count Source Select (f1, f2n)                           |
| U1C1                             | 03ADh       | 02EDh                              | 4   | Nothing is assigned.                                                                                                                        | UARTi Transmit Interrupt Cause Select                         |
|                                  |             |                                    | 5   | Nothing is assigned.                                                                                                                        | UARTi Continuous Receive Mode Enable                          |
|                                  |             |                                    | 7   | Error Signal Output Enable                                                                                                                  | Clock-Divided Synchronous Stop/                               |
|                                  |             |                                    |     |                                                                                                                                             | Error Signal Output Enable                                    |
| U1MR                             | 03A8h       | 02E8h                              | -   | Address is different                                                                                                                        |                                                               |
| U1RB                             | 03AEh-03AFh | 02EEh-02EFh                        | -   | Address is different                                                                                                                        |                                                               |
| U1SMR                            | 0373h       | 02E7h                              | 3   | Reserved bit                                                                                                                                | SCLL Sync Output Enable                                       |
|                                  |             |                                    | 7   | Nothing is assigned.                                                                                                                        | Clock Divide Synchronous                                      |
| U1SMR2                           | 0372h       | 02E6h                              | 7   | Nothing is assigned.                                                                                                                        | External Clock Synchronous Enable                             |
| U1SMR3                           | 0371h       | 02E5h                              | 2   | Nothing is assigned.                                                                                                                        | Serial Input Port Set                                         |
| U1SMR4                           | 0370h       | 02E4h                              | 3   | SCL, SDA Output Select                                                                                                                      | SCL, SDA Output Select                                        |
|                                  |             |                                    |     | (Start and Stop Condition output/                                                                                                           | (Selects the serial I/O / Selects the                         |
|                                  |             |                                    |     | not output)                                                                                                                                 | start/stop condition)                                         |
| U1TB                             | 03AAh-03ABh | 02EAh-02EBh                        | -   | Address is different                                                                                                                        | -                                                             |
| U2BRG                            | 0379h       | 0339h                              | -   | Address is different                                                                                                                        | -                                                             |
| U2C0                             | 037Ch       | 033Ch                              | 0-1 | UiBRG Count Source Select (f1/f2, f32)                                                                                                      | UiBRG Count Source Select (f1, f2n)                           |
| U2C1                             | 037Dh       | 033Dh                              | 7   | Error Signal Output Enable                                                                                                                  | Clock-Divided Synchronous Stop/<br>Error Signal Output Enable |
| U2MR                             | 0378h       | 0338h                              | -   | Address is different                                                                                                                        |                                                               |
| U2RB                             |             | 033Eh-033Fh                        | -   | Address is different                                                                                                                        |                                                               |
| U2SMR                            | 0377h       | 0337h                              | 3   | Reserved bit                                                                                                                                | SCLL Sync Output Enable                                       |
|                                  |             |                                    | 7   | Nothing is assigned.                                                                                                                        | Clock Divide Synchronous                                      |
| U2SMR2                           | 0376h       | 0336h                              | 7   | Nothing is assigned.                                                                                                                        | External Clock Synchronous Enable                             |
| U2SMR3                           | 0375h       | 0335h                              | 4   | Nothing is assigned.                                                                                                                        | Fault Error Flag                                              |
|                                  |             |                                    |     |                                                                                                                                             |                                                               |
|                                  |             |                                    | 5   |                                                                                                                                             | (Selects the serial I/O / Selects the                         |
|                                  |             |                                    |     |                                                                                                                                             | `                                                             |
| U2TB                             | 037Ah-03ABh | 033Ah-033Bh                        | -   | 1,                                                                                                                                          |                                                               |
|                                  |             | -                                  |     |                                                                                                                                             | -                                                             |
| U2SMR3<br>U2SMR4<br>U2TB<br>UCON | 0374h       | 0335h<br>0334h<br>033Ah-033Bh<br>- | 3   | Nothing is assigned.<br>SCL, SDA Output Select<br>(Start and Stop Condition output/<br>not output)<br>Address is different<br>Only M16C/62P | SCL, SDA Output Select                                        |



# Table 4.13.4 Differences of Serial Interface associated SFR (2/2)

| Symbol |          | dress       | bit |               |              |
|--------|----------|-------------|-----|---------------|--------------|
|        | M16C/62P | M32C/87     |     | M16C/62P      | M32C/87      |
| S3BRG  | 0363h    | -           | -   | Only M16C/62P | -            |
| S3C    | 0362h    | -           | -   | Only M16C/62P | -            |
| S3TRR  | 0360h    | -           | -   | Only M16C/62P | -            |
| S4BRG  | 0367h    | -           | -   | Only M16C/62P | -            |
| S4C    | 0366h    | -           | -   | Only M16C/62P | -            |
| S4TRR  | 0364h    | -           | -   | Only M16C/62P | -            |
| U3BRG  | -        | 0329h       | -   | -             | Only M32C/87 |
| U3C0   | -        | 032Ch       | -   | -             | Only M32C/87 |
| U3C1   | -        | 032Dh       | -   | -             | Only M32C/87 |
| U3MR   | -        | 0328h       | -   | -             | Only M32C/87 |
| U3RB   | -        | 032Eh-032Fh | -   | -             | Only M32C/87 |
| U3SMR  | -        | 0327h       | -   | -             | Only M32C/87 |
| U3SMR2 | -        | 0326h       | -   | -             | Only M32C/87 |
| U3SMR3 | -        | 0325h       | -   | -             | Only M32C/87 |
| U3SMR4 | -        | 0324h       | -   | -             | Only M32C/87 |
| U3TB   | -        | 02FAh-02FBh | -   | -             | Only M32C/87 |
| U4BRG  | -        | 02F9h       | -   | -             | Only M32C/87 |
| U4C0   | -        | 02FCh       | -   | -             | Only M32C/87 |
| U4C1   | -        | 02FDh       | -   | -             | Only M32C/87 |
| U4MR   | -        | 02F8h       | -   | -             | Only M32C/87 |
| U4RB   | -        | 02FEh-02FFh | -   | -             | Only M32C/87 |
| U4SMR  | -        | 02F7h       | -   | -             | Only M32C/87 |
| U4SMR2 | -        | 02F6h       | -   | -             | Only M32C/87 |
| U4SMR3 | -        | 02F5h       | -   | -             | Only M32C/87 |
| U4SMR4 | -        | 02F4h       | -   | -             | Only M32C/87 |
| U4TB   | -        | 02FAh-02FBh | -   | -             | Only M32C/87 |
| U56CON | -        | 01D0h       | -   | -             | Only M32C/87 |
| U5BRG  | -        | 01C1h       | -   | -             | Only M32C/87 |
| U5C0   | -        | 01C4h       | -   | -             | Only M32C/87 |
| U5C1   | -        | 01C5h       | -   | -             | Only M32C/87 |
| U5MR   | -        | 01C0h       | -   | -             | Only M32C/87 |
| U5RB   | -        | 01C6h-01C7h | -   | -             | Only M32C/87 |
| U5TB   | -        | 01C2h-01C3h | -   | -             | Only M32C/87 |
| U6BRG  | -        | 01C9h       | -   | -             | Only M32C/87 |
| U6C0   | -        | 01CCh       | -   | -             | Only M32C/87 |
| U6C1   | -        | 01CDh       | -   | -             | Only M32C/87 |
| U6MR   | -        | 01C8h       | -   | -             | Only M32C/87 |
| U6RB   | -        | 01CEh-01CFh | -   | -             | Only M32C/87 |
| U6TB   | -        | 01CAh-01CBh | -   | -             | Only M32C/87 |
| IRCON  | -        | 0372h       | -   | -             | Only M32C/87 |



# 4.14 Differences of A/D Converter

# 4.14.1 Differences of A/D Converter

Table 4.14.1 lists the differences of A/D converter, and Table 4.14.2 lists the differences of A/D converter associated SFR.

| Table 4.14.1 | Differences | of A/D | Converter  |
|--------------|-------------|--------|------------|
|              |             |        | 0011001101 |

| Item                                       | M16C/62P                                                                                        | M32C/87                                                                                                                                                           |
|--------------------------------------------|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operating Clock<br>(  ( AD)                | fAD, fAD/2, fAD/3, fAD/4, fAD/6, fAD/12<br>(Set ADCON0, ADCON1, ADCON2 register)                | fAD, fAD/2, fAD/3, fAD/4, fAD/6, fAD/8<br>(Set AD0CON0, AD0CON1, AD0CON3 register)                                                                                |
| A/D Converter maxi-<br>mum operating clock | VCC1 is more than 4V : $\phi$ AD = 12MHz<br>VCC1 is under 4V : $\phi$ AD = 10MHz                | When VCC1=4.2 to 5.5V : $\phi$ AD = 16MHz<br>When VCC1=3.0 to 3.6V : $\phi$ AD = 10MHz                                                                            |
| A/D Conversion Start<br>Condition          | Software trigger/ External trigger                                                              | Software trigger/ External trigger /Hardware trigger                                                                                                              |
| Mode                                       | One-shot mode<br>Repeat mode<br>Single sweep mode<br>Repeat sweep mode 0<br>Repeat sweep mode 1 | One-shot mode<br>Repeat mode<br>Single sweep mode<br>Repeat sweep mode 0<br>Repeat sweep mode 1<br>Multi-port single sweep mode<br>Multi-port repeat sweep mode 0 |
| Analog Input Pins                          | 26 pins<br>AN0 to AN7, AN0_0 to AN0_7, AN2_0 to AN2_7,<br>ANEX0, ANEX1                          | 34 pins<br>AN0 to AN7, AN0_0 to AN0_7, AN2_0 to AN2_7,<br>AN15_0 to AN15_7, ANEX0, ANEX1                                                                          |
| DMAC operating mode                        | None                                                                                            | Existing                                                                                                                                                          |

#### Table 4.14.2 Differences of A/D Converter associated SFR

| Symbol    | Symbol Addi |             | bit | Differences            |                                       |
|-----------|-------------|-------------|-----|------------------------|---------------------------------------|
|           | M16C/62P    | M32C/87     |     | M16C/62P               | M32C/87                               |
| AD0CON0   | 03D6h       | 0396h       | 0-2 | Analog Input Pin       | Analog Input Pin                      |
|           |             |             | 5   | Trigger Select         | Trigger Select                        |
|           |             |             | 7   | Frequency Select       | Frequency Select                      |
| AD0CON1   | 03D7h       | 0397h       | 0-1 | A/D Sweep Pin Select   | A/D Sweep Pin Select                  |
|           |             |             | 4   | Frequency Select 1     | Frequency Select                      |
| AD0CON2   | 03D4h       | 0394h       | 1-2 | A/D Input Group Select | Analog Input Port Select              |
|           |             |             | 3   | Reserved bit           | Nothing is assigned.                  |
|           |             |             | 4   | Frequency Select 2     | Nothing is assigned.                  |
|           |             |             | 5   | Nothing is assigned.   | External Trigger Request Cause Select |
|           |             |             | 6-7 | Nothing is assigned.   | Reserved bit                          |
| AD0CON3   | -           | 0395h       | -   | -                      | Only M32C/87                          |
| AD0CON4   | -           | 0392h       | -   | -                      | Only M32C/87                          |
| AD00AD07/ | 03C0h-03C1h | 0380h-0381h | -   | Address is different   |                                       |
| AD0toAD7  | to          | to          |     |                        |                                       |
|           | 03CEh-03CFh | 038Eh-038Fh |     |                        |                                       |

# 4.14.2 Notice of A/D Converter

In M32C/87, to separate A/D input/output pins (ANEX0, ANEX1, AN4 to AN7, AN15\_0 to AN15\_7) and the other peripheral function inputs, set PSL3\_5 and PSL3\_6 bit in the PSL3 register, PSC\_7 bit in the PSC register, IPS2 bit in the IPS register, and IPSB register. Setting "1" (A/D input/output) to corresponding bits with pins which are used as A/D input/output prevents applying intermediate electric potential from the other peripheral function inputs. (Applying intermediate electric potential may bring increase of power supply current.)



# 4.15 Differences of D/A Converter

# 4.15.1 Differences of D/A Converter

Table 4.15.1 lists the Differences of D/A converter, and Table 4.15.2 lists the Differences of D/A converter associated SFR.

#### Table 4.15.1 Differences of D/A Converter

| Item                  | M16C/62P                             | M32C/87                                                   |
|-----------------------|--------------------------------------|-----------------------------------------------------------|
| D/A Conversion timing | When writing DAi register (i = 0, 1) | When a value is written to the DAi register $(i = 0, 1)/$ |
|                       |                                      | When the timer, determined by the DATi0 or DATi1          |
|                       |                                      | bit setting in the DACON1 register, underflows            |

#### Table 4.15.2 Differences of D/A Converter associated SFR

| Symbol | Address  |         | bit | Differences          |              |
|--------|----------|---------|-----|----------------------|--------------|
|        | M16C/62P | M32C/87 |     | M16C/62P             | M32C/87      |
| DACON  | 03DCh    | 039Ch   | -   | Address is different |              |
| DACON1 | -        | 039Dh   | -   | -                    | Only M32C/87 |
| DA0    | 03D8h    | 0398h   | -   | Address is different |              |
| DA1    | 03DAh    | 039Ah   | -   | Address is different |              |

### 4.15.2 Notice of D/A Converter

In M32C/87, to separate D/A output pins (DA0, DA1) and the other peripheral function inputs, set PSL3\_3 and PSL3\_4 bit in the PSL3 register. Setting "1" (D/A output) to corresponding bits with pins which are used as D/A output prevents applying intermediate electric potential from the other peripheral function inputs. (Applying intermediate electric potential may bring increase of power supply current.)

# 4.16 Differences of CRC Calculation

Table 4.16.1 lists the Differences of CRC calculation associated SFR.

Table 4.16.1 Differences of CRC Calculation associated SFR

| Quarteral | Add         | ress        | L.'1 | Differences          |         |
|-----------|-------------|-------------|------|----------------------|---------|
| Symbol    | M16C/62P    | M32C/87     | bit  | M16C/62P             | M32C/87 |
| CRCIN     | 03BEh       | 037Eh       | -    | Address is different |         |
| CRCD      | 03BCh-03BDh | 037Ch-037Dh | -    | Address is different |         |



# 4.17 Differences of Ports

4.17.1 Differences of Port Pi Direction Register, Port Pi Register

Table 4.17.1 lists the differences of port Pi direction register, port Pi register.

| Symbol | Ado      | dress   | bit | Diffe                | rences       |
|--------|----------|---------|-----|----------------------|--------------|
|        | M16C/62P | M32C/87 | 1   | M16C/62P             | M32C/87      |
| P6     | 03ECh    | 03C0h   | -   | Address is different |              |
| P7     | 03EDh    | 03C1h   | -   | Address is different |              |
| P8     | 03F0h    | 03C4h   | -   | Address is different |              |
| P9     | 03F1h    | 03C5h   | -   | Address is different |              |
| P10    | 03F4h    | 03C8h   | -   | Address is different |              |
| P11    | 03F5h    | 03C9h   | -   | Address is different |              |
| P12    | 03F8h    | 03CCh   | -   | Address is different |              |
| P13    | 03F9h    | 03CDh   | -   | Address is different |              |
| P14    | -        | 03D0h   | -   | -                    | Only M32C/87 |
| P15    | -        | 03D1h   | -   | -                    | Only M32C/87 |
| PC14   | 03DEh    | -       | -   | Only M16C/62P        | -            |
| PD6    | 03EEh    | 03C2h   | -   | Address is different |              |
| PD7    | 03EFh    | 03C3h   | -   | Address is different |              |
| PD8    | 03F2h    | 03C6h   | -   | Address is different |              |
| PD9    | 03F3h    | 03C7h   | -   | Address is different |              |
| PD10   | 03F6h    | 03CAh   | -   | Address is different |              |
| PD11   | 03F7h    | 03CBh   | -   | Address is different |              |
| PD12   | 03FAh    | 03CEh   | -   | Address is different |              |
| PD13   | 03FBh    | 03CFh   | -   | Address is different |              |
| PD14   | -        | 03D2h   | -   | -                    | Only M32C/87 |
| PD15   | -        | 03D3h   | -   | -                    | Only M32C/87 |

Table 4.17.1 Differences of Port Pi Direction Register, Port Pi Register

# 4.17.2 Differences of Port Control Register

# Table 4.17.2 lists the differences of port control register.

Table 4.17.2 Differences of Port Control Register

| Symbol | Address  |         | bit | Differences                 |                              |  |
|--------|----------|---------|-----|-----------------------------|------------------------------|--|
|        | M16C/62P | M32C/87 |     | M16C/62P                    | M32C/87                      |  |
| PCR    | 03FFh    | 03FFh   | 0   | Port 1 Control              | Port 1 Control               |  |
|        |          |         |     | (The input levels are read/ | (CMOS output/                |  |
|        |          |         |     | The port latch is read)     | N-channel open drain output) |  |



# 4.17.3 Differences of Pull-Up Control Register

# Table 4.17.3 lists the differences of pull-up control register.

| Symbol |          | Address |   | Differences            |                        |
|--------|----------|---------|---|------------------------|------------------------|
|        | M16C/62P | M32C/87 |   | M16C/62P               | M32C/87                |
| PUR1   | 03FDh    | 03F1h   | 4 | P6_0 to P6_3 Pull-Up   | Nothing is assigned.   |
|        |          |         | 5 | P6_4 to P6_7 Pull-Up   | Nothing is assigned.   |
|        |          |         | 6 | P7_2 to P7_3 Pull-Up   | Nothing is assigned.   |
|        |          |         | 7 | P7_4 to P7_7 Pull-Up   | Nothing is assigned.   |
| PUR2   | 03FEh    | 03DAh   | 0 | P8_0 to P8_3 Pull-Up   | P6_0 to P6_3 Pull-Up   |
|        |          |         | 1 | P8_4 to P8_7 Pull-Up   | P6_4 to P6_7 Pull-Up   |
|        |          |         | 2 | P9_0 to P9_3 Pull-Up   | P7_2 to P7_3 Pull-Up   |
|        |          |         | 3 | P9_4 to P9_7 Pull-Up   | P7_4 to P7_7 Pull-Up   |
|        |          |         | 4 | P10_0 to P10_3 Pull-Up | P8_0 to P8_3 Pull-Up   |
|        |          |         | 5 | P10_4 to P10_7 Pull-Up | P8_4 to P8_7 Pull-Up   |
|        |          |         | 6 | Nothing is assigned.   | P9_0 to P9_3 Pull-Up   |
|        |          |         | 7 | Nothing is assigned.   | P9_4 to P9_7 Pull-Up   |
| PUR3   | 03DFh    | 03DBh   | 0 | P11_0 to P11_3 Pull-Up | P10_0 to P10_3 Pull-Up |
|        |          |         | 1 | P11_4 to P11_7 Pull-Up | P10_4 to P10_7 Pull-Up |
|        |          |         | 2 | P12_0 to P12_3 Pull-Up | P11_0 to P11_3 Pull-Up |
|        |          |         | 3 | P12_4 to P12_7 Pull-Up | P11_4 Pull-Up          |
|        |          |         | 4 | P13_0 to P13_3 Pull-Up | P12_0 to P12_3 Pull-Up |
|        |          |         | 5 | P13_4 to P13_7 Pull-Up | P12_4 to P12_7 Pull-Up |
|        |          |         | 6 | P14_0, P14_1 Pull-Up   | P13_0 to P13_3 Pull-Up |
|        |          |         | 7 | P11 to P14 Enabling    | P13_4 to P13_7 Pull-Up |
| PUR4   | -        | 03DCh   | - | -                      | Only M32C/87           |

Table 4.17.3 Differences of Pull-Up Control Register

# 4.17.4 Function Select Register

M32C/87 has the Function Select Registers (PSC, PSC2, PSC3, PSC6, PSD1, PSD2, PSE1, PSE2, PSL0 to PSL3, PSL6 and PSL9). When multiple peripheral function outputs are assigned to a pin, set these function select registers to select which function is used.

# 4.17.5 Input Function Select Register

M32C/87 has the input function select registers (IPS, IPSA and IPSB) that select input function.



# 4.18 Differences of Flash Memory

# 4.18.1 Differences of Flash Memory

Table 4.18.1 lists the differences of flash memory. Addresses of flash memory associated SFR are different in M16C/62P and M32C/87.

#### Table 4.18.1 Differences of Flash Memory

| Symbol | Add      | lress   | bit | Differ               | ences   |
|--------|----------|---------|-----|----------------------|---------|
| Symbol | M16C/62P | M32C/87 |     | M16C/62P             | M32C/87 |
| FIDR   | 01B4h    | -       | -   | Only M16C/62P        | -       |
| FMR0   | 01B7h    | 0057h   | -   | Address is different |         |
| FMR1   | 01B5h    | 0055h   | -   | Address is different |         |

# 4.18.2 Differences of Software Command

#### Table 4.18.2 lists the differences of software command.

#### Table 4.18.2 Differences of Software Command

| Software Command         | M16C/62P      | M32C/87 |
|--------------------------|---------------|---------|
| Erase All Unlocked Block | Only M16C/62P | -       |

### 4.19 Peripheral Functions added in M32C/87

### Peripheral Functions added in M32C/87 are as below.

- Real-Time Port
- Intelligent I/O
- CAN
- DMACII
- X/Y Conversion

# 4.20 Differences of Development Tool

#### Table 4.20.1 lists the differences of development tool.

#### Table 4.20.1 Differences of Development Tool.

| Tool                           | For M16C/62P                | For M32C/87     |
|--------------------------------|-----------------------------|-----------------|
| C Compiler                     | M3T-NC30WA                  | M3T-NC308WA     |
| (including Simulator Debugger) |                             |                 |
| Real-time OS                   | M3T-MR30                    | M3T-MR308/4     |
| Emulator Debugger              | M16C R8C PC7501             | M32C PC7501     |
|                                | M16C PC4701                 |                 |
| Emulation Probe                | M3062PT2-EPB (for PC7501)   | M30870T-EPB     |
| Emulation Pod                  | M3062PT3-RPD-E (for PC4701) |                 |
| Compact Emulator               | M3062PT3-CPE                | M30870T2-CPE    |
| Renesas Starter Kits           | R0K33062PS000BE             | R0K330879S000BE |



# 5. Reference Documents

Hardware manual

M16C/62P Group Hardware Manual M32C/87 Group Hardware Manual (Use the most recent version of the document on the Renesas Technology Web site.)



# Web site and Contact for Support

Renesas Technology Web site http://www.renesas.com/

Inquiries http://www.renesas.com/inquiry csc@renesas.com

# **REVISION HISTORY**

| Day  | Davi Data  |      | Description          |
|------|------------|------|----------------------|
| Rev. | Date       | Page | Summary              |
| 1.00 | 2006.06.20 | -    | First edition issued |
|      |            |      |                      |

Keep safety first in your circuit designs!

 Renesas Technology Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corporation product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corporation or a third party.
- 2. Renesas Technology Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corporation product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corporation assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corporation by various means, including the Renesas Technology Corporation Semiconductor home page (http://www.renesas.com).

- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corporation assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corporation or an authorized Renesas Technology Corporation product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corporation is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

8. Please contact Renesas Technology Corporation for further details on these materials or the products contained therein.

**KENESAS**