# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

# RENESAS

# M16C/29 Group, M16C/5LD Group

Differences between M16C/29 and M16C/5LD

## 1. Abstract

This following document describes differences between the M16C/29 80-pin package and the M16C/5LD 80-pin package Renesas microcomputers (MCUs). Refer to each device's hardware manual for details.

## 2. Introduction

The application examples in this document refer to the following MCUs:

- M16C/29 80-pin package
- M16C/5LD 80-pin package

Refer to the latest hardware manuals and technical updates when using this application note.



## 3. Differences

## 3.1 Differences in Functions

Table 3.1.1 and Table 3.1.2 list Differences in Functions.

| Table 3.1.1         Differences in Functions (1/2) | 1) |
|----------------------------------------------------|----|
|----------------------------------------------------|----|

| Item                                  |                                   | M16C/29                                                                                                                                                                                                                                                                                          | M16C/5LD                                                                                              |
|---------------------------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|
| Minimum Instruction<br>Execution Time |                                   | 50 ns (f(BCLK) = 20 MHz, VCC = 3.0 to 5.5 V)<br>(Normal-ver./T-ver.)<br>100 ns (f(BCLK) = 10 MHz, VCC = 2.7 to 5.5 V)<br>(Normal-ver.)<br>50 ns (f(BCLK) = 20 MHz,<br>VCC = 4.2 to 5.5 V, -40°C to 105°C) (V-ver.)<br>62.5 ns (f(BCLK) = 16 MHz,<br>VCC = 4.2 to 5.5 V, -40°C to 125°C) (V-ver.) | 31.25 ns (f(BCLK) = 32 MHz, VCC = 3.0 to<br>5.5 V)<br>40 ns (f(BCLK) = 25 MHz, VCC = 2.7 to 5.5<br>V) |
| Voltage<br>Detector                   | Voltage<br>detect<br>circuits     | 2 circuits (Normal-ver.), No (T-ver./V-ver.)                                                                                                                                                                                                                                                     | 2 circuits                                                                                            |
|                                       | Power-on<br>reset                 | No                                                                                                                                                                                                                                                                                               | Yes                                                                                                   |
| Clock Gen                             | erator                            | 4 circuits<br>Main clock <sup>(2)</sup> , sub clock <sup>(2)</sup> , on-chip oscillator,<br>PLL frequency synthesizer                                                                                                                                                                            | 4 circuits<br>Main clock, sub clock, PLL frequency<br>synthesizer, 125 kHz on-chip oscillator         |
| CPU Clock after Reset                 |                                   | On-chip oscillator clock f2 (ROC) divided by 16                                                                                                                                                                                                                                                  | 125 kHz on-chip oscillator clock (fOCO-S) divided by 8                                                |
| Power Slow read<br>Control mode       |                                   | No                                                                                                                                                                                                                                                                                               | Yes                                                                                                   |
|                                       | Low current consumption read mode | No                                                                                                                                                                                                                                                                                               | Yes                                                                                                   |
| Power Supply Voltage                  |                                   | (Normal-ver.)<br>VCC = 3.0 to 5.5 V (f(BCLK) = 20 MHz)<br>VCC = 2.7 to 5.5 V (f(BCLK) = 10 MHz)                                                                                                                                                                                                  | 32 MHz / 3.0 to 5.5 V<br>25 MHz / 2.7 to 5.5 V                                                        |
|                                       |                                   | (T-ver.) VCC = 3.0 to 5.5 V<br>(V-ver.) VCC = 4.2 to 5.5 V                                                                                                                                                                                                                                       | -                                                                                                     |
| Current Consumption                   |                                   | 18 mA (VCC = 5 V, f(BCLK) = 20 MHz)<br>25 $\mu$ A (f(XCIN) = 32 kHz on RAM)<br>3.0 $\mu$ A (VCC = 5 V, f(XCIN) = 32 kHz, in wait<br>mode)<br>0.8 $\mu$ A (VCC = 5 V, in stop mode)                                                                                                               | TBD                                                                                                   |
| Watchdog Count source<br>Timer        |                                   | CPU clock, on-chip oscillator                                                                                                                                                                                                                                                                    | CPU clock, dedicated 125 kHz on-Chip oscillator for the watchdog timer                                |
|                                       | Reset start function              | No                                                                                                                                                                                                                                                                                               | Selectable from start and stop                                                                        |
| Refresh<br>possible<br>period         |                                   | 100% (can be refreshed constantly)                                                                                                                                                                                                                                                               | 25%, 50%, 75%, 100% (selectable)                                                                      |
| DMAC                                  |                                   | 2 channels<br>Trigger sources: 23                                                                                                                                                                                                                                                                | 4 channels<br>Trigger sources: 42                                                                     |

Notes:

- 1. Refer to the hardware manual for electrical characteristics and more details.
- 2. These circuits contain a built-in feedback resistor.

| Item                                              |                                              | M16C/29                                                                                                 | M16C/5LD                                                                                                                                                     |  |
|---------------------------------------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Timers                                            | Timer A,<br>timer B<br>count<br>source       | f1, f2, f8, f32, fC32                                                                                   | f1TIMAB, f2TIMAB, f8TIMAB, f32TIMAB,<br>f64TIMAB, fOCO-S, fC32                                                                                               |  |
| Timer A<br>modes                                  |                                              | Timer mode, event counter mode, one-shot<br>timer mode, pulse width modulation mode<br>(PWM mode)       | Timer mode, event counter mode, one-shot<br>timer mode, pulse width modulation mode<br>(PWM mode), programmable output mode                                  |  |
|                                                   | Task monitor<br>timer                        | No                                                                                                      | 16 bits timer x 1 channel                                                                                                                                    |  |
|                                                   | Real-time<br>clock                           | No                                                                                                      | Counts seconds, minutes, hours, and days of the week                                                                                                         |  |
| Serial<br>Interface                               | Number of channels                           | Clock synchronous/asynchronous x 3<br>channels<br>Dedicated clock-synchronous x 2 channels              | Clock synchronous/asynchronous x 5 channels                                                                                                                  |  |
| Multi-master<br>I <sup>2</sup> C-bus<br>Interface | Slave<br>address<br>setting                  | 1                                                                                                       | 3 (maximum)                                                                                                                                                  |  |
| CAN Module                                        |                                              | 16 slots                                                                                                | 32 slots                                                                                                                                                     |  |
| A/D Converter<br>Resolution                       |                                              | 1 circuit (A/D circuit only)                                                                            | 2 circuits (A/D circuit, A/D1 circuit)                                                                                                                       |  |
|                                                   |                                              | 8-bit/10-bit (selectable)                                                                               | 10-bit only                                                                                                                                                  |  |
|                                                   | Sample and hold                              | Yes/No (selectable)                                                                                     | Yes                                                                                                                                                          |  |
|                                                   | Analog input<br>pins                         | 8 pins (AN0 to AN7) + 8 pins (AN0_0 to<br>AN0_7) + 8 pins (AN2_0 to AN2_7) + 3 pins<br>(AN3_0 to AN3_2) | A/D circuit: 8 pins (AN0 to AN7) + 8 pins<br>(AN0_0 to AN0_7) + 8 pins<br>(AN2_0 to AN2_7) + 3 pins<br>(AN3_0 to AN3_2)<br>A/D1 circuit: 4 pins (AN0 to AN3) |  |
| Flash<br>Memory                                   | Program/<br>erase power<br>supply<br>voltage | 2.7 to 5.5 V (Normal-ver.)<br>3.0 to 5.5 V (T-ver.)<br>4.2 to 5.5 V (V-ver.)                            | 2.7 to 5.5 V                                                                                                                                                 |  |
|                                                   | Program/<br>erase cycles                     | 100 times (all space) or 1,000 times (blocks<br>0 to 5)<br>10,000 times (blocks A and B)                | 1,000 times (program ROM 1, program ROM<br>2),<br>10,000 times (data flash)                                                                                  |  |

| Table 3.1.2 | Differences in Functions | (2/2) (1) |
|-------------|--------------------------|-----------|
|-------------|--------------------------|-----------|

Note:

1. Refer to the hardware manual for electrical characteristics and more details.

## 3.2 **Pin Characteristics**

Table 3.2.1 lists Differences in Pin Characteristics.

## Table 3.2.1 Differences in Pin Characteristics

| M16C/29                         | M16C/5LD                        | Changes from M16C/29          |
|---------------------------------|---------------------------------|-------------------------------|
| P9_3/CTX/AN2_4                  | P9_3/CTX0/AN2_4                 | Added: CTX0<br>Deleted: CTX   |
| P9_2/TB2IN/CRX/AN3_2            | P9_2/TB2IN/CRX0/AN3_2           | Added: CRX0<br>Deleted: CRX   |
| P7_0/TA0OUT/TXD2/SDA2/RTS1/CTS1 | P7_0/TA0OUT/TXD2/SDA2/RTS1/CTS1 | Deleted: CTS0/CLKS1           |
| /CTS0/CLKS1                     |                                 |                               |
| P6_4/RTS1/CTS1/CTS0/CLKS1       | P6_4 /RTS1/CTS1                 | Deleted: CTS0/CLKS1           |
| P3_3                            | P3_3/CTS3/RTS3                  | Added: CTS3/RTS3              |
| P3_2/SOUT3                      | P3_2/TXD3                       | Added: TXD3<br>Deleted: SOUT3 |
| P3_1/SIN3                       | P3_1/RXD3                       | Added: RXD3<br>Deleted: SIN3  |
| P6_0/RTS0/CTS0                  | P6_0/RTCOUT/RTS0/CTS0           | Added: RTCOUT                 |
| P9_7/SIN4/AN2_7                 | P9_7/RXD4/AN2_7                 | Added: RXD4<br>Deleted: SIN4  |
| P9_6/SOUT4/AN2_6                | P9_6/TXD4/AN2_6                 | Added: TXD4<br>Deleted: SOUT4 |

# 4. Detailed Comparison

## 4.1 Differences in Protection

Table 4.1.1 lists Differences in the Register Associated with Protection.

| Table 4.1.1 | Differences in the Register Associated with Protection |
|-------------|--------------------------------------------------------|
|-------------|--------------------------------------------------------|

| Symbol | Address |          | Bit | Differ                                                                                              | ences                                                                                     |
|--------|---------|----------|-----|-----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| Symbol | M16C/29 | M16C/5LD | DIL | M16C/29                                                                                             | M16C/5LD                                                                                  |
| PRCR   | 000Ah   |          | 0   | Protect bit 0<br>Enable write access to registers<br>CM0, CM1, CM2, ROCR, PLC0,<br>PCLKR, and CCLKR | Protect bit 0<br>Enable write access to registers<br>CM0, CM1, CM2, PLC0, and<br>PCLKR    |
|        |         |          | 2   | Protect bit 2<br>Enable write access to registers<br>PD9, PACR, S4C, and NDDR                       | Protect bit 2<br>Enable write access to registers<br>PD9, U4MR, NDDR, and PACR            |
|        |         |          | 3   | Protect bit 3<br>Enable write access to registers<br>VCR2 and D4INT                                 | Protect bit 3<br>Enable write access to registers<br>VCR2, VWCE, VD2LS, VW0C,<br>and VW2C |
|        |         |          | 6   | No register bit                                                                                     | Protect bit 6<br>Enable write access to PRG2C<br>register                                 |



## 4.2 Differences in Resets

Table 4.2.1 lists Differences in Resets and Table 4.2.2 lists Differences in the Register Associated with Resets.

| Table 4.2.1 Dif | ferences in | Resets |
|-----------------|-------------|--------|
|-----------------|-------------|--------|

| Item            | M16C/29                                                                                                                                                       | M16C/5LD                                                                                                                                                             |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Types of resets | Hardware reset 1<br>Software reset<br>Watchdog timer reset<br>Oscillation stop detection reset<br>Hardware reset 2 (brown-out detection reset) <sup>(1)</sup> | Hardware reset<br>Software reset<br>Watchdog timer reset<br>Oscillation stop detection reset<br>Voltage monitor 0 reset<br>Voltage monitor 2 reset<br>Power-on reset |

Note:

1. T-ver. and V-ver. cannot be used.

| Symbol | Add     | lress    | Bit | Differences |                                                                               | Differences |  |
|--------|---------|----------|-----|-------------|-------------------------------------------------------------------------------|-------------|--|
| Symbol | M16C/29 | M16C/5LD | DIL | M16C/29     | M16C/5LD                                                                      |             |  |
| RSTFR  | _       | 0018h    | 1   | —           | Hardware reset detection flag<br>0: Not detected<br>1: Detected               |             |  |
|        |         |          | 2   |             | Software reset detection flag<br>0: Not detected<br>1: Detected               |             |  |
|        |         |          | 3   |             | Watchdog timer reset detection flag<br>0: Not detected<br>1: Detected         |             |  |
|        |         |          | 5   |             | Voltage monitor 2 reset detection flag<br>0: Not detected<br>1: Detected      |             |  |
|        |         |          | 6   |             | Oscillator stop detect reset detection flag<br>0: Not detected<br>1: Detected |             |  |

## 4.3 Differences in Voltage Detector

Table 4.3.1 lists Differences in the Voltage Detector and Table 4.3.2 lists Differences in Registers Associated with the Voltage Detector.

#### Table 4.3.1 Differences in the Voltage Detector

| Item                                         | M16C/29   | M16C/5LD                                                                                             |
|----------------------------------------------|-----------|------------------------------------------------------------------------------------------------------|
| Voltage detection<br>interrupt monitor level | Vdet4     | Vdet2 (voltage detection circuit 2)                                                                  |
| Voltage detection reset monitor level        | Vdet3     | <ul> <li>Vdet2 (voltage detection circuit 2)</li> <li>Vdet0 (voltage detection circuit 0)</li> </ul> |
| Sampling clock                               | CPU clock | fOCO-S                                                                                               |

Refer to the electric characteristics in the hardware manual for detection voltage.



| O was had | Ado     | dress    | D:4   | Differences                                                                                                                                                                                                                                                                          |                                                                                                                                                                                           |  |  |
|-----------|---------|----------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Symbol    | M16C/29 | M16C/5LD | Bit   | M16C/29                                                                                                                                                                                                                                                                              | M16C/5LD                                                                                                                                                                                  |  |  |
| VCR1      | 0019h   |          | 3     | Low voltage monitor flag<br>0: VCC < Vdet4<br>1: VCC ≥ Vdet4                                                                                                                                                                                                                         | Low voltage monitor flag<br>0: VCC < Vdet2<br>1: VCC ≥ Vdet2<br>or voltage detector 2 circuit<br>disabled                                                                                 |  |  |
| VCR2      | 001Ah   |          | 5     | Reserved bit                                                                                                                                                                                                                                                                         | Voltage detector 0 enable bit<br>0: Voltage detector 0 disabled<br>1: Voltage detector 0 enabled                                                                                          |  |  |
|           |         |          | 6     | Reset level monitor bit<br>0: Disable reset level detection<br>circuit<br>1: Enable reset level detection<br>circuit                                                                                                                                                                 | Reserved bit                                                                                                                                                                              |  |  |
|           |         | _        | 7     | Low voltage monitor bit<br>0: Disable low voltage detection<br>circuit<br>1: Enable low voltage detection<br>circuit                                                                                                                                                                 | Voltage detector 2 enable bit<br>0: Voltage detector 2 disabled<br>1: Voltage detector 2 enabled                                                                                          |  |  |
| VWCE      | —       | 0026h    | —     | —                                                                                                                                                                                                                                                                                    | M16C/5LD only                                                                                                                                                                             |  |  |
| VD2LS     | —       | 0028h    | —     | —                                                                                                                                                                                                                                                                                    | M16C/5LD only                                                                                                                                                                             |  |  |
| VW0C      | —       | 002Ah    |       | —                                                                                                                                                                                                                                                                                    | M16C/5LD only                                                                                                                                                                             |  |  |
| VW2C      | —       | 002Ch    | —     | —                                                                                                                                                                                                                                                                                    | M16C/5LD only                                                                                                                                                                             |  |  |
| D4INT     | 001Fh   | -        | 0     | Low voltage detection interrupt<br>enable bit<br>0: Disable<br>1: Enable<br>Stop mode deactivation control bit<br>0: Disable (do not use the low<br>voltage detection interrupt to exit<br>stop mode)<br>1: Enable (use the low voltage<br>detection interrupt to exit stop<br>mode) |                                                                                                                                                                                           |  |  |
|           |         |          | 2     | Voltage change detection flag<br>0: Not detected<br>1: Vdet4 passing detection                                                                                                                                                                                                       |                                                                                                                                                                                           |  |  |
|           |         |          | 3     | WDT overflow detect flag<br>0: Not detected<br>1: Detected                                                                                                                                                                                                                           |                                                                                                                                                                                           |  |  |
|           |         |          | 5 - 4 | Sampling clock select bit<br>00: CPU clock divided by 8<br>01: CPU clock divided by 16<br>10: CPU clock divided by 32<br>11: CPU clock divided by 64                                                                                                                                 |                                                                                                                                                                                           |  |  |
| OFS1      | —       | FFFFFh   | 6     | —                                                                                                                                                                                                                                                                                    | <ul><li>Voltage detector 0 start bit</li><li>0: Voltage monitor 0 reset enabled<br/>after hardware reset.</li><li>1: Voltage monitor 0 reset disabled<br/>after hardware reset.</li></ul> |  |  |

#### Table 4.3.2 Differences in Registers Associated with the Voltage Detector



## 4.4 Differences in the Clock Generator

Table 4.4.1 lists Differences in the Clock Generator and Table 4.4.2 lists Differences in Registers Associated with Clock Generator.

| Item                                                                  | M16C/29                                                                                                                                                           | M16C/5LD                                                                                                                                                  |
|-----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| CPU clock<br>after reset                                              | On-chip oscillator clock f2 (ROC) divided by 16                                                                                                                   | 125 kHz on-chip oscillator clock (fOCO-S) divided by 8                                                                                                    |
| Peripheral<br>clock (fC)                                              | Supply constantly                                                                                                                                                 | Provided/Not provided (selectable)<br>Selected by setting the PM25 bit in the PM2 register.                                                               |
| On-chip<br>oscillator<br>types and<br>frequency                       | 3 types<br>On-chip oscillator frequency 1 (f1(ROC)): 1 MHz<br>On-chip oscillator frequency 2 (f2(ROC)): 2 MHz<br>On-chip oscillator frequency 3 (f3(ROC)): 16 MHz | 2 types<br>125 kHz on-chip oscillator (fOCO-S): Approx. 125 kHz<br>Dedicated 125 kHz on-chip oscillator for the watchdog<br>timer (fWDT): Approx. 125 kHz |
| Clock<br>frequency<br>generated by<br>PLL<br>frequency<br>synthesizer | 10 to 20 MHz                                                                                                                                                      | 10 to 32 MHz (VCC = 3.0 V to 5.5 V)<br>10 to 25 MHz (VCC = 2.7 V to 5.5 V)                                                                                |
| Calculation<br>formula for<br>PLL clock<br>frequency                  | f(XIN) x n                                                                                                                                                        | f(XIN) / m x n                                                                                                                                            |

#### Table 4.4.1 Differences in the Clock Generator

n: Multiplication rate set by bits PLC02 to PLC00 in the PLC0 register

m: Division ratio set by bits PLC05 to PLC04 in the PLC0 register



| Symbol | Ado     | dress    | Dit   |                                                                  | D                                                                                                                                               | ifferences                                                                                                                                                                              |
|--------|---------|----------|-------|------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol | M16C/29 | M16C/5LD | Bit   |                                                                  | M16C/29                                                                                                                                         | M16C/5LD                                                                                                                                                                                |
| CM1    | 0007h   |          | 3     | Reserv                                                           | ed bits                                                                                                                                         | <ul><li>XIN-XOUT feedback resistor select bit</li><li>0: Internal feedback resistor</li><li>connected</li><li>1: Internal feedback resistor not</li><li>connected</li></ul>             |
|        |         |          | 4     |                                                                  |                                                                                                                                                 | <ul><li>125 kHz on-chip oscillator stop bit</li><li>0: 125 kHz on-chip oscillator oscillates</li><li>1: 125 kHz on-chip oscillator stops</li></ul>                                      |
| PCLKR  | 025Eh   | 0012h    | —     |                                                                  | Differe                                                                                                                                         | nce in address                                                                                                                                                                          |
| PLC0   | 001Ch   |          | 2 - 0 | 000: Do<br>001: M                                                | Itiplying factor select bit<br>o not set<br>ultiply by 2<br>ultiply by 4<br>Do not set                                                          | PLL multiplying factor select bit<br>000: Do not set<br>001: Multiply-by-2<br>010: Multiply-by-4<br>011: Multiply-by-6<br>100: Multiply-by-8<br>101:<br>110:<br>110:<br>111: Do not set |
|        |         |          | 4     | Reserv<br>Set to 1                                               |                                                                                                                                                 | Reference frequency counter set bit<br>00: No division                                                                                                                                  |
|        |         |          | 5     | Reserv                                                           | ed bit                                                                                                                                          | 01: Divide-by-2<br>10: Divide-by-4<br>11: Do not set                                                                                                                                    |
| PM2    | 001Eh   |          | 0     | Specifying wait when accessing<br>SFR<br>0: 2 waits<br>1: 1 wait |                                                                                                                                                 | Reserved bit<br>Set to 1.                                                                                                                                                               |
|        |         |          | 2     | 0: CPU<br>watc<br>1: On-c<br>used                                | bunt source protective bit<br>clock is used for the<br>hdog timer count source<br>hip oscillator clock is<br>for the watchdog timer<br>t source | No register bit                                                                                                                                                                         |
|        |         |          | 5     | No regi                                                          | ster bit                                                                                                                                        | Peripheral clock fC provide bit<br>0: fC disabled<br>1: fC enabled                                                                                                                      |
| ROCR   | 025Ch   | _        | —     | M16C/2                                                           | 29 only                                                                                                                                         | —                                                                                                                                                                                       |
| CCLKR  | 025Fh   | _        | —     | M16C/2                                                           | 29 only                                                                                                                                         | <u> </u>                                                                                                                                                                                |

## Table 4.4.2 Differences in Registers Associated with Clock Generator



## 4.5 Differences in Power Control

Table 4.5.1 lists Differences in Power Control and Table 4.5.2 lists Difference in the Register Associated with Power Control.

#### Table 4.5.1 Differences in Power Control

| Item                              | M16C/29 | M16C/5LD |
|-----------------------------------|---------|----------|
| Slow read mode                    | No      | Yes      |
| Low current consumption read mode | No      | Yes      |

#### Table 4.5.2 Difference in the Register Associated with Power Control

| Symbol | Add     | ress     | Bit | Differences |               |
|--------|---------|----------|-----|-------------|---------------|
| Symbol | M16C/29 | M16C/5LD |     | M16C/29     | M16C/5LD      |
| FMR2   | —       | 0222h    | _   | —           | M16C/5LD only |

## 4.6 Difference in Processor Mode

Table 4.6.1 lists Difference in the Register Associated with Processor Mode.

#### Table 4.6.1 Difference in the Register Associated with Processor Mode

| Symbol | Add     | ress     | Bit | Differences |               |
|--------|---------|----------|-----|-------------|---------------|
| Symbol | M16C/29 | M16C/5LD | DIL | M16C/29     | M16C/5LD      |
| PRG2C  | —       | 0010h    | —   | —           | M16C/5LD only |

## 4.7 Differences in Programmable I/O Ports

Table 4.7.1 lists Differences in Registers Associated with Programmable I/O Ports.

#### Table 4.7.1 Differences in Registers Associated with Programmable I/O Ports

| Symbol | Address |          | Bit | Differ                | ences      |
|--------|---------|----------|-----|-----------------------|------------|
| Symbol | M16C/29 | M16C/5LD | DIL | M16C/29               | M16C/5LD   |
| NDDR   | 033Eh   | 02FEh    |     | Difference            | in address |
| P17DDR | 033Fh   | 02FFh    | _   | Difference in address |            |
| PUR0   | 03FCh   | 0360h    | _   | Difference in address |            |
| PUR1   | 03FDh   | 0361h    | _   | Difference in address |            |
| PUR2   | 03FEh   | 0362h    | _   | Difference in address |            |
| PCR    | 03FFh   | 0366h    |     | Difference in address |            |
| PACR   | 025Dh   | 0370h    |     | Difference in address |            |



## 4.8 Differences in Interrupts

Table 4.8.1 to Table 4.8.2 list Differences in Interrupt Vectors, Table 4.8.3 lists Differences in SFRs Associated with Interrupts, and Table 4.8.4 Differences in Interrupt Source Select Registers.

| Software<br>Interrupt<br>Number | Vector Address                | M16C/29                                                       | M16C/5LD                                                                                |
|---------------------------------|-------------------------------|---------------------------------------------------------------|-----------------------------------------------------------------------------------------|
| 0                               | +0 to +3 (0000h to 0003h)     | BRK instruction                                               | BRK instruction                                                                         |
| 1                               | +4 to +7 (0004h to 0007h)     | CAN0 wake-up                                                  | — (Reserved)                                                                            |
| 2                               | +8 to +11 (0008h to 000Bh)    | CAN0 receive completion                                       | — (Reserved)                                                                            |
| 3                               | +12 to +15 (000Ch to 000Fh)   | CAN0 transmit completion                                      | — (Reserved)                                                                            |
| 4                               | +16 to +19 (0010h to 0013h)   | INT3                                                          | INT3                                                                                    |
| 5                               | +20 to +23 (0014h to 0017h)   | IC/OC interrupt 0                                             | — (Reserved)                                                                            |
| 6                               | +24 to +27 (0018h to 001Bh)   | IC/OC interrupt 1, I <sup>2</sup> C-bus interface             | — (Reserved)                                                                            |
| 7                               | +28 to +31 (001Ch to 001Fh)   | IC/OC base timer, SCL/SDA                                     | — (Reserved)                                                                            |
| 8                               | +32 to +35 (0020h to 0023h)   | SI/O4, INT5                                                   | ĪNT5                                                                                    |
| 9                               | +36 to +39 (0024h to 0027h)   | SI/O3, INT4                                                   | INT4                                                                                    |
| 10                              | +40 to +43 (0028h to 002Bh)   | UART2 start/stop condition detection, bus collision detection | UART2 start/stop condition<br>detection, bus collision detection,<br>task monitor timer |
| 11                              | +44 to +47 (002Ch to 002Fh)   | DMA0                                                          | DMA0                                                                                    |
| 12                              | +48 to +51 (0030h to 0033h)   | DMA1                                                          | DMA1                                                                                    |
| 13                              | +52 to +55 (0034h to 0037h)   | CAN0 error                                                    | Key input interrupt, A/D1                                                               |
| 14                              | +56 to +59 (0038h to 003Bh)   | A/D converter, Key input interrupt                            | A/D                                                                                     |
| 15                              | +60 to +63 (003Ch to 003Fh)   | UART2 transmit, NACK2                                         | UART2 transmit, NACK2                                                                   |
| 16                              | +64 to +67 (0040h to 0043h)   | UART2 receive, ACK2                                           | UART2 receive, ACK2                                                                     |
| 17                              | +68 to +71 (0044h to 0047h)   | UART0 transmit                                                | UART0 transmit                                                                          |
| 18                              | +72 to +75 (0048h to 004Bh)   | UART0 receive                                                 | UART0 receive                                                                           |
| 19                              | +76 to +79 (004Ch to 004Fh)   | UART1 transmit                                                | UART1 transmit                                                                          |
| 20                              | +80 to +83 (0050h to 0053h)   | UART1 receive                                                 | UART1 receive                                                                           |
| 21                              | +84 to +87 (0054h to 0057h)   | Timer A0                                                      | Timer A0                                                                                |
| 22                              | +88 to +91 (0058h to 005Bh)   | Timer A1                                                      | Timer A1                                                                                |
| 23                              | +92 to +95 (005Ch to 005Fh)   | Timer A2                                                      | Timer A2                                                                                |
| 24                              | +96 to +99 (0060h to 0063h)   | Timer A3                                                      | Timer A3                                                                                |
| 25                              | +100 to +103 (0064h to 0067h) | Timer A4                                                      | Timer A4                                                                                |
| 26                              | +104 to +107 (0068h to 006Bh) | Timer B0                                                      | Timer B0                                                                                |
| 27                              | +108 to +111 (006Ch to 006Fh) | Timer B1                                                      | Timer B1                                                                                |
| 28                              | +112 to +115 (0070h to 0073h) | Timer B2                                                      | Timer B2                                                                                |

#### Table 4.8.1 Differences in Interrupt Vectors (1/2)



| Software<br>Interrupt<br>Number | Vector Address                                                       | M16C/29            | M16C/5LD                                 |
|---------------------------------|----------------------------------------------------------------------|--------------------|------------------------------------------|
| 29                              | +116 to +119 (0074h to 0077h)                                        | INTO               | INTO                                     |
| 30                              | +120 to +123 (0078h to 007Bh)                                        | ĪNT1               | INT1                                     |
| 31                              | +124 to +127 (007Ch to 007Fh)                                        | INT2               | INT2                                     |
| 32 to 40                        | +128 to +131 (0080h to 0083h)<br>to<br>+160 to +163 (00A0h to 00A3h) | Software interrupt | INT instruction interrupt                |
| 41                              | +164 to +167 (00A4h to 00A7h)                                        |                    | DMA2                                     |
| 41                              | +168 to +171 (00A8h to 00ABh)                                        |                    | DMA3                                     |
| 42                              | +172 to +175 (00ACh to 00AFh)                                        |                    | — (Reserved)                             |
| 43                              | +176 to +179 (00B0h to 00B3h)                                        |                    | — (Reserved)<br>— (Reserved)             |
| 44                              | +180 to +183 (00B4h to 00B7h)                                        |                    | — (Reserved)<br>— (Reserved)             |
| 46                              | +184 to +187 (00B8h to 00BBh)                                        |                    | — (Reserved)                             |
| 47                              | +188 to +191 (00BCh to 00BFh)                                        |                    | UART4 transmit, real-time clock          |
| -1                              |                                                                      |                    | compare                                  |
| 48                              | +192 to +195 (00C0h to 00C3h)                                        |                    | UART4 receive                            |
| 49                              | +196 to +199 (00C4h to 00C7h)                                        |                    | CAN0 wake-up                             |
| 50                              | +200 to +203 (00C8h to 00CBh)                                        |                    | UART3 transmit, CAN0 error               |
| 51                              | +204 to +207 (00CCh to 00CFh)                                        |                    | UART3 receive                            |
| 52                              | +208 to +211 (00D0h to 00D3h)                                        |                    | Real-time clock cycle                    |
| 53                              | +212 to +215 (00D4h to 00D7h)                                        |                    | CAN0 successful receive                  |
| 54                              | +216 to +219 (00D8h to 00DBh)                                        |                    | CAN0 successful transmit                 |
| 55                              | +220 to +223 (00DCh to 00DFh)                                        |                    | CAN0 receive FIFO                        |
| 56                              | +224 to +227 (00E0h to 00E3h)                                        |                    | CAN0 transmit FIFO                       |
| 57                              | +228 to +231 (00E4h to 00E7h)                                        |                    | IC/OC interrupt 0 (0 to 7)               |
| 58                              | +232 to +235 (00E8h to 00EBh)                                        |                    | IC/OC channel 0                          |
| 59                              | +236 to +239 (00ECh to 00EFh)                                        |                    | IC/OC interrupt 1 (0 to 7),              |
|                                 |                                                                      |                    | I <sup>2</sup> C-bus interface interrupt |
| 60                              | +240 to +243 (00F0h to 00F3h)                                        |                    | IC/OC channel 1, SCL/SDA interrupt       |
| 61                              | +244 to +247 (00F4h to 00F7h)                                        |                    | IC/OC channel 2                          |
| 62                              | +248 to +251 (00F8h to 00FBh)                                        |                    | IC/OC channel 3                          |
| 63                              | +252 to +255 (00FCh to 00FFh)                                        |                    | IC/OC base timer                         |

#### Table 4.8.2 Differences in Interrupt Vectors (2/2)



| Symbol                               | Add            | lress          | Differences           |                    |  |
|--------------------------------------|----------------|----------------|-----------------------|--------------------|--|
| Symbol                               | M16C/29        | M16C/5LD       | M16C/29               | M16C/5LD           |  |
| AIER                                 | 0009h          | 020Eh          | Difference            | e in address       |  |
| AIER2                                | —              | 020Fh          | — M16C/5LD only       |                    |  |
| RMAD0                                | 0010h to 0012h | 0210h to 0212h | Difference in address |                    |  |
| RMAD1                                | 0014h to 0016h | 0214h to 0216h | Difference            | e in address       |  |
| RMAD2                                | _              | 0218h to 021Ah | —                     | M16C/5LD only      |  |
| RMAD3                                | _              | 021Ch to 021Eh | _                     | M16C/5LD only      |  |
| M16C/29: C01WKIC<br>M16C/5LD: C0WIC  | 0041h          | 0071h          | Difference in sy      | mbol and address   |  |
| M16C/29: CORECIC<br>M16C/5LD: CORIC  | 0042h          | 0075h          | Difference in sy      | mbol and address   |  |
| M16C/29: C0TRMIC<br>M16C/5LD: C0TIC  | 0043h          | 0076h          | Difference in sy      | mbol and address   |  |
| COFRIC                               | —              | 0077h          | —                     | M16C/5LD only      |  |
| COFTIC                               |                | 0078h          |                       | M16C/5LD only      |  |
| ICOC0IC                              | 0045h          | 0079h          | Difference            | e in address       |  |
| ICOCH0IC                             | —              | 007Ah          | _                     | M16C/5LD only      |  |
| ICOC1IC, IICIC                       | 0046h          | 007Bh          | Difference            | e in address       |  |
| BTIC                                 | 0047h          | 007Fh          | Difference            | e in address       |  |
| SCLDAIC                              | 0047h          | 007Ch          | Difference            | e in address       |  |
| ICOCH1IC                             | _              | 007Ch          | —                     | M16C/5LD only      |  |
| ICOCH2IC                             | _              | 007Dh          | _                     | M16C/5LD only      |  |
| ICOCH3IC                             | _              | 007Eh          | _                     | M16C/5LD only      |  |
| S4IC                                 | 0048h          |                | M16C/29 only          |                    |  |
| S4TIC                                |                | 006Fh          | _                     | M16C/5LD only      |  |
| S4RIC                                |                | 0070h          | _                     | M16C/5LD only      |  |
| S3IC                                 | 0049h          |                | M16C/29 only          |                    |  |
| S3TIC                                |                | 0072h          | _                     | M16C/5LD only      |  |
| S3RIC                                | _              | 0073h          |                       | M16C/5LD only      |  |
| M16C/29: C01ERRIC<br>M16C/5LD: C0EIC | 004Dh          | 0072h          | Difference in sy      | mbol and address   |  |
| KUPIC                                | 004Eh          | 004Dh          | Difference            | e in address       |  |
| ADEIC                                | —              | 004Dh          | —                     | M16C/5LD only      |  |
| IFSR3A                               |                | 0205h          | <b>—</b>              | M16C/5LD only      |  |
| IFSR2A                               | 035Eh          | 0206h          | Difference in add     | dress and contents |  |
| IFSR                                 | 035Fh          | 0207h          |                       | dress and contents |  |
| G1IR                                 | 0330h          | 02F0h          |                       | e in address       |  |
| G1IE0                                | 0331h          | 02F1h          |                       | e in address       |  |
| G1IE1                                | 0332h          | 02F2h          |                       | e in address       |  |
| NDDR                                 | 033Eh          | 02FEh          |                       | e in address       |  |
| TMOSIC                               |                | 02FEn<br>004Ah |                       | M16C/5LD only      |  |
| DM2IC                                |                | 004An<br>0069h |                       | M16C/5LD only      |  |
|                                      |                |                | <br>                  | -                  |  |
| DM3IC                                | —              | 006Ah          |                       | M16C/5LD only      |  |
| RTCCIC                               |                | 006Fh          | <del></del>           | M16C/5LD only      |  |
| RTCTIC                               |                | 0074h          |                       | M16C/5LD only      |  |

#### Table 4.8.3 Differences in SFRs Associated with Interrupts



| Symbol | Ad      | dress    | Bit |                                                           | Differences                                               |
|--------|---------|----------|-----|-----------------------------------------------------------|-----------------------------------------------------------|
| Symbol | M16C/29 | M16C/5LD | DIL | M16C/29                                                   | M16C/5LD                                                  |
| IFSR3A | —       | 0205h    | 6   | —                                                         | 0: UART4 transmission<br>1: Real-time clock compare       |
| IFSR2A | 035Eh   | 0206h    | 0   | Reserved bit                                              | 0: UART2 bus collision detection<br>1: Task monitor timer |
|        |         |          | 1   | 0: A/D conversion<br>1: Key input                         | 0: Key input interrupt<br>1: A/D1 conversion interrupt    |
|        |         |          | 2   | 0: CAN0 wake-up/error<br>1: Do not set                    | 0: IC/OC interrupt 1<br>1: I <sup>2</sup> C-bus interface |
|        |         |          | 3   | No register bits                                          | 0: IC/OC channel 1 interrupt<br>1: SCL/SDA                |
|        |         |          | 4   |                                                           | 0: Reserved<br>1: CAN0 wake-up                            |
|        |         |          | 5   |                                                           | 0: UART3 transmission<br>1: CAN0 error                    |
|        |         |          | 6   | 0: IC/OC base timer<br>1: SCL/SDA                         | Reserved bits                                             |
|        |         |          | 7   | 0: IC/OC interrupt 1<br>1: I <sup>2</sup> C-bus interface |                                                           |
| IFSR   | 035Fh   | 0207h    | 6   | 0: <u>SI/O3</u><br>1: INT4                                | 0: <u>Rese</u> rved<br>1: INT4                            |
|        |         |          | 7   | 0: <u>SI/O</u> 4<br>1: INT5                               | 0: <u>Rese</u> rved<br>1: INT5                            |

## Table 4.8.4 Differences in Interrupt Source Select Registers



## 4.9 Differences in the Watchdog Timer

Table 4.9.1 lists Differences in the Watchdog Timer and Table 4.9.2 lists Differences in Registers Associated with the Watchdog Timer.

| Item                                                     | M16C/29                                                                                                                  | M16C/5LD                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Count source in count source protect mode                | On-chip oscillator clock                                                                                                 | Watchdog timer with dedicated 125 kHz on-<br>chip oscillator                                                                                                                                                                                                                                                                                                                                                    |
| Count source protect mode enable setting                 | Set the PM22 bit to 1.                                                                                                   | Set the CSPRO bit to 1. <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                          |
| Watchdog timer cycle<br>in count source<br>protect mode  | Watchdog timer count (32768)<br>On-chip oscillator clock<br>On-chip oscillator clock can be set in the ROCR<br>register. | Watchdog timer count (m)<br>fWDT (Approx. 125 kHz)<br>m: Value set by bits WDTUFS1 to WDTUFS0 in<br>the OFS2 address                                                                                                                                                                                                                                                                                            |
| Set value can be for<br>watchdog timer                   | 7FFFh                                                                                                                    | 03FFh, 0FFFh, 1FFFh, 3FFFh                                                                                                                                                                                                                                                                                                                                                                                      |
| A value of watchdog<br>timer read in the WDC<br>register | Watchdog timer high-order bits                                                                                           | <ul> <li>Bits b10 to b5 can be read when the count source protect mode is disabled.</li> <li>When the count source protect mode is enabled, while bits WDTUFS1 and WDTUFS0 in the OFS2 address are:</li> <li>00b (03FFh), bits b5 to b0 can be read</li> <li>01b (0FFFh), bits b8 to b3 can be read</li> <li>10b (1FFFh), bits b9 to b4 can be read</li> <li>11b (3FFFh), bits b10 to b5 can be read</li> </ul> |
| Watchdog timer counter initialization                    | The watchdog timer counter is initialized and starts counting by writing to the WDTS register.                           | Write 00h, and then FFh to the WDTR register                                                                                                                                                                                                                                                                                                                                                                    |
| Count start conditions                                   |                                                                                                                          | <ul> <li>Count automatically starts after reset by<br/>setting the WDTON bit in the OFS1 address to<br/>0.</li> <li>Count starts by writing to the WDTS register.</li> </ul>                                                                                                                                                                                                                                    |
| Refresh possible period                                  | 100% (can be refreshed constantly)                                                                                       | 25%, 50%, 75%, 100% (selectable)                                                                                                                                                                                                                                                                                                                                                                                |
| Watchdog timer detect<br>flag                            | The D43 bit in the D4INT register<br>WDT overflow detect flag<br>0: Not detected<br>1: Detected                          | The VW2C3 bit in the VW2C register<br>WDT detection flag<br>0: Not detected<br>1: Watchdog timer underflow detected                                                                                                                                                                                                                                                                                             |

Table 4.9.1 Differences in the Watchdog Timer

Note:

1. When the CSPROINI bit in the OFS1 address is 0, the value after reset becomes 1.



|        | Address |          | D''           | Dif                                                                                                                                                                                                       | ferences                                                                                                                                                                                                            |
|--------|---------|----------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol | M16C/29 | M16C/5LD | Bit           | M16C/29                                                                                                                                                                                                   | M16C/5LD                                                                                                                                                                                                            |
| WDTS   | 000Eh   | 037Eh    | —             | Differen                                                                                                                                                                                                  | ice in address                                                                                                                                                                                                      |
|        |         |          |               | The watchdog timer is initialized<br>and starts counting after a write<br>instruction to this register. The<br>watchdog timer value is always<br>initialized to 7FFFh regardless of<br>the value written. | The watchdog timer starts counting by writing to this register.                                                                                                                                                     |
| WDC    | 000Fh   | 037Fh    | _             | Differen                                                                                                                                                                                                  | ice in address                                                                                                                                                                                                      |
|        |         |          | 0             | Watchdog timer high-order bits                                                                                                                                                                            | Bits b10 to b5 can be read when the count source protect mode is disabled.                                                                                                                                          |
|        |         |          | 2<br>3        |                                                                                                                                                                                                           | When the count source protect mode is<br>enabled, while bits WDTUFS1                                                                                                                                                |
|        |         |          | <u>4</u><br>5 | Reserved bit                                                                                                                                                                                              | and WDTUFS0 in the OFS2 address<br>are:<br>00b (03FFh), bits b5 to b0 can be read<br>01b (0FFFh), bits b8 to b3 can be read<br>10b (1FFFh), bits b9 to b4 can be read<br>11b (3FFFh), bits b10 to b5 can be<br>read |
| VW2C   | _       | 002Ch    | 3             | _                                                                                                                                                                                                         | WDT detection flag<br>0: Not detected<br>1: Watchdog timer underflow detected                                                                                                                                       |
| CSPR   | _       | 037Ch    | 7             | _                                                                                                                                                                                                         | Count source protection mode select<br>bit<br>0: Count source protect mode disabled<br>1: Count source protect mode enabled                                                                                         |
| WDTR   |         | 037Dh    | 7 - 0         |                                                                                                                                                                                                           | The watchdog timer counter is<br>refreshed by writing 00h and then FFh<br>to this register.<br>The default value is indicated by bits<br>WDTUFS1 and WDTUFS0 in the OFS2<br>address.                                |
| OFS2   | _       | FFFDBh   | 1 - 0         |                                                                                                                                                                                                           | Watchdog timer reset value setting bit<br>00: 03FFh<br>01: 0FFFh<br>10: 1FFFh<br>11: 3FFFh                                                                                                                          |
|        |         |          | 3 - 2         |                                                                                                                                                                                                           | Watchdog timer refresh duty cycle<br>setting bit<br>00: 25%<br>01: 50%<br>10: 75%<br>11: 100%                                                                                                                       |
|        |         |          | 7 - 4         |                                                                                                                                                                                                           | Reserved bits<br>Set to 1                                                                                                                                                                                           |
| OFS1   | _       | FFFFh    | 0             |                                                                                                                                                                                                           | <ul><li>Watchdog timer start select bit</li><li>0: Watchdog timer starts<br/>automatically after reset.</li><li>1: Watchdog timer is in a stopped<br/>state after reset.</li></ul>                                  |

## Table 4.9.2 Differences in Registers Associated with the Watchdog Timer

## 4.10 Differences in DMAC

Table 4.10.1 lists Differences in DMAC and Table 4.10.2 to Table 4.10.5 list Differences in DMAi Request Sources (i = 0 to 4), and Table 4.10.6 lists Differences in Registers Associated with DMAC.

#### Table 4.10.1 Differences in DMAC

| Item               | M16C/29    | M16C/5LD   |
|--------------------|------------|------------|
| Number of channels | 2 channels | 4 channels |
| Trigger sources    | 23         | 42         |

#### Table 4.10.2 Differences in DMA0 Request Sources

| DSEL4 to | M16C/                    | 29                     | M16                      | C/5LD                    |
|----------|--------------------------|------------------------|--------------------------|--------------------------|
| DSEL0    | DMS = 0                  | DMS = 1                | DMS = 0                  | DMS = 1                  |
| 00000b   | Falling edge of INT0 pin | IC/OC base timer       | Falling edge of INT0 pin | IC/OC base timer         |
| 00001b   | Software trigger         | —                      | Software trigger         | A/D1 converter           |
| 00010b   | Timer A0                 | IC/OC channel 0        | Timer A0                 | IC/OC channel 0          |
| 00011b   | Timer A1                 | IC/OC channel 1        | Timer A1                 | IC/OC channel 1          |
| 00100b   | Timer A2                 | —                      | Timer A2                 | —                        |
| 00101b   | Timer A3                 | —                      | Timer A3                 | —                        |
| 00110b   | Timer A4                 | Both edges of INT0 pin | Timer A4                 | Both edges of INT0 pin   |
| 00111b   | Timer B0                 | —                      | Timer B0                 | —                        |
| 01000b   | Timer B1                 | —                      | Timer B1                 | —                        |
| 01001b   | Timer B2                 | —                      | Timer B2                 | _                        |
| 01010b   | UART0 transmit           | IC/OC channel 2        | UART0 transmit           | IC/OC channel 2          |
| 01011b   | UART0 receive            | IC/OC channel 3        | UART0 receive            | IC/OC channel 3          |
| 01100b   | UART2 transmit           | IC/OC channel 4        | UART2 transmit           | IC/OC channel 4          |
| 01101b   | UART2 receive            | IC/OC channel 5        | UART2 receive            | IC/OC channel 5          |
| 01110b   | A/D converter            | IC/OC channel 6        | A/D converter            | IC/OC channel 6          |
| 01111b   | UART1 transmit           | IC/OC channel 7        | UART1 transmit           | IC/OC channel 7          |
| 10000b   |                          |                        | UART1 receive            | Falling edge of INT4 pin |
| 10001b   |                          |                        | —                        | Both edges of INT4 pin   |
| 10010b   |                          |                        | —                        | —                        |
| 10011b   | $\rightarrow$            | ~                      | UART4 transmit           | —                        |
| 10100b   |                          |                        | UART4 receive            | —                        |
| 10101b   |                          |                        | UART3 transmit           | —                        |
| 10110b   |                          |                        | UART3 receive            | —                        |



| DSEL4 to | M16C                     | /29                    | M16                      | C/5LD                    |
|----------|--------------------------|------------------------|--------------------------|--------------------------|
| DSEL0    | DMS = 0                  | DMS = 1                | DMS = 0                  | DMS = 1                  |
| 00000b   | Falling edge of INT1 pin | IC/OC base timer       | Falling edge of INT1 pin | IC/OC base timer         |
| 00001b   | Software trigger         | —                      | Software trigger         | A/D1 converter           |
| 00010b   | Timer A0                 | IC/OC channel 0        | Timer A0                 | IC/OC channel 0          |
| 00011b   | Timer A1                 | IC/OC channel 1        | Timer A1                 | IC/OC channel 1          |
| 00100b   | Timer A2                 | —                      | Timer A2                 | —                        |
| 00101b   | Timer A3                 | SI/O3                  | Timer A3                 | —                        |
| 00110b   | Timer A4                 | SI/O4                  | Timer A4                 | —                        |
| 00111b   | Timer B0                 | Both edges of INT1 pin | Timer B0                 | Both edges of INT1 pin   |
| 01000b   | Timer B1                 | —                      | Timer B1                 | —                        |
| 01001b   | Timer B2                 | —                      | Timer B2                 | —                        |
| 01010b   | UART0 transmit           | IC/OC channel 2        | UART0 transmit           | IC/OC channel 2          |
| 01011b   | UART0 receive            | IC/OC channel 3        | UART0 receive            | IC/OC channel 3          |
| 01100b   | UART2 transmit           | IC/OC channel 4        | UART2 transmit           | IC/OC channel 4          |
| 01101b   | UART2 receive/ACK2       | IC/OC channel 5        | UART2 receive/ACK2       | IC/OC channel 5          |
| 01110b   | A/D conversion           | IC/OC channel 6        | A/D conversion           | IC/OC channel 6          |
| 01111b   | UART1 receive            | IC/OC channel 7        | UART1 receive            | IC/OC channel 7          |
| 10000b   |                          |                        | UART1 transmit           | Falling edge of INT5 pin |
| 10001b   |                          |                        | —                        | Both edges of INT5 pin   |
| 10010b   |                          |                        | —                        | —                        |
| 10011b   | $>$                      | <                      | UART4 transmit           | —                        |
| 10100b   |                          |                        | UART4 receive            | —                        |
| 10101b   |                          |                        | UART3 transmit           | —                        |
| 10110b   |                          |                        | UART3 receive            | —                        |

## Table 4.10.3 Differences in DMA1 Request Sources



| DSEL4 to | M16C/2  | 29                                    | M16C/5LD                 |                        |  |
|----------|---------|---------------------------------------|--------------------------|------------------------|--|
| DSEL0    | DMS = 0 | DMS = 1                               | DMS = 0                  | DMS = 1                |  |
| 00000b   |         | /                                     | Falling edge of INT2 pin | IC/OC base timer       |  |
| 00001b   |         |                                       | Software trigger         | A/D1 conversion        |  |
| 00010b   |         |                                       | Timer A0                 | IC/OC channel 0        |  |
| 00011b   |         |                                       | Timer A1                 | IC/OC channel 1        |  |
| 00100b   |         |                                       | Timer A2                 | —                      |  |
| 00101b   |         |                                       | Timer A3                 | —                      |  |
| 00110b   |         |                                       | Timer A4                 | Both edges of INT2 pin |  |
| 00111b   |         |                                       | Timer B0                 | —                      |  |
| 01000b   |         |                                       | Timer B1                 | —                      |  |
| 01001b   |         |                                       | Timer B2                 | —                      |  |
| 01010b   |         | ,<br>,                                | UART0 transmit           | IC/OC channel 2        |  |
| 01011b   | X       |                                       | UART0 receive            | IC/OC channel 3        |  |
| 01100b   |         | A A A A A A A A A A A A A A A A A A A | UART2 transmit           | IC/OC channel 4        |  |
| 01101b   |         |                                       | UART2 receive            | IC/OC channel 5        |  |
| 01110b   |         |                                       | A/D conversion           | IC/OC channel 6        |  |
| 01111b   |         |                                       | UART1 transmit           | IC/OC channel 7        |  |
| 10000b   |         |                                       | UART1 receive            | —                      |  |
| 10001b   |         |                                       | _                        | —                      |  |
| 10010b   |         | $\backslash$                          | _                        | —                      |  |
| 10011b   |         | $\backslash$                          | UART4 transmit           | —                      |  |
| 10100b   |         | $\backslash$                          | UART4 receive            | —                      |  |
| 10101b   |         |                                       | UART3 transmit           |                        |  |
| 10110b   |         |                                       | UART3 receive            | —                      |  |

## Table 4.10.4 Differences in DMA2 Request Sources



| DSEL4 to | M16C/2  | 29           | M16C/5LD                 |                        |  |
|----------|---------|--------------|--------------------------|------------------------|--|
| DSEL0    | DMS = 0 | DMS = 1      | DMS = 0                  | DMS = 1                |  |
| 00000b   |         | /            | Falling edge of INT3 pin | IC/OC base timer       |  |
| 00001b   |         |              | Software trigger         | A/D1 conversion        |  |
| 00010b   |         |              | Timer A0                 | IC/OC channel 0        |  |
| 00011b   |         |              | Timer A1                 | IC/OC channel 1        |  |
| 00100b   |         |              | Timer A2                 | —                      |  |
| 00101b   |         |              | Timer A3                 | —                      |  |
| 00110b   |         |              | Timer A4                 | —                      |  |
| 00111b   |         |              | Timer B0                 | Both edges of INT3 pin |  |
| 01000b   |         |              | Timer B1                 | —                      |  |
| 01001b   |         |              | Timer B2                 | —                      |  |
| 01010b   |         |              | UART0 transmit           | IC/OC channel 2        |  |
| 01011b   | X       |              | UART0 receive            | IC/OC channel 3        |  |
| 01100b   |         | Λ            | UART2 transmit           | IC/OC channel 4        |  |
| 01101b   |         |              | UART2 receive/ACK2       | IC/OC channel 5        |  |
| 01110b   |         |              | A/D conversion           | IC/OC channel 6        |  |
| 01111b   |         |              | UART1 receive            | IC/OC channel 7        |  |
| 10000b   |         |              | UART1 transmit           | _                      |  |
| 10001b   |         |              | _                        | —                      |  |
| 10010b   |         |              | —                        | —                      |  |
| 10011b   |         |              | UART4 transmit           | —                      |  |
| 10100b   |         | $\backslash$ | UART4 receive            | —                      |  |
| 10101b   |         | $\backslash$ | UART3 transmit           | —                      |  |
| 10110b   |         |              | UART3 receive            | _                      |  |

## Table 4.10.5 Differences in DMA3 Request Sources



| O wash at | Address                 |                         | D:1- | Differences           |                                        |  |
|-----------|-------------------------|-------------------------|------|-----------------------|----------------------------------------|--|
| Symbol    | M16C/29 M16C/5LD        |                         | Bits | M16C/29               | M16C/5LD                               |  |
| SAR0      | 0020h<br>0021h<br>0022h | 0180h<br>0181h<br>0182h | _    | Difference in address |                                        |  |
| DAR0      | 0024h<br>0025h<br>0026h | 0184h<br>0185h<br>0186h |      | Difference            | in address                             |  |
| TCR0      | 0028h<br>0029h          | 0188h<br>0189h          |      | Difference            | in address                             |  |
| DM0CON    | 002Ch                   | 018Ch                   |      | Difference            | in address                             |  |
| SAR1      | 0030h<br>0031h<br>0032h | 0190h<br>0191h<br>0192h |      | Difference            | in address                             |  |
| DAR1      | 0034h<br>0035h<br>0036h | 0194h<br>0195h<br>0196h |      | Difference            | in address                             |  |
| TCR1      | 0038h<br>0039h          | 0198h<br>0199h          | _    | Difference            | in address                             |  |
| DM1CON    | 003Ch                   | 019Ch                   | _    | Difference            | in address                             |  |
| SAR2      | -                       | 01A0h<br>01A1h<br>01A2h | _    | _                     | M16C/5LD only                          |  |
| DAR2      | —                       | 01A4h<br>01A5h<br>01A6h |      | _                     | M16C/5LD only                          |  |
| TCR2      | —                       | 01A8h<br>01A9h          |      | _                     | M16C/5LD only                          |  |
| DM2CON    | —                       | 01ACh                   |      | —                     | M16C/5LD only                          |  |
| SAR3      | -                       | 01B0h<br>01B1h<br>01B2h | _    | —                     | M16C/5LD only                          |  |
| DAR3      | —                       | 01B4h<br>01B5h<br>01B6h | _    | _                     | M16C/5LD only                          |  |
| TCR3      | -                       | 01B8h<br>01B9h          |      | _                     | M16C/5LD only                          |  |
| DM3CON    | —                       | 01BCh                   | _    |                       | M16C/5LD only                          |  |
| DM2SL     | —                       | 0390h                   | _    |                       | M16C/5LD only<br>Refer to Table 4.10.4 |  |
| DM3SL     | -                       | 0392h                   |      | _                     | M16C/5LD only<br>Refer to Table 4.10.5 |  |
| DM0SL     | 03B8h                   | 0398h                   | _    | Difference in address |                                        |  |
|           |                         |                         |      | Refer to Table 4.10.2 | Refer to Table 4.10.2                  |  |
| DM1SL     | 03BAh                   | 039Ah                   | _    | Difference            | in address                             |  |
|           |                         |                         |      | Refer to Table 4.10.3 | Refer to Table 4.10.3                  |  |

## Table 4.10.6 Differences in Registers Associated with DMAC



## 4.11 Differences in Timer A

Table 4.11.1 lists Differences in Timer A, and Table 4.11.2 to Table 4.11.4 list Differences in Registers Associated with Timer A.

#### Table 4.11.1 Differences in Timer A

| Item                                                                    | M16C/29 | M16C/5LD                                                    |
|-------------------------------------------------------------------------|---------|-------------------------------------------------------------|
| Count source                                                            |         | f1TIMAB, f2TIMAB, f8TIMAB, f32TIMAB, f64TIMAB, f0CO-S, fC32 |
| Output polarity inverse function                                        | No      | Yes                                                         |
| Programmable output mode                                                | No      | Yes                                                         |
| Count direction (up/down) selected<br>by the TAiOUT pin ( $i = 0$ to 4) | Yes     | No                                                          |

#### Table 4.11.2 Differences in Registers Associated with Timer A (1/3)

| Symbol | Ado     | dress    | Dito | Bits                                                                  |                                 |
|--------|---------|----------|------|-----------------------------------------------------------------------|---------------------------------|
| Symbol | M16C/29 | M16C/5LD | DIIS | M16C/29                                                               | M16C/5LD                        |
| TABSR  | 0380h   | 0320h    | _    | Difference                                                            | e in address                    |
| CPSRF  | 0381h   | 0015h    | —    | Difference                                                            | e in address                    |
| ONSF   | 0382h   | 0322h    | _    | Difference                                                            | e in address                    |
| TRGSR  | 0383h   | 0323h    | _    | Difference                                                            | e in address                    |
| UDF    | 0384h   | 0324h    | —    | Difference                                                            | e in address                    |
| TA0MR  | 0396h   | 0336h    | 4    | Event counter mode (when not using two-phase pulse signal processing) |                                 |
| TA1MR  | 0397h   | 0337h    |      | Up/down switching cause select bit                                    | Set to 0 in event counter mode. |
| TA2MR  | 0398h   | 0338h    |      | 0: UDF register                                                       |                                 |
| TA3MR  | 0399h   | 0339h    |      | 1: Input signal to TAiOUT pin<br>(i = 0 to 4)                         |                                 |
| TA4MR  | 039Ah   | 033Ah    |      |                                                                       |                                 |



| Symbol |         | lress    | Bits  |                  | Differences                                                                                                                                                                |
|--------|---------|----------|-------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -      | M16C/29 | M16C/5LD | 010   | M16C/29 M16C/5LD |                                                                                                                                                                            |
| PCLKR  | 025Eh   | 0012h    | _     |                  | Difference in address                                                                                                                                                      |
| TACS0  | _       | 01D0h    | 2 - 0 | _                | TA0 count source select bit<br>000: f1TIMAB or f2TIMAB<br>001: f8TIMAB<br>010: f32TIMAB<br>011: f64TIMAB<br>100: Do not set<br>101: f0CO-S<br>110: fC32<br>111: Do not set |
|        |         |          | 3     |                  | TA0 count source option specified bit<br>0: TCK0 to TCK1 enabled, TCS0 to TCS2 disabled<br>1: TCK0 to TCK1 disabled, TCS0 to TCS2 enabled                                  |
|        |         |          | 6 - 4 |                  | TA1 count source select bit<br>000: f1TIMAB or f2TIMAB<br>001: f8TIMAB<br>010: f32TIMAB<br>011: f64TIMAB<br>100: Do not set<br>101: f0CO-S<br>110: fC32<br>111: Do not set |
|        |         |          | 7     |                  | TA1 count source option specified bit<br>0: TCK0 to TCK1 enabled, TCS4 to TCS6 disabled<br>1: TCK0 to TCK1 disabled, TCS4 to TCS6 enabled                                  |
| TACS1  |         | 01D1h    | 2 - 0 |                  | TA2 count source select bit<br>000: f1TIMAB or f2TIMAB<br>001: f8TIMAB<br>010: f32TIMAB<br>011: f64TIMAB<br>100: Do not set<br>101: f0CO-S<br>110: fC32<br>111: Do not set |
|        |         |          | 3     |                  | TA2 count source option specified bit<br>0: TCK0 to TCK1 enabled, TCS0 to TCS2 disabled<br>1: TCK0 to TCK1 disabled, TCS0 to TCS2 enabled                                  |
|        |         |          | 6 - 4 |                  | TA3 count source select bit<br>000: f1TIMAB or f2TIMAB<br>001: f8TIMAB<br>010: f32TIMAB<br>011: f64TIMAB<br>100: Do not set<br>101: f0CO-S<br>110: fC32<br>111: Do not set |
|        |         |          | 7     |                  | TA3 count source option specified bit<br>0: TCK0 to TCK1 enabled, TCS4 to TCS6 disabled<br>1: TCK0 to TCK1 disabled, TCS4 to TCS6 enabled                                  |

## Table 4.11.3 Differences in Registers Associated with Timer A (2/3)



| Symbol | Add     | lress             | Bits   |         | Differences                                                                                                                                                                |
|--------|---------|-------------------|--------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol | M16C/29 | M16C/5LD          | DIIS   | M16C/29 | M16C/5LD                                                                                                                                                                   |
| TACS2  | -       | 01D2h             | 2 - 0  |         | TA4 count source select bit<br>000: f1TIMAB or f2TIMAB<br>001: f8TIMAB<br>010: f32TIMAB<br>011: f64TIMAB<br>100: Do not set<br>101: fOCO-S<br>110: fC32<br>111: Do not set |
|        |         |                   | 3      |         | TA4 count source option specified bit<br>0: TCK0 to TCK1 enabled, TCS0 to TCS2 disabled<br>1: TCK0 to TCK1 disabled, TCS0 to TCS2 enabled                                  |
| PWMFS  | -       | 01D4h             | 1      |         | Timer A1 programmable output mode select bit<br>0: PWM mode 16-bit PWM<br>1: Programmable output mode                                                                      |
|        |         |                   | 2      |         | Timer A2 programmable output mode select bit<br>0: PWM mode 16-bit PWM<br>1: Programmable output mode                                                                      |
|        |         |                   | 4      |         | Timer A4 programmable output mode select bit<br>0: PWM mode 16-bit PWM<br>1: Programmable output mode                                                                      |
| TAPOFS | _       | 01D5h             | 0      |         | TA0OUT output polar control bit<br>0: Output waveform high-level active<br>1: Output waveform low-level active (output reversed)                                           |
|        |         |                   | 1      |         | TA1OUT output polar control bit<br>0: Output waveform high-level active<br>1: Output waveform low-level active (output reversed)                                           |
|        |         |                   | 2      |         | TA2OUT output polar control bit<br>0: Output waveform high-level active<br>1: Output waveform low-level active (output reversed)                                           |
|        |         |                   | 3      |         | TA3OUT output polar control bit<br>0: Output waveform high-level active<br>1: Output waveform low-level active (output reversed)                                           |
|        |         |                   | 4      |         | TA4OUT output polar control bit<br>0: Output waveform high-level active<br>1: Output waveform low-level active (output reversed)                                           |
| TAOW   | _       | 01D8h             | 1      |         | Timer A1 output waveform change enable bit<br>0: Change disabled<br>1: Change enabled                                                                                      |
|        |         |                   | 2      |         | Timer A2 output waveform change enable bit<br>0: Change disabled<br>1: Change enabled                                                                                      |
|        |         |                   | 4      |         | Timer A4 output waveform change enable bit<br>0: Change disabled<br>1: Change enabled                                                                                      |
| TA11   | -       | 0302h to<br>0303h | 15 - 0 |         | With n being a set value of TAi1 register,<br>m being a set value of TAi register,                                                                                         |
| TA21   | -       | 0304h to<br>0305h |        |         | high-level duration: m/fj<br>low-level duration: n/fj                                                                                                                      |
| TA41   |         | 0306h to<br>0307h |        |         | fj: Count source frequency                                                                                                                                                 |

## Table 4.11.4 Differences in Registers Associated with Timer A (3/3)



## 4.12 Differences in Timer B

Table 4.12.1 lists Differences in Timer B and Table 4.12.2 to Table 4.12.3 list Differences in Registers Associated with Timer B.

| Item                                                                             | M16C/29                                                                                                         | M16C/5LD                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Count sources                                                                    | f1, f2, f8, f32, fC32                                                                                           | f1TIMAB, f2TIMAB, f8TIMAB, f32TIMAB,<br>f64TIMAB, fOCO-S, fC32                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Operating modes                                                                  | Timer mode, event counter mode, pulse<br>period/pulse width measurement mode, A/D<br>trigger mode               | Timer mode, event counter mode, pulse period/pulse width measurement mode                                                                                                                                                                                                                                                                                                                                                                                                            |
| Read from timer<br>register in pulse period/<br>pulse width<br>measurement modes | Contents of the reload register (measurement<br>result) can be read by reading the TBi register<br>(i = 0 to 2) | <ul> <li>When bits PPWFS12 to PPWFS10 in the<br/>PPWFS1 register are 0:</li> <li>Contents of the reload register<br/>(measurement result) can be read by reading<br/>the TBi register</li> <li>When bits PPWFS12 to PPWFS10 in the<br/>PPWFS1 register are 1:</li> <li>Contents of the counter (counter value) can<br/>be read by reading the TBi register</li> <li>Contents of the reload register<br/>(measurement result) can be read by reading<br/>the TBi1 register</li> </ul> |
| Write to timer register<br>in pulse period/pulse<br>width measurement<br>modes   | Value written to the TBi register is written to<br>neither the reload register nor the counter                  | When not counting<br>Value written to the TBi register is written to<br>both reload register and counter<br>When counting<br>Value written to the TBi register is written to<br>only reload register<br>(transferred to counter when reloaded next)                                                                                                                                                                                                                                  |

#### Table 4.12.1 Differences in Timer B



|                | Symbol Address<br>M16C/29 M16C/<br>5LD |                   |             | Differences                                                                       |                                                                                                                        |  |  |
|----------------|----------------------------------------|-------------------|-------------|-----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|--|--|
| Symbol         |                                        |                   | Bits        | M16C/29                                                                           | M16C/5LD                                                                                                               |  |  |
| PCLKR          | 025Eh                                  | 0012h             |             | Difference in                                                                     | address                                                                                                                |  |  |
| TB0MR          | 039Bh                                  | 033Bh             |             | Difference in                                                                     | address                                                                                                                |  |  |
| TB1MR<br>TB2MR | 039Ch<br>039Dh                         | 033Ch<br>033Dh    | 1 - 0       | Operation mode select bit<br>00: Timer mode or A/D trigger mode                   | Operation mode select bit<br>00: Timer mode                                                                            |  |  |
|                |                                        |                   | 3 - 2       | No effect in timer mode<br>Can be set to 0 or 1.                                  | Set to 0 in timer mode.                                                                                                |  |  |
|                |                                        |                   | 4           | TB0MR register<br>Set to 0 in timer mode.<br>TB1MR, TB2MR registers               | No register bit                                                                                                        |  |  |
| TDO            |                                        |                   |             | No register bit                                                                   |                                                                                                                        |  |  |
| TB0            | 0390h to<br>0391h                      | 0330h to<br>0331h | —<br>15 - 0 | Difference ir<br>Pulse period/pulse width measurement r                           |                                                                                                                        |  |  |
| TB1            | 0392h to<br>0393h                      | 0332h to<br>0333h |             | Measures a pulse period or width                                                  | Set an initial value.<br>Measures a pulse period or width.<br>Read the counter value while<br>counting is in progress. |  |  |
| TB2            | 0394h to                               | 0334h to          |             | A/D trigger mode                                                                  | ·                                                                                                                      |  |  |
|                | 0395h                                  | 0335h             |             | Divide the count source by $n + 1$ where $n = set$ value and cause the timer stop | No                                                                                                                     |  |  |
| TABSR          | 0380h                                  | 0320h             |             | Difference in                                                                     | address                                                                                                                |  |  |
| CPSRF          | 0381h                                  | 0015h             |             | Difference in                                                                     | address                                                                                                                |  |  |
| TB2SC          | 039Eh                                  | 033Eh             | _           | Difference in address                                                             |                                                                                                                        |  |  |
| TB01           | _                                      | 01C0h to<br>01C1h | 15 - 0      | Pulse period/pulse width     measurement mode                                     |                                                                                                                        |  |  |
| TB11           | —                                      | 01C2h to<br>01C3h |             | — Measures a pulse period                                                         |                                                                                                                        |  |  |
| TB21           |                                        | 01C4h to<br>01C5h |             | _                                                                                 |                                                                                                                        |  |  |

#### Table 4.12.2 Differences in Registers Associated with Timer B (1/2)



| Symbol |         | dress    | Bits  |         | Differences                                                                                                                                                                                                                                                                                                     |
|--------|---------|----------|-------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Cymbol | M16C/29 | M16C/5LD | 210   | M16C/29 | M16C/5LD                                                                                                                                                                                                                                                                                                        |
| PPWFS1 | _       | 01C6h    | 0     | _       | <ul> <li>Timer B0 pulse period/pulse width measurement<br/>mode function select bit</li> <li>0: Measurement result is stored in the TB0 register.<br/>The TB01 register is not used</li> <li>1: The counter value is read in the TB0 register.<br/>Measurement result is stored in the TB01 register</li> </ul> |
|        |         |          | 1     |         | <ul> <li>Timer B1 pulse period/pulse width measurement<br/>mode function select bit</li> <li>0: Measurement result is stored in the TB1 register.<br/>The TB11 register is not used</li> <li>1: The counter value is read in the TB1 register.<br/>Measurement result is stored in the TB11 register</li> </ul> |
|        |         |          | 2     |         | <ul> <li>Timer B2 pulse period/pulse width measurement<br/>mode function select bit</li> <li>0: Measurement result is stored in the TB2 register.<br/>The TB21 register is not used</li> <li>1: The counter value is read in the TB2 register.<br/>Measurement result is stored in the TB21 register</li> </ul> |
| TBCS0  | _       | 01C8h    | 2-0   |         | TB0 count source select bit<br>000: f1TIMAB or f2TIMAB<br>001: f8TIMAB<br>010: f32TIMAB<br>011: f64TIMAB<br>100: Do not set<br>101: f0CO-S<br>110: fC32<br>111: Do not set                                                                                                                                      |
|        |         |          | 3     |         | TB0 count source option specified bit<br>0: TCK0 to TCK1 enabled, TCS0 to TCS2 disabled<br>1: TCK0 to TCK1 disabled, TCS0 to TCS2 enabled                                                                                                                                                                       |
|        |         |          | 6 - 4 |         | TB1 count source select bit<br>000: f1TIMAB or f2TIMAB<br>001: f8TIMAB<br>010: f32TIMAB<br>011: f64TIMAB<br>100: Do not set<br>101: f0CO-S<br>110: fC32<br>111: Do not set                                                                                                                                      |
|        |         |          | 7     |         | TB1 count source option specified bit<br>0: TCK0 to TCK1 enabled, TCS4 to TCS6 disabled<br>1: TCK0 to TCK1 disabled, TCS4 to TCS6 enabled                                                                                                                                                                       |
| TBCS1  | _       | 01D9h    | 2 - 0 |         | TB2 count source select bit<br>000: f1TIMAB or f2TIMAB<br>001: f8TIMAB<br>010: f32TIMAB<br>011: f64TIMAB<br>100: Do not set<br>101: f0CO-S<br>110: fC32<br>111: Do not set                                                                                                                                      |
|        |         |          | 3     |         | TB2 count source option specified bit<br>0: TCK0 to TCK1 enabled, TCS0 to TCS2 disabled<br>1: TCK0 to TCK1 disabled, TCS0 to TCS2 enabled                                                                                                                                                                       |

## Table 4.12.3 Differences in Registers Associated with Timer B (2/2)



## 4.13 Differences in Three-Phase Motor Control Timer

Table 4.13.1 lists Difference in the Three-Phase Motor Control Timer, and Table 4.13.2 lists Differences in Registers Associated with the Three-Phase Motor Control Timer.

| _    | Table 4.15.1 Differen | ice in the Three-Phase Motor Control Timer |                                                             |
|------|-----------------------|--------------------------------------------|-------------------------------------------------------------|
| Item |                       | M16C/29                                    | M16C/5LD                                                    |
|      | Count source          |                                            | f1TIMAB, f2TIMAB, f8TIMAB, f32TIMAB, f64TIMAB, f0CO-S, fC32 |

## Table 4.13.1 Difference in the Three-Phase Motor Control Timer

#### Table 4.13.2 Differences in Registers Associated with the Three-Phase Motor Control Timer

| Currents of | Address           |                   | Dite | Differences           |                       |  |  |
|-------------|-------------------|-------------------|------|-----------------------|-----------------------|--|--|
| Symbol      | M16C/29           | M16C/5LD          | Bits | M16C/29               | M16C/5LD              |  |  |
| DTT         | 034Ch             | 030Ch             | _    | Difference in address |                       |  |  |
| ICTB2       | 034Dh             | 030Dh             | —    | Difference in a       | address               |  |  |
| IDB0        | 034Ah             | 030Ah             | —    | Difference in a       | address               |  |  |
| IDB1        | 034Bh             | 030Bh             | _    | Difference in a       | address               |  |  |
| INVC0       | 0348h             | 0308h             | Ι    | Difference in a       | address               |  |  |
| INVC1       | 0349h             | 0309h             | _    | Difference in a       | address               |  |  |
| TA1         | 0388h to<br>0389h | 0328h to<br>0329h |      | Difference in address |                       |  |  |
| TA2         | 038Ah to<br>038Bh | 032Ah to<br>032Bh |      | Difference in a       | address               |  |  |
| TA4         | 038Eh to<br>038Fh | 032Eh to<br>032Fh |      | Difference in a       | address               |  |  |
| TA11        | 0342h to<br>0343h | 0302h to<br>0303h | —    | Difference in address |                       |  |  |
| TA21        | 0344h to<br>0345h | 0304h to<br>0305h | _    | Difference in address |                       |  |  |
| TA41        | 0346h to<br>0347h | 0306h to<br>0307h | _    | Difference in a       | address               |  |  |
| TB2SC       | 039Eh             | 033Eh             | _    | Difference in a       | address               |  |  |
| TB2         | 0394h to<br>0395h | 0334h to<br>0335h | _    | Difference in a       | address               |  |  |
| TRGSR       | 0383h             | 0323h             | —    | Difference in a       | address               |  |  |
| TABSR       | 0380h             | 0320h             | —    | Difference in a       | address               |  |  |
| TA1MR       | 0397h             | 0337h             | _    | Difference in a       | address               |  |  |
| TA2MR       | 0398h             | 0338h             | —    | Difference in a       | address               |  |  |
| TA4MR       | 039Ah             | 033Ah             | _    | Difference in a       | address               |  |  |
| TB2MR       | 039Dh             | 033Dh             | —    | Difference in a       | address               |  |  |
| PDRF        | 034Eh             | 030Eh             | —    | Difference in a       | address               |  |  |
| PFCR        | 0358h             | 0318h             | —    | Difference in address |                       |  |  |
| TPRC        | 025Ah             | 01DAh             | —    | Difference in a       | Difference in address |  |  |



## 4.14 Differences in Timer S

Table 4.14.1 lists Differences in Timer S and Table 4.14.2 to Table 4.14.3 list Differences in Registers Associated with Timer S.

| Item                                                           | M16C/29                                                                                                        | M16C/5LD                                                                                                                                                                                                                |
|----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| When the base timer is operating:<br>Read from timer           | The value of base timer plus one can be read by reading the G1BT register.                                     | The actual base timer value can be read by reading the G1BT register.                                                                                                                                                   |
| When the base timer is operating:<br>Write to timer            | The counter starts counting from the value written.                                                            | The value written is synchronized with the<br>base timer count source (fBT1), and reflected<br>in the base timer.<br>Count continues from the value written.                                                            |
| Clearing the G1IR register                                     | Write a 0, then each bit becomes 0.<br>Write to 0 (no interrupt request) by using AND,<br>or BCLR instruction. | The G1IRi bit (i = 0 to 7) becomes 1 (interrupt<br>requested) when an interrupt request is<br>generated. Use AND or BCLR<br>instruction to set it to 0 (interrupt not<br>requested) after one fBT1 clock cycle or more. |
| Compare match output<br>function when<br>generating a waveform | No                                                                                                             | Yes                                                                                                                                                                                                                     |
| Output disable function<br>when generating a<br>waveform       | No                                                                                                             | Yes                                                                                                                                                                                                                     |

#### Table 4.14.1 Differences in Timer S

#### Table 4.14.2 Differences in Registers Associated with Timer S (1/2)

| Symbol Address |                   | lress             | Bits | Differences                                                                                   |                                                                                            |  |
|----------------|-------------------|-------------------|------|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--|
| Symbol         | M16C/29           | M16C/5LD          | DIIS | M16C/29                                                                                       | M16C/5LD                                                                                   |  |
| G1BT           | 0320h to          | 02E1h to          |      | Difference                                                                                    | in address                                                                                 |  |
|                | 0321h             | 02E0h             | 15-0 | When the base timer is counting:<br>When read, the value of base<br>timer plus 1 can be read. | When the base timer is counting:<br>When read, the actual base timer<br>value is returned. |  |
| G1BCR0         | 0322h             | 02E2h             | _    | Difference in address                                                                         |                                                                                            |  |
| G1BCR1         | 0323h             | 02E3h             | _    | Difference                                                                                    | in address                                                                                 |  |
| G1BTRR         | 0328h to<br>0329h | 02E8h to<br>02E9h | —    | Difference in address                                                                         |                                                                                            |  |
| G1DV           | 032Ah             | 02EAh             | _    | Difference in address                                                                         |                                                                                            |  |



| Table 4.14 | .3 Differences in Registers Asso | ociated | d with Timer S (2/2) |  |
|------------|----------------------------------|---------|----------------------|--|
|            |                                  |         |                      |  |

| Symbol  | Add              | dress          | Bits | Differences           |  |  |
|---------|------------------|----------------|------|-----------------------|--|--|
| Symbol  | M16C/29 M16C/5LD |                |      | M16C/29 M16C/5LD      |  |  |
| G1TMCR0 | 0318h 02D8h      |                | —    | Difference in address |  |  |
| G1TMCR1 | 0319h            | 02D9h          | —    | Difference in address |  |  |
| G1TMCR2 | 2 031Ah 02DAh    |                | —    | Difference in address |  |  |
| G1TMCR3 | 031Bh            | 02DBh          |      | Difference in address |  |  |
| G1TMCR4 | 031Ch            | 02DCh          | —    | Difference in address |  |  |
| G1TMCR5 | 031Dh            | 02DDh          | —    | Difference in address |  |  |
| G1TMCR6 | 031Eh            | 02DEh          | —    | Difference in address |  |  |
| G1TMCR7 | 031Fh            | 02DFh          |      | Difference in address |  |  |
| G1TPR6  | 0324h            | 02E4h          | —    | Difference in address |  |  |
| G1TPR7  | 0325h            | 02E5h          | —    | Difference in address |  |  |
| G1TM0   | 0300h to 0301h   | 02C0h to 02C1h | —    | Difference in address |  |  |
| G1TM1   | 0302h to 0303h   | 02C2h to 02C3h | —    | Difference in address |  |  |
| G1TM2   | 0304h to 0305h   | 02C4h to 02C5h | —    | Difference in address |  |  |
| G1TM3   | 0306h to 0307h   | 02C6h to 02C7h | —    | Difference in address |  |  |
| G1TM4   | 0308h to 0309h   | 02C8h to 02C9h | —    | Difference in address |  |  |
| G1TM5   | 030Ah to 030Bh   | 02CAh to 02CBh |      | Difference in address |  |  |
| G1TM6   | 030Ch to 030Dh   | 02CCh to 02CDh |      | Difference in address |  |  |
| G1TM7   | 030Eh to 030Fh   | 02CEh to 02CFh | —    | Difference in address |  |  |
| G1POCR0 | 0310h            | 02D0h          |      | Difference in address |  |  |
| G1POCR1 | 0311h            | 02D1h          |      | Difference in address |  |  |
| G1POCR2 | 0312h            | 02D2h          | —    | Difference in address |  |  |
| G1POCR3 | 0313h            | 02D3h          |      | Difference in address |  |  |
| G1POCR4 | 0314h            | 02D4h          | —    | Difference in address |  |  |
| G1POCR5 | 0315h            | 02D5h          | —    | Difference in address |  |  |
| G1POCR6 | 0316h            | 02D6h          | —    | Difference in address |  |  |
| G1POCR7 | 0317h            | 02D7h          | —    | Difference in address |  |  |
| G1PO0   | 0300h to 0301h   | 02C0h to 02C1h | —    | Difference in address |  |  |
| G1PO1   | 0302h to 0303h   | 02C2h to 02C3h | —    | Difference in address |  |  |
| G1PO2   | 0304h to 0305h   | 02C4h to 02C5h | —    | Difference in address |  |  |
| G1PO3   | 0306h to 0307h   | 02C6h to 02C7h |      | Difference in address |  |  |
| G1PO4   | 0308h to 0309h   | 02C8h to 02C9h | _    | Difference in address |  |  |
| G1PO5   | 030Ah to 030Bh   | 02CAh to 02CBh |      | Difference in address |  |  |
| G1PO6   | 030Ch to 030Dh   | 02CCh to 02CDh | —    | Difference in address |  |  |
| G1PO7   | 030Eh to 030Fh   | 02CEh to 02CFh |      | Difference in address |  |  |
| G1FE    | 0326h            | 02E6h          | —    | Difference in address |  |  |
| G1FS    | 0327h            | 02E7h          | —    | Difference in address |  |  |
| G1IR    | 0330h            | 02F0h          | —    | Difference in address |  |  |
| G1IE0   | 0331h            | 02F1h          | —    | Difference in address |  |  |
| G1IE1   | 0332h            | 02F2h          | —    | Difference in address |  |  |
| G10ER   | —                | 02ECh          | —    | — M16C/5LD only       |  |  |
| G1IOR0  | —                | 02EEh          | —    | — M16C/5LD only       |  |  |
| G1IOR1  | _                | 02EFh          | —    | — M16C/5LD only       |  |  |



## 4.15 Differences in Serial Interface

Table 4.15.1 lists Differences in Serial Interface, and Table 4.15.2 to Table 4.15.3 list Differences in Registers Associated with Serial Interface.

| Item                                                     | M16C/29                                                               | M16C/5LD                           |
|----------------------------------------------------------|-----------------------------------------------------------------------|------------------------------------|
| Number of channels                                       | Clock synchronous/asynchronous x 3<br>Dedicated clock-synchronous x 2 | Clock synchronous/asynchronous x 5 |
| Serial data logic invert function                        | 1 channel (UART2)                                                     | 5 channels (UART0 to UART4)        |
| Parity error signal output                               | 1 channel (UART2)                                                     | 5 channels (UART0 to UART4)        |
| Transfer clock output<br>from multiple pins<br>selection | 1 channel (UART1)                                                     | No                                 |
| CTS/RTS separate function                                | 1 channel (UART0)                                                     | No                                 |
| TXD and RXD I/O polarity inverse function                | 1 channel (UART2)                                                     | 5 channels (UART0 to UART4)        |

#### Table 4.15.1 Differences in Serial Interface

#### Table 4.15.2 Differences in Registers Associated with Serial Interface (1/2)

| Symbol | Ado            | Address        |      | Differences             |                                                                                                                          |  |  |
|--------|----------------|----------------|------|-------------------------|--------------------------------------------------------------------------------------------------------------------------|--|--|
| Symbol | M16C/29        | M16C/5LD       | Bits | M16C/29                 | M16C/5LD                                                                                                                 |  |  |
| PACR   | 025Dh          | 0370h          | _    | Differen                | ce in address                                                                                                            |  |  |
| U0MR   | 03A0h          | 0248h          | _    | Difference in address   |                                                                                                                          |  |  |
|        |                |                | 7    | Reserved bit            | TXD, RXD I/O polarity inverse bit<br>0: No reverse<br>1: Reverse                                                         |  |  |
| U0BRG  | 03A1h          | 0249h          | _    | Differen                | ce in address                                                                                                            |  |  |
| U0TB   | 03A2h<br>03A3h | 024Ah<br>024Bh |      | Differen                | ce in address                                                                                                            |  |  |
| U0C0   | 03A4h          | 024Ch          | _    | Differen                | Difference in address                                                                                                    |  |  |
| U0C1   | 03A5h          | 024Dh          |      | Differen                | ce in address                                                                                                            |  |  |
|        |                |                | 4    | No register bits        | UART0 transmit interrupt source<br>select bit<br>0: U0TB register empty (TI = 1)<br>1: Transmit completed (TXEPT = 1)    |  |  |
|        |                |                | 5    |                         | UART0 continuous receive mode<br>enable bit<br>0: Continuous receive mode disabled<br>1: Continuous receive mode enabled |  |  |
|        |                |                | 6    |                         | Data logic select bit<br>0: No reverse<br>1: Reverse                                                                     |  |  |
|        |                |                | 7    |                         | Error signal output enable bit<br>0: Output disabled<br>1: Output enabled                                                |  |  |
| U0RB   | 03A6h<br>03A7h | 024Eh<br>024Fh |      | Difference in address   |                                                                                                                          |  |  |
| U1MR   | 03A8h          | 0258h          | _    | – Difference in address |                                                                                                                          |  |  |
|        |                |                | 7    | Reserved bit            | TXD, RXD I/O polarity inverse bit<br>0: No reverse<br>1: Reverse                                                         |  |  |



| Quarter al | Address        |                | Dite | Differences           |                                                                                                                                                                                                                                             |  |
|------------|----------------|----------------|------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Symbol     | M16C/29        | M16C/5LD       | Bits | M16C/29               | M16C/5LD                                                                                                                                                                                                                                    |  |
| U1BRG      | 03A9h          | 0259h          | _    |                       | Difference in address                                                                                                                                                                                                                       |  |
| U1TB       | 03AAh<br>03ABh | 025Ah<br>025Bh |      | Difference in address |                                                                                                                                                                                                                                             |  |
| U1C0       | 03ACh          | 025Ch          | _    | Difference in address |                                                                                                                                                                                                                                             |  |
| U1C1       | 03ADh          | 025Dh          | _    |                       | Difference in address                                                                                                                                                                                                                       |  |
|            |                |                | 4    | No register bits      | UART1 transmit interrupt source select bit<br>0: U1TB register empty (TI = 1)<br>1: Transmit completed (TXEPT = 1)<br>UART1 continuous receive mode enable bit<br>0: Continuous receive mode disabled<br>1: Continuous receive mode enabled |  |
|            |                |                | 6    |                       | Data logic select bit<br>0: No reverse<br>1: Reverse                                                                                                                                                                                        |  |
|            |                |                | 7    |                       | Error signal output enable bit<br>0: Output disabled<br>1: Output enabled                                                                                                                                                                   |  |
| U1RB       | 03AEh<br>03AFh | 025Eh<br>025Fh |      | Difference in address |                                                                                                                                                                                                                                             |  |
| U2SMR4     | 0374h          | 0264h          |      | Difference in address |                                                                                                                                                                                                                                             |  |
| U2SMR3     | 0375h          | 0265h          |      |                       | Difference in address                                                                                                                                                                                                                       |  |
| U2SMR2     | 0376h          | 0266h          |      |                       | Difference in address                                                                                                                                                                                                                       |  |
| U2SMR      | 0377h          | 0267h          | _    |                       | Difference in address                                                                                                                                                                                                                       |  |
| U2MR       | 0378h          | 0268h          | _    |                       | Difference in address                                                                                                                                                                                                                       |  |
| U2BRG      | 0379h          | 0269h          | _    |                       | Difference in address                                                                                                                                                                                                                       |  |
| U2TB       | 037Ah<br>037Bh | 026Ah<br>026Bh |      |                       | Difference in address                                                                                                                                                                                                                       |  |
| U2C0       | 037Ch          | 026Ch          | _    |                       | Difference in address                                                                                                                                                                                                                       |  |
| U2C1       | 037Dh          | 026Dh          | _    |                       | Difference in address                                                                                                                                                                                                                       |  |
| U2RB       | 037Eh<br>037Fh | 026Eh<br>026Fh |      |                       | Difference in address                                                                                                                                                                                                                       |  |
| UCON       | 03B0h          | —              |      | M16C/29 only          | _                                                                                                                                                                                                                                           |  |
| U3MR       | —              | 02A8h          |      | —                     | M16C/5LD only                                                                                                                                                                                                                               |  |
| U3BGR      | —              | 02A9h          |      | —                     | M16C/5LD only                                                                                                                                                                                                                               |  |
| U3TB       | —              | 02AAh<br>02ABh |      | _                     | M16C/5LD only                                                                                                                                                                                                                               |  |
| U3C0       | —              | 02ACh          |      | —                     | M16C/5LD only                                                                                                                                                                                                                               |  |
| U3C1       | —              | 02ADh          | _    | —                     | M16C/5LD only                                                                                                                                                                                                                               |  |
| U3RB       | —              | 02AEh<br>02AFh | _    | —                     | M16C/5LD only                                                                                                                                                                                                                               |  |
| U4MR       | —              | 0298h          | —    | —                     | M16C/5LD only                                                                                                                                                                                                                               |  |
| U4BRG      | —              | 0299h          | _    | _                     | M16C/5LD only                                                                                                                                                                                                                               |  |
| U4TB       | -              | 029Ah<br>029Bh |      | —                     | M16C/5LD only                                                                                                                                                                                                                               |  |
| U4C0       | —              | 029Ch          | _    | —                     | M16C/5LD only                                                                                                                                                                                                                               |  |
| U4C1       | —              | 029Dh          | _    | —                     | M16C/5LD only                                                                                                                                                                                                                               |  |
| U4RB       | -              | 029Eh<br>029Fh | —    | _                     | M16C/5LD only                                                                                                                                                                                                                               |  |

## Table 4.15.3 Differences in Registers Associated with Serial Interface (2/2)

## 4.16 Differences in the Multi-Master I<sup>2</sup>C-bus Interface

Table 4.16.1 lists Differences in the Multi-Master I<sup>2</sup>C-bus Interface, and Table 4.16.2 lists Differences in Registers Associated with Multi-Master I<sup>2</sup>C-bus Interface.

| Table 4.16.1 | Differences in the Multi-Master I <sup>2</sup> C-bus Interface |
|--------------|----------------------------------------------------------------|
|--------------|----------------------------------------------------------------|

| Item                                              | M16C/29 | M16C/5LD    |
|---------------------------------------------------|---------|-------------|
| Slave address setting                             | 1       | 3 (maximum) |
| SDA/port function switch SCL/port function switch | Yes     | No          |

#### Table 4.16.2 Differences in Registers Associated with the Multi-Master I<sup>2</sup>C-bus Interface

| Symbol | Address |          | Bits | Differences                                                          |                                                                                 |
|--------|---------|----------|------|----------------------------------------------------------------------|---------------------------------------------------------------------------------|
|        | M16C/29 | M16C/5LD | Bits | M16C/29                                                              | M16C/5LD                                                                        |
| S0D0   | 02E2h   | 02B2h    | _    | Difference in address                                                |                                                                                 |
| S0D1   | —       | 02BAh    |      | —                                                                    | M16C/5LD only                                                                   |
| S0D2   | —       | 02BBh    |      | —                                                                    | M16C/5LD only                                                                   |
| S00    | 02E0h   | 02B0h    | _    | Difference in address                                                |                                                                                 |
| S20    | 02E4h   | 02B4h    | _    | Difference in address                                                |                                                                                 |
| S1D0   | 02E3h   | 02B3h    | _    | Difference in address                                                |                                                                                 |
| S10    | 02E8h   | 02B8h    | _    | Difference in address                                                |                                                                                 |
| S3D0   | 02E6h   | 02B6h    | _    | Difference in address                                                |                                                                                 |
|        |         |          | 2    | SDA/port function switch bit<br>0: SDA I/O pin<br>1: Port output pin | Reserved bits                                                                   |
|        |         |          | 3    | SCL/port function switch bit<br>0: SCL I/O pin<br>1: Port output pin |                                                                                 |
| S4D0   | 02E7h   | 02B7h    | _    | Difference in address                                                |                                                                                 |
|        |         |          | 6    | Reserved bit                                                         | Slave address compare bit<br>0: S0D0 register only<br>1: Registers S0D0 to S0D2 |
| S2D0   | 02E5h   | 02B5h    | _    | Difference in address                                                |                                                                                 |
| S11    | —       | 02B9h    | _    | —                                                                    | M16C/5LD only                                                                   |



## 4.17 Differences in CAN Module

Table 4.17.1 lists Differences in the CAN Module, and Table 4.17.2 to Table 4.17.9 list Differences in Registers Associated with CAN Module

| ltem                                                                                | M16C/29                                                                             | M16C/5LD                                                                                                                                                                             |
|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Message boxes                                                                       | 16 mailboxes                                                                        | 32 mailboxes                                                                                                                                                                         |
| Mailbox modes                                                                       | No                                                                                  | Normal mailbox mode     FIFO mailbox mode                                                                                                                                            |
| Acceptance filtering                                                                | 3 acceptance masks                                                                  | 8 acceptance masks<br>(Masks can be individually enabled or<br>disabled)                                                                                                             |
| Interrupt sources                                                                   | 4 types:<br>• Reception complete<br>• Transmission complete<br>• Error<br>• Wake-up | 6 types:<br>• Reception complete interrupt<br>• Transmission complete interrupt<br>• Receive FIFO interrupt<br>• Transmit FIFO interrupt<br>• Error interrupt<br>• Wake-up interrupt |
| Clock select function                                                               | Yes                                                                                 | No                                                                                                                                                                                   |
| Loop back function                                                                  | Yes                                                                                 | No                                                                                                                                                                                   |
| Basic CAN mode                                                                      | Yes                                                                                 | No                                                                                                                                                                                   |
| Interface sleep function                                                            | Yes                                                                                 | No                                                                                                                                                                                   |
| Message order select function                                                       | Yes (selectable from word access and byte access)                                   | No (byte access only)                                                                                                                                                                |
| Remote frame auto response function                                                 | Yes                                                                                 | No                                                                                                                                                                                   |
| Number of sampling times selectable                                                 | Yes                                                                                 | No                                                                                                                                                                                   |
| Selectable ID priority transmit<br>mode or mailbox number priority<br>transmit mode | No                                                                                  | Yes                                                                                                                                                                                  |
| FIFO transmit/receive mode                                                          | No                                                                                  | Yes                                                                                                                                                                                  |
| Transmit/receive ID format select                                                   | No                                                                                  | Yes                                                                                                                                                                                  |
| One-shot transmission/<br>reception function                                        | No                                                                                  | Yes                                                                                                                                                                                  |
| Mailbox number search function                                                      | No                                                                                  | Yes                                                                                                                                                                                  |
| Channel search support function                                                     | No                                                                                  | Yes                                                                                                                                                                                  |
| Bus-off recovery mode selectable                                                    | No                                                                                  | Yes                                                                                                                                                                                  |
| Halt mode<br>(communication stop mode)                                              | No                                                                                  | Yes                                                                                                                                                                                  |
| Self-diagnosis mode                                                                 | No                                                                                  | Yes                                                                                                                                                                                  |
| PLL bypass clock mode                                                               | No                                                                                  | Yes                                                                                                                                                                                  |



| Symbol                      | Add            | ress                 | D:+ | Differences                                                                                                                                                          |                                                                                            |                                                                                                     |                                                                                                                                                    |   |  |   |                                                                    |              |
|-----------------------------|----------------|----------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|---|--|---|--------------------------------------------------------------------|--------------|
| Symbol                      | M16C/29        | M16C/5LD             | Bit | M16C/29                                                                                                                                                              | M16C/5LD                                                                                   |                                                                                                     |                                                                                                                                                    |   |  |   |                                                                    |              |
| 29: CCLKR<br>5LD:<br>C0CLKR | 025Fh          | 25Fh D7C7h<br>-<br>- |     | CAN0 clock select bits<br>000: No division<br>001: Divide-by-2<br>010: Divide-by-4<br>011: Divide-by-8<br>100: Divide-by-16<br>Do not set to values not listed above | CAN clock source select bit<br>0: BCLK<br>1: Main clock<br>Reserved bit<br>No register bit |                                                                                                     |                                                                                                                                                    |   |  |   |                                                                    |              |
|                             |                |                      | 3   | CAN0 CPU interface sleep bit<br>0: CAN0 CPU interface operation<br>1: CAN0 CPU interface in sleep                                                                    | Reserved bit                                                                               |                                                                                                     |                                                                                                                                                    |   |  |   |                                                                    |              |
| C0CTLR                      | 0210h<br>0211h | D7C0h<br>D7C1h       | 0   | CAN module reset bit<br>0: Operation mode<br>1: Reset/initialization mode                                                                                            | CAN operating mode select bit<br>00: CAN operation mode<br>01: CAN reset mode              |                                                                                                     |                                                                                                                                                    |   |  |   |                                                                    |              |
|                             |                |                      | 1   | Loop back mode select bit<br>0: Loop back mode disabled<br>1: Loop back mode enabled                                                                                 | 10: CAN halt mode<br>11: Do not use this combination                                       |                                                                                                     |                                                                                                                                                    |   |  |   |                                                                    |              |
|                             |                |                      | 2   | Message order select bit<br>0: Word access<br>1: Byte access                                                                                                         | CAN sleep mode bit<br>0: Other than CAN sleep mode<br>1: CAN sleep mode                    |                                                                                                     |                                                                                                                                                    |   |  |   |                                                                    |              |
|                             |                |                      | 3   | Basic CAN mode select bit<br>0: Basic CAN mode disabled<br>1: Basic CAN mode enabled                                                                                 | Bus-Off recovery mode select bit<br>00: Normal mode<br>01: Entry to CAN halt mode          |                                                                                                     |                                                                                                                                                    |   |  |   |                                                                    |              |
|                             |                |                      |     |                                                                                                                                                                      | 4                                                                                          | Bus error interrupt enable bit<br>0: Bus error interrupt disabled<br>1: Bus error interrupt enabled | automatically at bus-off entry<br>10: Entry to CAN halt mode<br>automatically at bus-off end<br>11: Entry to CAN halt mode<br>by a program request |   |  |   |                                                                    |              |
|                             |                |                      |     |                                                                                                                                                                      | 5                                                                                          | Sleep mode select bit<br>0: Sleep mode disabled<br>1: Sleep mode enabled; clock<br>supply stopped   | Forcible return from bus-off bit<br>0: Nothing occurred<br>1: Forcible return from bus-off                                                         |   |  |   |                                                                    |              |
|                             |                |                      |     |                                                                                                                                                                      |                                                                                            |                                                                                                     |                                                                                                                                                    | - |  | 6 | CAN port enable bit<br>0: I/O port function<br>1: CTx/CRx function | Reserved bit |
|                             |                |                      |     |                                                                                                                                                                      |                                                                                            |                                                                                                     |                                                                                                                                                    |   |  |   |                                                                    |              |
|                             |                |                      | 8   | Time stamp prescaler<br>00: Period of 1 bit time<br>01: Period of 1/2 bit time                                                                                       | CAN mailbox mode select bit<br>0: Normal mailbox mode<br>1: FIFO mailbox mode              |                                                                                                     |                                                                                                                                                    |   |  |   |                                                                    |              |
|                             |                |                      | 9   | 10: Period of 1/4 bit time<br>11: Period of 1/8 bit time                                                                                                             | ID format mode select bit<br>00: Standard ID mode                                          |                                                                                                     |                                                                                                                                                    |   |  |   |                                                                    |              |
|                             |                |                      | 10  | Time stamp counter reset bit<br>0: In an idle state<br>1: Force reset of the time stamp<br>counter                                                                   | 01: Extended ID mode<br>10: Mixed ID mode<br>11: Do not use this combination               |                                                                                                     |                                                                                                                                                    |   |  |   |                                                                    |              |

### Table 4.17.2 Differences in Registers Associated with the CAN Module (1/8)



| Symbol | Address                       |          | Dit      | Differences                                                                                |                                                                                                                               |  |
|--------|-------------------------------|----------|----------|--------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--|
| Symbol | M16C/29                       | M16C/5LD | Bit      | M16C/29                                                                                    | M16C/5LD                                                                                                                      |  |
| COCTLR | LR 0210h D7C0h<br>0211h D7C1h |          | 11       | Return from bus off command bit<br>0: In an idle state<br>1: Force return from bus off     | Message lost mode select bit<br>0: Overwrite mode<br>1: Overrun mode                                                          |  |
|        |                               |          | 12       | No register bit                                                                            | Transmit priority mode select bit<br>0: ID priority transmit mode<br>1: Mailbox number priority transmit<br>mode              |  |
|        |                               |          | 13       | Listen-only mode select bit<br>0: Listen-only mode disabled<br>1: Listen-only mode enabled | Time stamp counter reset bit<br>0: Nothing occurred<br>1: Reset                                                               |  |
|        |                               |          | 14<br>15 | No register bits                                                                           | Time stamp prescaler select bit<br>00: Every bit time<br>01: Every 2-bit time<br>10: Every 4-bit time<br>11: Every 8-bit time |  |

### Table 4.17.3 Differences in Registers Associated with CAN Module (2/8)



| COSTR | 0212h<br>0213h | D7C2h<br>D7C3h | 0  | Active slot bits<br>0000: Slot 0<br>0001: Slot 1                                                                               | CAN reset status flag<br>0: Not in CAN reset mode<br>1: In CAN reset mode                                          |
|-------|----------------|----------------|----|--------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|
|       |                |                | 1  | :<br>1110: Slot 14<br>1111: Slot 15                                                                                            | CAN halt status flag<br>0: Not in CAN halt mode<br>1: In CAN halt mode                                             |
|       |                |                | 2  |                                                                                                                                | CAN sleep status flag<br>0: Not in CAN sleep mode<br>1: In CAN sleep mode                                          |
|       |                |                | 3  |                                                                                                                                | Error-passive status flag<br>0: Not in error-passive state<br>1: In error-passive state                            |
|       |                |                | 4  | Successful transmission flag<br>0: No [successful] transmission<br>1: The CAN module has transmitted<br>a message successfully | Bus-off status flag<br>0: Not in bus-off state<br>1: In bus-off state                                              |
|       |                |                | 5  | Successful reception flag<br>0: No [successful] reception<br>1: CAN module received a message<br>successfully                  | Transmit status flag<br>0: Bus idle or reception in progress<br>1: Transmission in progress or<br>in bus-off state |
|       |                |                | 6  | Transmission flag (Transmitter)<br>0: CAN module is idle or receiver<br>1: CAN module is transmitter                           | Receive status flag<br>0: Bus idle or transmission in<br>progress<br>1: Reception in progress                      |
|       |                |                | 7  | Reception flag (Receiver)<br>0: CAN module is idle or transmitter<br>1: CAN module is receiver                                 | No register bit                                                                                                    |
|       |                |                | 8  | Reset state flag<br>0: Operation mode<br>1: Reset mode                                                                         | NEWDATA status flag<br>0: No mailbox<br>with NEWDATA bit = 1<br>1: Mailbox(es)<br>with NEWDATA bit = 1             |
|       |                |                | 9  | Loop back state flag<br>0: Loop back mode disabled<br>1: Loop back mode enabled                                                | SENTDATA status flag<br>0: No mailbox<br>with SENTDATA bit = 1<br>1: Mailbox(es)<br>with SENTDATA bit = 1          |
|       |                |                | 10 | Message order state flag<br>0: Word access<br>1: Byte access                                                                   | Receive FIFO status flag<br>0: No message in receive FIFO<br>1: Message in receive FIFO                            |



| Symbol                      | Address        |                   | Bit                             | Differences                                                                                                                                                      |                                                                                                                               |  |  |
|-----------------------------|----------------|-------------------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--|--|
| Symbol                      | M16C/29        | M16C/5LD          | DIL                             | M16C/29                                                                                                                                                          | M16C/5LD                                                                                                                      |  |  |
| COSTR                       | 0212h<br>0213h | -                 |                                 | Basic CAN mode state flag<br>0: Basic CAN mode disabled<br>1: Basic CAN mode enabled                                                                             | Transmit FIFO status flag<br>0: Transmit FIFO is full<br>1: Transmit FIFO is not full                                         |  |  |
|                             |                |                   | 12                              | Bus error state flag<br>0: No error has occurred.<br>1: A CAN bus error has occurred.                                                                            | Normal mailbox message lost<br>status flag<br>0: No mailbox<br>with MSGLOST bit = 1<br>1: Mailbox(es)<br>with MSGLOST bit = 1 |  |  |
|                             |                |                   | 13                              | <ul><li>Error passive state flag</li><li>0: The CAN module is not in error passive state.</li><li>1: The CAN module is in error passive state.</li></ul>         | FIFO mailbox message lost status<br>flag<br>0: RFMLF bit = 0<br>1: RFMLF bit = 1                                              |  |  |
|                             |                |                   | 14                              | <ul><li>Error bus off state flag</li><li>0: The CAN module is not in error<br/>bus off state.</li><li>1: The CAN module is in error bus<br/>off state.</li></ul> | Transmission abort status flag<br>0: No mailbox with TRMABT bit = 1<br>1: Mailbox(es) with TRMABT bit = 1                     |  |  |
|                             |                |                   | 15                              | No register bit                                                                                                                                                  | Error status flag<br>0: No error occurred<br>1: Error occurred                                                                |  |  |
| COSSTR                      | 0214h<br>0215h | _                 | —                               | M16C/29 only                                                                                                                                                     | —                                                                                                                             |  |  |
| 29: C0ICR<br>5LD:<br>C0MIER | 0216h<br>0217h | D72Ch to<br>D72Fh | 29:<br>15 - 0<br>5LD:<br>31 - 0 | Interrupt enable bits                                                                                                                                            | Interrupt enable bit<br>0: Interrupt disabled<br>1: Interrupt enabled                                                         |  |  |
| COIDR                       | 0218h<br>0219h | _                 | 15 - 0                          | M16C/29 only                                                                                                                                                     | —                                                                                                                             |  |  |

### Table 4.17.4 Differences in Registers Associated with CAN Module (3/8)



| O wash at | Add                   | ress     | D:4     | Differences                          |                                                      |  |  |
|-----------|-----------------------|----------|---------|--------------------------------------|------------------------------------------------------|--|--|
| Symbol    | M16C/29               | M16C/5LD | Bit     | M16C/29                              | M16C/5LD                                             |  |  |
| 29:       | 021Ah                 | D7C4h to | 0       | Prescaler division ratio select bits | Prescaler division ratio set bit (10                 |  |  |
| C0CONR    | 021Bh                 | D7C6     | 1       | 0000: Divide-by-1 of fCAN            | bits)                                                |  |  |
| 5LD:      |                       |          | 2       | 0001: Divide-by-2 of fCAN            | If the setting value is P (0 to                      |  |  |
| COBCR     |                       |          | 3       | :<br>1111: Divide-by-16 of fCAN      | 1023), the baud rate prescaler divides fCAN by P + 1 |  |  |
|           |                       |          | 4       | Sampling control bit                 |                                                      |  |  |
|           |                       |          |         | 0: One time sampling                 |                                                      |  |  |
|           |                       |          |         | 1: Three times sampling              |                                                      |  |  |
|           |                       |          | 5       | Propagation time segment control     |                                                      |  |  |
|           |                       |          | 6       | bits                                 |                                                      |  |  |
|           |                       |          | 7       | 000: 1Tq                             |                                                      |  |  |
|           |                       |          | -       | 001: 2Tq                             |                                                      |  |  |
|           |                       |          |         | 111: 8Tq                             |                                                      |  |  |
|           |                       |          | 8       | Phase buffer segment 1 control       | -                                                    |  |  |
|           |                       |          | 9       | bits                                 |                                                      |  |  |
|           |                       |          | 10      | 000: Do not set                      | Reserved bit                                         |  |  |
|           |                       |          | 10      | 001: 2Tq                             |                                                      |  |  |
|           |                       |          |         | 010: 3Tq                             |                                                      |  |  |
|           |                       |          |         | 111: 8Tq                             |                                                      |  |  |
|           |                       |          | 11      | Phase buffer segment 2 control       | No register bit                                      |  |  |
|           |                       |          | 12      | bits                                 | Time segment 1 control bit                           |  |  |
|           |                       |          | 13      | 000: Do not set                      | 0000: Do not use this combinatio                     |  |  |
|           |                       |          |         | 001: 2Tq<br>010: 3Tq                 | 0001: Do not use this combinatio                     |  |  |
|           |                       |          |         | :                                    | 0010: Do not use this combinatio<br>0011: 4 Tq       |  |  |
|           |                       |          |         | 111: 8Tq                             | 0100: 5 Tq                                           |  |  |
|           |                       |          | 14      | Resynchronization jump width         | 0101: 6 Tq                                           |  |  |
|           |                       |          | 15      | control bits                         | :                                                    |  |  |
|           |                       |          |         | 00: 1Tq                              | 1110: 15 Tq                                          |  |  |
|           |                       |          |         | 01: 2Tq                              | 1111: 16 Tq                                          |  |  |
|           |                       |          |         | 10: 3Tq<br>11: 4Tq                   |                                                      |  |  |
|           | /                     |          | 18 - 16 |                                      | Time segment 2 control bit                           |  |  |
|           | $\Lambda$ /           |          | 10 - 10 |                                      | 000: Do not use this combination                     |  |  |
|           |                       |          |         |                                      | 001: 2 Tq                                            |  |  |
|           |                       |          |         |                                      | 010: 3 Tq                                            |  |  |
|           |                       |          |         |                                      | 011: 4 Tq                                            |  |  |
|           | $  \rangle /$         |          |         |                                      | 100: 5 Tq                                            |  |  |
|           | $  \rangle /$         |          |         |                                      | 101: 6 Tq<br>110: 7 Tq                               |  |  |
|           |                       |          |         |                                      | 111: 8 Tq                                            |  |  |
|           |                       |          | 19      |                                      | No register bit                                      |  |  |
|           |                       |          | 21 - 20 |                                      | Resynchronization jump width                         |  |  |
|           |                       |          | 2. 20   |                                      | control bit                                          |  |  |
|           |                       |          |         |                                      | 00: 1 Tq                                             |  |  |
|           |                       |          |         |                                      | 01: 2 Tq                                             |  |  |
|           |                       |          |         |                                      | 10: 3 Tq                                             |  |  |
|           | / \                   |          |         |                                      | 11: 4 Tq                                             |  |  |
|           | $V \qquad \backslash$ |          | 23 - 22 | $\vee$                               | No register bits                                     |  |  |

### Table 4.17.5 Differences in Registers Associated with CAN Module (4/8)



| Symbol                                               | Address           |                   | Bit                                                                                                                                                                                                                                                                                           | Differences                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|------------------------------------------------------|-------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Symbol                                               | M16C/29           | M16C/5LD          | DIL                                                                                                                                                                                                                                                                                           | M16C/29                                                                                                                                                          | M16C/5LD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| C0RECR                                               | 021Ch             | D7CEh             | _                                                                                                                                                                                                                                                                                             | Difference                                                                                                                                                       | in address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| C0TECR                                               | 021Dh             | D7CFh             | _                                                                                                                                                                                                                                                                                             | Difference                                                                                                                                                       | in address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| COTSR                                                | 021Eh<br>021Fh    | D7D4h<br>D7D5h    | —                                                                                                                                                                                                                                                                                             | Difference                                                                                                                                                       | in address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 29: COAFS<br>5LD:<br>COAFSR                          | 0242h<br>0243h    | D7D6h<br>D7D7h    | _                                                                                                                                                                                                                                                                                             | Difference                                                                                                                                                       | in address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| COMCTLj<br>29:<br>j = 0 to 15<br>5LD:<br>j = 0 to 31 | 0200h to<br>020Fh | D7A0h<br>to D7BFh | 2                                                                                                                                                                                                                                                                                             | Overwrite flag<br>0: No message has been<br>overwritten in this slot<br>1: This slot already contained a<br>message, but it has been<br>overwritten by a new one | <ul> <li>(When the TRMREQ bit is 0 and the RECREQ bit is 1)</li> <li>Message lost flag</li> <li>0: Message is not overwritten or overrun</li> <li>1: Message is overwritten or overrun</li> <li>(When the TRMREQ bit is 1 and the RECREQ bit is 0)</li> <li>Transmission abort complete flag</li> <li>0: Transmission has started, transmission abort failed because transmission is completed, or transmission abort is not requested</li> <li>1: Transmission abort is completed</li> </ul> |  |
|                                                      |                   |                   | 3                                                                                                                                                                                                                                                                                             | Remote frame transmission/<br>reception status flag<br>0: Data frame transmission/<br>reception status<br>1: Remote frame automatic<br>transfer status           | No register bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|                                                      |                   | 4                 | <ul> <li>Auto response lock mode select<br/>bit</li> <li>O: After a remote frame is<br/>received, it will be answered<br/>automatically</li> <li>1: After a remote frame is<br/>received, no transmission will<br/>be started as long as this bit is<br/>set to 1 (Not responding)</li> </ul> | One-shot enable bit<br>0: One-shot reception or<br>one-shot transmission disabled<br>1: One-shot reception or<br>one-shot transmission enabled                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|                                                      |                   |                   | 5                                                                                                                                                                                                                                                                                             | Remote frame corresponding slot<br>select bit<br>0: Slot not corresponding to<br>remote frame<br>1: Slot corresponding to remote<br>frame                        | No register bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |

### Table 4.17.6 Differences in Registers Associated with CAN Module (5/8)



| Sumbol       | Address |          | Dit     | Differences                |                          |  |  |
|--------------|---------|----------|---------|----------------------------|--------------------------|--|--|
| Symbol       | M16C/29 | M16C/5LD | Bit     | M16C/29                    | M16C/5LD                 |  |  |
| 29:          | 0060h   | D500h to | 0       | Standard ID: 11bits        | Extended ID: 18bits      |  |  |
| CAN0         | to      | D6FFh    | 1       |                            |                          |  |  |
| slot 0 to 15 | 015Fh   |          | 2       |                            |                          |  |  |
| 5LD:         |         |          | 3       |                            |                          |  |  |
| C0MB0 to     |         |          | 4       |                            |                          |  |  |
| 31           |         |          | 5       | —                          |                          |  |  |
|              |         |          | 6       | —                          |                          |  |  |
|              |         |          | 7       | —                          |                          |  |  |
|              |         |          | 8       | Standard ID: 11bits        |                          |  |  |
|              |         |          | 9       |                            |                          |  |  |
|              |         |          | 10      |                            |                          |  |  |
|              |         |          | 11      |                            |                          |  |  |
|              |         |          | 12      |                            |                          |  |  |
|              |         |          | 13      |                            |                          |  |  |
|              |         |          | 14      | —                          |                          |  |  |
|              |         |          | 15      | —                          |                          |  |  |
|              |         |          |         | 16                         | Extended ID: 18bits      |  |  |
|              |         |          | 17      |                            |                          |  |  |
|              |         |          | 18      |                            | Standard ID: 11bits      |  |  |
|              |         |          |         |                            | 19                       |  |  |
|              |         |          | 20      | —                          |                          |  |  |
|              |         |          | 21      | —                          |                          |  |  |
|              |         |          | 22      | —                          |                          |  |  |
|              |         |          | 23      | —                          |                          |  |  |
|              |         |          | 24      | Extended ID: 18bits        |                          |  |  |
|              |         |          | 25      |                            |                          |  |  |
|              |         |          | 26      |                            |                          |  |  |
|              |         |          | 27      |                            |                          |  |  |
|              |         |          | 28      |                            |                          |  |  |
|              |         |          | 29      |                            | Reserved bit             |  |  |
|              |         |          | 30      |                            | Remote frame request bit |  |  |
|              |         |          | 31      |                            | ID extension bit         |  |  |
|              |         |          | 32      |                            | Reserved bits            |  |  |
|              |         |          | 33      |                            |                          |  |  |
|              |         |          | 34      |                            |                          |  |  |
|              |         |          | 35      |                            |                          |  |  |
|              |         |          | 36      |                            |                          |  |  |
|              |         |          | 37      | 1                          |                          |  |  |
|              |         |          | 119-112 | Time stamp high-order byte | Time stamp lower byte    |  |  |
|              |         |          | 127-120 | Time stamp low-order byte  | Time stamp higher byte   |  |  |

# Table 4.17.7 Differences in Registers Associated with CAN Module (6/8)



| Symbol    | Add      | Address  |     | Differences              |                          |  |  |  |  |  |  |  |  |    |   |  |
|-----------|----------|----------|-----|--------------------------|--------------------------|--|--|--|--|--|--|--|--|----|---|--|
| Symbol    | M16C/29  | M16C/5LD | Bit | M16C/29                  | M16C/5LD                 |  |  |  |  |  |  |  |  |    |   |  |
| 29: C0GMR | C0GMR:   | D700h to | 0   | Standard ID mask: 11bits | Extended ID mask: 18bits |  |  |  |  |  |  |  |  |    |   |  |
| COLMAR    |          | D71Fh    | 1   |                          |                          |  |  |  |  |  |  |  |  |    |   |  |
| COLMBR    | 0164h    |          | 2   |                          |                          |  |  |  |  |  |  |  |  |    |   |  |
| 5LD:      | COLMAR:  |          | 3   |                          |                          |  |  |  |  |  |  |  |  |    |   |  |
| C0MKR0 to | 0166h to |          | 4   |                          |                          |  |  |  |  |  |  |  |  |    |   |  |
| 7         | 016Ah    |          | 5   | —                        |                          |  |  |  |  |  |  |  |  |    |   |  |
|           | C0LMBR:  |          | 6   | —                        |                          |  |  |  |  |  |  |  |  |    |   |  |
|           | 016Ch to |          | 7   | —                        |                          |  |  |  |  |  |  |  |  |    |   |  |
|           | 0170h    |          | 8   | Standard ID mask: 11bits |                          |  |  |  |  |  |  |  |  |    |   |  |
|           |          |          | 9   |                          |                          |  |  |  |  |  |  |  |  |    |   |  |
|           |          |          | 10  |                          |                          |  |  |  |  |  |  |  |  |    |   |  |
|           |          |          | 11  | ]                        |                          |  |  |  |  |  |  |  |  |    |   |  |
|           |          |          | 12  |                          |                          |  |  |  |  |  |  |  |  |    |   |  |
|           |          |          | 13  |                          |                          |  |  |  |  |  |  |  |  |    |   |  |
|           |          |          | 14  | —                        |                          |  |  |  |  |  |  |  |  |    |   |  |
|           |          |          | 15  | —                        |                          |  |  |  |  |  |  |  |  |    |   |  |
|           |          |          | 16  | Extended ID mask: 18bits |                          |  |  |  |  |  |  |  |  |    |   |  |
|           |          |          |     |                          |                          |  |  |  |  |  |  |  |  |    |   |  |
|           |          |          | 18  |                          | Standard ID mask: 11bits |  |  |  |  |  |  |  |  |    |   |  |
|           |          |          | 19  |                          |                          |  |  |  |  |  |  |  |  |    |   |  |
|           |          |          | 20  | —                        |                          |  |  |  |  |  |  |  |  |    |   |  |
|           |          |          | 21  | —                        |                          |  |  |  |  |  |  |  |  |    |   |  |
|           |          |          | 22  | —                        |                          |  |  |  |  |  |  |  |  |    |   |  |
|           |          |          |     |                          |                          |  |  |  |  |  |  |  |  | 23 | — |  |
|           |          |          | 24  | Extended ID mask: 18bits |                          |  |  |  |  |  |  |  |  |    |   |  |
|           |          |          | 25  |                          |                          |  |  |  |  |  |  |  |  |    |   |  |
|           |          |          | 26  |                          |                          |  |  |  |  |  |  |  |  |    |   |  |
|           |          |          | 27  |                          |                          |  |  |  |  |  |  |  |  |    |   |  |
|           |          |          | 28  |                          |                          |  |  |  |  |  |  |  |  |    |   |  |
|           |          |          | 29  |                          | Reserved bits            |  |  |  |  |  |  |  |  |    |   |  |
|           |          |          | 30  |                          |                          |  |  |  |  |  |  |  |  |    |   |  |
|           |          |          | 31  |                          |                          |  |  |  |  |  |  |  |  |    |   |  |
|           |          |          | 32  |                          |                          |  |  |  |  |  |  |  |  |    |   |  |
|           |          |          | 33  |                          |                          |  |  |  |  |  |  |  |  |    |   |  |
|           |          |          | 34  |                          |                          |  |  |  |  |  |  |  |  |    |   |  |
|           |          |          | 35  |                          |                          |  |  |  |  |  |  |  |  |    |   |  |
|           |          |          | 36  |                          |                          |  |  |  |  |  |  |  |  |    |   |  |
|           |          |          | 37  |                          |                          |  |  |  |  |  |  |  |  |    |   |  |

### Table 4.17.8 Differences in Registers Associated with CAN Module (7/8)



|          | 1       |                |     |             |               |  |
|----------|---------|----------------|-----|-------------|---------------|--|
| Symbol   | , A     | Address        | Bit | Differences |               |  |
| Symbol   | M16C/29 | M16C/5LD       | Dit | M16C/29     | M16C/5LD      |  |
| C0FIDCR0 | -       | D720h to D723h | _   | —           | M16C/5LD only |  |
| C0FIDCR1 | -       | D724h to D727h | _   | —           | M16C/5LD only |  |
| C0MKIVLR | —       | D728h to D72Bh | —   | —           | M16C/5LD only |  |
| C0RFCR   | —       | D7C8h          | _   | —           | M16C/5LD only |  |
| C0RFPCR  | _       | D7C9h          | _   | —           | M16C/5LD only |  |
| C0TFCR   | —       | D7CAh          | _   | —           | M16C/5LD only |  |
| C0TFPCR  | _       | D7CBh          | _   | —           | M16C/5LD only |  |
| COMSSR   | _       | D7D2h          | _   | —           | M16C/5LD only |  |
| C0MSMR   | —       | D7D3h          | _   | —           | M16C/5LD only |  |
| C0CSSR   | —       | D7D1h          | _   | —           | M16C/5LD only |  |
| C0EIER   | _       | D7CCh          |     | —           | M16C/5LD only |  |
| COEIFR   | —       | D7CDh          | _   | —           | M16C/5LD only |  |
| C0ECSR   | —       | D7D0h          | _   | —           | M16C/5LD only |  |
| COTCR    |         | D7D8h          | _   | —           | M16C/5LD only |  |

### Table 4.17.9 Differences in Registers Associated with CAN Module (8/8)



### 4.18 Differences in A/D Converter

Table 4.18.1 lists Differences in A/D Converter, and Table 4.18.2 lists Differences in Registers Associated with A/D Converter.

| Item                        | M16C/29                                                                                                                                                                                                                                 | M16C/5LD                                                                                                                                                     |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number of circuits          | 1 circuit                                                                                                                                                                                                                               | 2 circuits                                                                                                                                                   |
| Resolution                  | 8-bit or 10-bit (selectable)                                                                                                                                                                                                            | 10 bits                                                                                                                                                      |
| Integral nonlinearity error | AVCC = VREF = 5 V<br>•With 8-bit resolution: ±2 LSB<br>•With 10-bit resolution: ±3 LSB<br>AVCC = VREF = 3.3 V<br>•With 8-bit resolution: ±2 LSB<br>•With 10-bit resolution: ±5 LSB                                                      | AVCC = VREF = 5 V<br>±3 LSB<br>AVCC = VREF = 3.0 V<br>±3 LSB                                                                                                 |
| Operation modes             | One-shot mode<br>Repeat mode<br>Single sweep mode<br>Repeat sweep mode 0<br>Repeat sweep mode 1<br>Simultaneous sample sweep mode<br>Delayed trigger mode 0<br>Delayed trigger mode 1                                                   | One-shot mode<br>Repeat mode<br>Single sweep mode<br>Repeat sweep mode 0                                                                                     |
| Conversion rate per pin     | Without sample and hold function<br>•8-bit resolution: 49 \u03c6AD cycles<br>•10-bit resolution: 59 \u03c6AD cycles<br>With sample and hold function<br>•8-bit resolution: 28 \u03c6AD cycles<br>•10-bit resolution: 33 \u03c6AD cycles | Minimum 43 ¢AD cycles                                                                                                                                        |
| Analog input pins           | 8 pins (AN0 to AN7) + 8 pins (AN0_0 to<br>AN0_7) + 8 pins (AN2_0 to AN2_7) + 3<br>pins (AN3_0 to AN3_2)                                                                                                                                 | A/D circuit: 8 pins (AN0 to AN7) +<br>8 pins (AN0_0 to AN0_7) +<br>8 pins (AN2_0 to AN2_7) +<br>3 pins (AN3_0 to AN3_2)<br>A/D1 circuit: 4 pins (AN0 to AN3) |

#### Table 4.18.1 Differences in A/D Converter

|           | Address           |                | 1     | Differences                                                                                                                                                                                                                                                                  |                                                                                                                             |  |  |
|-----------|-------------------|----------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--|--|
| Symbol    | M16C/29 M16C/5LD  |                | Bit   | M16C/29                                                                                                                                                                                                                                                                      | M16C/5LD                                                                                                                    |  |  |
| TB2SC     | TB2SC 039Eh 033Eh |                |       | Difference in                                                                                                                                                                                                                                                                |                                                                                                                             |  |  |
| ADTRGCON  | 03D2h 03D2h       |                | 0     | <ul> <li>A/D operation mode select bit 2</li> <li>0: Other than simultaneous sample<br/>sweep mode or delayed trigger<br/>mode 0,1</li> <li>1: Simultaneous sample sweep<br/>mode or delayed trigger mode 0,1</li> </ul>                                                     | Reserved bits                                                                                                               |  |  |
|           |                   |                | 1     | <ul> <li>A/D operation mode select bit 3</li> <li>0: Other than delayed trigger mode 0,1</li> <li>1: Delayed trigger mode 0,1</li> </ul>                                                                                                                                     |                                                                                                                             |  |  |
| ADSTAT0   | 03D3h             | _              |       | M16C/29 only                                                                                                                                                                                                                                                                 | —                                                                                                                           |  |  |
| ADCON2    | 03D4h             | 03D4h          | 0     | A/D conversion method select bit<br>0: Without sample and hold<br>1: With sample and hold                                                                                                                                                                                    | No register bit                                                                                                             |  |  |
|           |                   |                | 5     | Trigger select bit<br>Function varies with each operation<br>mode                                                                                                                                                                                                            | Reserved bits                                                                                                               |  |  |
| ADCON0    | 03D6h             | 03D6h          | 4 - 3 | <ul> <li>A/D operation mode select bit 0</li> <li>00: One-shot mode or<br/>Delayed trigger mode 0,1</li> <li>01: Repeat mode</li> <li>10: Single sweep mode or<br/>Simultaneous sample<br/>sweep mode</li> <li>11: Repeat sweep mode 0 or<br/>Repeat sweep mode 1</li> </ul> | A/D operation mode select bit 0<br>00: One-shot mode<br>01: Repeat mode<br>10: Single sweep mode<br>11: Repeat sweep mode 0 |  |  |
|           |                   |                | 5     | Trigger select bit<br>0: Software trigger<br>1: Hardware trigger                                                                                                                                                                                                             | Trigger select bit<br>0: <u>Software</u> trigger<br>1: ADTRG or timer trigger                                               |  |  |
| ADCON1    | 03D7h             | 03D7h          | 2     | <ul> <li>A/D operation mode select bit 1</li> <li>O: Other than<br/>repeat sweep mode 1</li> <li>1: Repeat sweep mode 1</li> </ul>                                                                                                                                           | Reserved bit                                                                                                                |  |  |
|           |                   |                | 3     | 8/10-bit mode select bit<br>0: 8-bit mode<br>1: 10-bit mode                                                                                                                                                                                                                  | No register bit                                                                                                             |  |  |
|           |                   |                | 5     | Vref connect Bit<br>0: Vref not connected<br>1: Vref connected                                                                                                                                                                                                               | <ul> <li>A/D standby bit</li> <li>0: A/D operation stopped<br/>(standby)</li> <li>1: A/D operation enabled</li> </ul>       |  |  |
| AD10      | _                 | 0140h<br>0141h | _     | _                                                                                                                                                                                                                                                                            | M16C/5LD only                                                                                                               |  |  |
| AD11      | —                 | 0142h<br>0143h | -     | —                                                                                                                                                                                                                                                                            | M16C/5LD only                                                                                                               |  |  |
| AD12      | —                 | 0144h<br>0145h | -     | —                                                                                                                                                                                                                                                                            | M16C/5LD only                                                                                                               |  |  |
| AD13      | —                 | 0146h<br>0147h | —     | —                                                                                                                                                                                                                                                                            | M16C/5LD only                                                                                                               |  |  |
| AD1TRGCON | <b> </b>          | 0152h          | —     | —                                                                                                                                                                                                                                                                            | M16C/5LD only                                                                                                               |  |  |
| AD1CON2   | —                 | 0154h          | —     | —                                                                                                                                                                                                                                                                            | M16C/5LD only                                                                                                               |  |  |
| AD1CON0   | <u> </u>          | 0156h          | —     | —                                                                                                                                                                                                                                                                            | M16C/5LD only                                                                                                               |  |  |
| AD1CON1   | _                 | 0157h          | —     |                                                                                                                                                                                                                                                                              | M16C/5LD only                                                                                                               |  |  |

### Table 4.18.2 Differences in Registers Associated with A/D Converter

### 4.19 Differences in Flash Memory

Table 4.19.1 lists Differences in Flash Memory, Table 4.19.2 lists Differences in Software Commands, and Table 4.19.3 lists Differences in Registers Associated with Flash Memory.

| Item                                      | M16                                                                                    | C/29                                        | M16C/5LD                                                    |              |  |
|-------------------------------------------|----------------------------------------------------------------------------------------|---------------------------------------------|-------------------------------------------------------------|--------------|--|
| Operating mode (Rewrite mode)             | 4 modes (CPU rewri<br>standard serial I/O, p                                           | te,<br>parallel I/O, CAN I/O)               | 3 modes (CPU rewrite,<br>standard serial I/O, parallel I/O) |              |  |
| Program method                            | In units of 1 word (16                                                                 | 6-bit)                                      | In units of 2 words (                                       | 32-bit)      |  |
| Protect method                            | Blocks 0 to 5 are wri<br>FMR16 bit.<br>In addition, the block<br>write protected by Fl | 0 and block 1 are                           | Block protection using lock bit                             |              |  |
| Number of commands                        | 5 commands                                                                             |                                             | 8 commands                                                  |              |  |
| Program and erase endurance               | Block 0 to 5<br>(program area)                                                         | 100 times or<br>1,000 times <sup>(1)</sup>  | Program ROM 1<br>and<br>program ROM 2                       | 1,000 times  |  |
|                                           | Block A and B<br>(data area)                                                           | 100 times or<br>10,000 times <sup>(1)</sup> | Data flash                                                  | 10,000 times |  |
| ROM code protection                       | Set the 7 to 6 bits of<br>the ROM Code Prote<br>besides 11b                            |                                             | Set the ROMCP bit<br>the Optional Function<br>to 0          |              |  |
| User boot function                        | No                                                                                     |                                             | Yes                                                         |              |  |
| Forced erase function                     | No                                                                                     |                                             | Yes                                                         |              |  |
| Standard serial I/O mode disable function | No                                                                                     |                                             | Yes                                                         |              |  |
| Suspend function                          | Erase suspend                                                                          |                                             | Erase suspend<br>Program suspend                            |              |  |

| Table 4.19.1 | Differences | in Flash | Memory |
|--------------|-------------|----------|--------|
|--------------|-------------|----------|--------|

Note:

1. Refer to hardware manual for electrical characteristics and more details.

#### Table 4.19.2 Differences in Software Commands

|                      | M16C/29         |       |                     |      | M16C/5LD        |       |                     |       |                 |      |
|----------------------|-----------------|-------|---------------------|------|-----------------|-------|---------------------|-------|-----------------|------|
| Software Commands    | First Bus Cycle |       | Second<br>Bus Cycle |      | First Bus Cycle |       | Second<br>Bus Cycle |       | Third Bus Cycle |      |
|                      | Address         | Data  | Address             | Data | Address         | Data  | Address             | Data  | Address         | Data |
| Program              | WA              | XX40h | WA                  | WD   | WA              | XX41h | WA                  | WD0   | WA              | WD1  |
| Lock bit program     | —               | —     | _                   | _    | BA              | XX77h | BA                  | XXD0h | —               | —    |
| Read lock bit status | —               | —     | _                   | _    | Х               | XX71h | BA                  | XXD0h | —               | —    |
| Block blank check    | _               |       |                     |      | Х               | XX25h | BA                  | XXD0h |                 |      |

WA: Even write address (but in M16C/5LD, set the end of the address to 0, 4, 8, or C (hexadecimal) only.) WD: 16-bit write data

WD0: 16-bit write data lower word

WD1: 16-bit write data upper word

BA: Highest-order block address (even address)

X: Any even address in user ROM area (M16C/29)

Given even address in the program ROM 1, program ROM 2, and data flash (M16C/5LD)

XX: Eight high-order bits of command code (ignored)



|        |             | . 1      |     | 5."                                                                                                     |                                                                            |  |  |  |  |
|--------|-------------|----------|-----|---------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--|--|--|--|
| Symbol | Address     |          | Bit | Differences                                                                                             |                                                                            |  |  |  |  |
| Cymbol | M16C/29     | M16C/5LD | Dit | M16C/29                                                                                                 | M16C/5LD                                                                   |  |  |  |  |
| FMR4   | 01B3h       | —        | —   | M16C/29 only                                                                                            | —                                                                          |  |  |  |  |
| FMR1   | 01B5h 0221h |          | —   | Difference in address                                                                                   |                                                                            |  |  |  |  |
|        |             |          | 1   | EW mode 1 select bit<br>0: EW mode 0<br>1: EW mode 1                                                    | FMR6 register write enable bit<br>0: Disabled<br>1: Enabled                |  |  |  |  |
|        |             |          | 6   | Block 0 to 5 rewrite enable bit<br>Set write protection for user ROM<br>area<br>0: Disable<br>1: Enable | Lock bit status flag<br>0: Lock<br>1: Unlock                               |  |  |  |  |
|        |             |          | 7   | Block A, B access wait bit<br>0: PM17 enabled<br>1: With wait state (1 wait)                            | Data flash wait bit<br>0: 1 wait<br>1: Follow the PM17 bit setting         |  |  |  |  |
| FMR0   | 01B7h       | 0220h    |     | Difference                                                                                              | in address                                                                 |  |  |  |  |
|        |             |          | 2   | Block 0, 1 rewrite enable bit<br>Set write protection for user ROM<br>area                              | Lock bit disable select bit<br>0: Lock bit enabled<br>1: Lock bit disabled |  |  |  |  |
| FMR2   | _           | 0222h    |     | —                                                                                                       | M16C/5LD only                                                              |  |  |  |  |
| FMR3   | <b>—</b>    | 0223h    |     |                                                                                                         | M16C/5LD only                                                              |  |  |  |  |
| FMR6   | <b> </b> _  | 0230h    | _   | —                                                                                                       | M16C/5LD only                                                              |  |  |  |  |
| OFS1   | _           | FFFFFh   | _   | —                                                                                                       | M16C/5LD only                                                              |  |  |  |  |

## Table 4.19.3 Differences in Registers Associated with Flash Memory



## 4.20 Differences in Flash Memory Block Configuration

The following figure shows the Differences in Flash Memory Block Configuration.



Figure 4.1 Differences in Flash Memory Block Configuration



## 4.21 New Functions in M16C/5LD

The M16C/5LD Group is a further development of the M16C/29 Group and includes the following new functions:

- Task monitor timer
- Real-time clock

# 4.22 Differences in Development Tools

Table 4.22.1 lists Differences in Development Tools.

| Table 4.22.1 Differences in Development T | lools |
|-------------------------------------------|-------|
|-------------------------------------------|-------|

| Types of Tool              | M16C/29       | M16C/5LD       |
|----------------------------|---------------|----------------|
| C compiler                 | M3T-NC30WA    | M3T-NC30WA     |
| Real-time OS               | M3T-MR30      | M3T-MR30       |
| Emulator debugger          | PC7501        | E100           |
| MCU unit                   | —             | R0E535M00MCU00 |
| Emulation probe            | M3028BT-EPB-4 | —              |
| Compact emulator           | M3028BT2-CPE  | —              |
| On-chip debugging emulator | E8<br>E8a     | E8a            |



# 5. Reference Documents

Hardware Manuals M16C/29 Group Hardware Manual Rev.1.13 M16C/5LD Group Hardware Manual Rev.0.70 Download the most recent versions from the Renesas Technology website.

Technical News/Technical Update

Download the most recent documents from the Renesas Technology website.



# Website and Support

Renesas Technology Website http://www.renesas.com/

Inquiries http://www.renesas.com/inquiry csc@renesas.com

| <b>REVISION HISTORY</b> | M16C/29 Group, M16C/5LD Group<br>Differences between M16C/29 and M16C/5LD |
|-------------------------|---------------------------------------------------------------------------|
|                         |                                                                           |

| Rev. | Date          | Description  |                      |  |
|------|---------------|--------------|----------------------|--|
|      |               | Page Summary |                      |  |
| 1.00 | Nov. 30, 2009 | -            | First edition issued |  |

All trademarks and registered trademarks are the property of their respective owners.

#### Notes regarding these materials

- This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
   You should not use the products or the technology described in this document for the purpose of military
- 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com)
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below: (1) artificial life support devices or systems
  - (2) surgical implantations
  - (3) healthcare intervention (e.g., excision, administration of medication, etc.)
  - (4) any other purposes that pose a direct threat to human life

Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.

- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

© 2009. Renesas Technology Corp., All rights reserved.