# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# Differences Between 7546/47 Group and 7544 Group (QzROM version)

### 1. Differences Between 7546/47 Group and 7544 Group (QzROM version)

Table 1 Differences Between 7546/47 Group and 7544 Group (QzROM version)

|                                                                                                                                                    |                                        | 7546 Group 7547 Group                              |                                                         | 7544 Group (QzROM version)                                                                                 |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|----------------------------------------------------|---------------------------------------------------------|------------------------------------------------------------------------------------------------------------|--|
| Applicable Product M37546GxGP/SP/HP M37546Gx-XXXGP/SP/HP                                                                                           |                                        |                                                    | M37547GxFP<br>M37547Gx-XXXFP                            | M37544G2A-XXXGP/SP<br>M37544G2ASP/GP                                                                       |  |
| PRDP0032BA-A (Previous name 32P4B): 32-pin SDI PLQP0032GB-A (Previous name 32P6U-A): 32-pin LQFP PWQN0036KA-A (Previous name 36PJW-A): 36-pin WQFN |                                        |                                                    | PRSP0036GA-B<br>(Previous name 36P2R-D):<br>36-pin SSOP | PRDP0032BA-A<br>(Previous name 32P4B): 32-pin SDIP<br>PLQP0032GB-A<br>(Previous name 32P6U-A): 32-pin LQFP |  |
| ROM Type:<br>ROM/RAM Size (bytes)                                                                                                                  |                                        | QzROM:<br>8K/384 bytes, 16K/512 bytes              | QzROM:<br>8K/384 bytes, 16K/512 bytes                   | QzROM:<br>8K/256 bytes                                                                                     |  |
| Programma                                                                                                                                          | able I/O Port                          | 25                                                 | 29                                                      | 25                                                                                                         |  |
| Interrupts                                                                                                                                         |                                        | 18 sources, 16 vectors                             | 18 sources, 16 vectors                                  | 12 sources, 12 vectors                                                                                     |  |
| Timer                                                                                                                                              |                                        | 8-bit × 2<br>16-bit × 2                            | 8-bit × 2<br>16-bit × 2                                 | 8-bit × 2<br>16-bit × 1                                                                                    |  |
| Clock Gene                                                                                                                                         | erating Circuit                        | Built-in                                           | Built-in                                                | Built-in                                                                                                   |  |
| Watchdog <sup>-</sup>                                                                                                                              | Timer                                  | 16-bit × 1                                         | 16-bit × 1                                              | 16-bit × 1                                                                                                 |  |
| Output Con                                                                                                                                         | npare                                  | 4-channels                                         | 4-channels                                              | Not built-in                                                                                               |  |
| Input Captu                                                                                                                                        | ire                                    | 2-channels                                         | 2-channels                                              | Not built-in                                                                                               |  |
| Serial Interf                                                                                                                                      | ace                                    | 8-bit × 2                                          | 8-bit × 2                                               | 8-bit × 1                                                                                                  |  |
| A/D Conver                                                                                                                                         | rter                                   | 10-bit × 6ch                                       | 10-bit × 8ch                                            | 8-bit × 6ch                                                                                                |  |
| Power-on F                                                                                                                                         | Reset                                  | Built-in                                           | Built-in                                                | Not built-in                                                                                               |  |
| Low Voltage                                                                                                                                        | e Detection Circuit                    | Built-in                                           | Built-in                                                | Not built-in                                                                                               |  |
| Function Se                                                                                                                                        | et ROM Area                            | Addresses FFD4 <sub>16</sub> to FFDB <sub>16</sub> | Addresses FFD4 <sub>16</sub> to FFDB <sub>16</sub>      | Address FFD4 <sub>16</sub>                                                                                 |  |
| Function Set ROM Data                                                                                                                              |                                        | Built-in                                           | Built-in                                                | Not built-in                                                                                               |  |
| Oscillation Mode<br>Selection                                                                                                                      |                                        | Selected by ROM data or program                    | Selected by ROM data or program                         | Selected by program                                                                                        |  |
|                                                                                                                                                    | Stop of On-chip<br>Oscillator Disabled | Available                                          | Available                                               | Not available                                                                                              |  |
| Selection of STP<br>Instruction Function                                                                                                           |                                        | Selected by ROM data or program                    | Selected by ROM data or program                         | Selected by program                                                                                        |  |
|                                                                                                                                                    | Watchdog Timer H<br>Count Source       | Selected by ROM data or program                    | Selected by ROM data or program                         | Selected by program                                                                                        |  |
|                                                                                                                                                    | Watchdog Timer<br>Source Clock         | Can be selected                                    | Can be selected                                         | Source clock is fixed                                                                                      |  |
|                                                                                                                                                    | Start of Watchdog<br>Timer             | Can start automatically after reset                | Can start automatically after reset                     | Starts by program                                                                                          |  |

<sup>\*</sup> Please refer to each MCUs datasheet for detailed information.



### Pin Configuration







Differences Between 7546/47 Group and 7544 Group (QzROM version)

36-pin SSOP package is not available in the 7544 Group (QzROM version). 32-pin SDIP is compared for reference only. The pin numbers do not match. 7546/47 Group, 7544 Group (QzROM version) difference = Reduced I/O ports in the 7544 Group (QzROM version) =



### 3. Memory Map of 7546/47 Group and 7544 Group (QzROM version)

Both 7546/47 Group and 7544 Group (QzROM version) have the function set ROM area, but the contents of these two Groups are different.

In 7546/47 Group, FFD4<sub>16</sub> to FFDB<sub>16</sub> are allocated as the function set ROM area and this area is divided into the following three areas.

- Renesas shipment test area is the area which random data are written in when shipment test is performed by Renesas.
- Function set ROM area is to start watchdog timer, disable STP instruction, or select clock to be active immediately after releasing reset.
- ROM code protect area is to disable the reading of the built-in QzROM area by serial programmer. For 7544 Group (QzROM version), the function set ROM area which is only located in FFD4<sub>16</sub> is functioned as ROM code protect area.



Differences Between 7546/47 Group and 7544 Group (QzROM version)

### 4. Interrupt Vector of 7546/47 Group and 7544 Group (QzROM version)

Table 2 Differences of Interrupt Vector Between 7546/47 Group and 7544 Group (QzROM version)

Difference between 7546/47 Group and 7544 Group (QzROM version) =

| Vector Addresses (Note 1) |                    | 7546/47 Group |                                                       | 7544 Group (QzROM version) |                     |
|---------------------------|--------------------|---------------|-------------------------------------------------------|----------------------------|---------------------|
| High-order                | Low-order          | Priority      | Interrupt Source                                      | Priority                   | Interrupt Source    |
| FFFD <sub>16</sub>        | FFFC <sub>16</sub> | 1             | Reset (Note 2)                                        | 1                          | Reset (Note 2)      |
| FFFB <sub>16</sub>        | FFFA <sub>16</sub> | 2             | Serial I/O1 receive                                   | 2                          | Serial I/O receive  |
| FFF9 <sub>16</sub>        | FFF8 <sub>16</sub> | 3             | Serial I/O1 transmit                                  | 3                          | Serial I/O transmit |
| FFF7 <sub>16</sub>        | FFF6 <sub>16</sub> | 4             | Serial I/O2 receive                                   | 4                          | INT0                |
| FFF5 <sub>16</sub>        | FFF4 <sub>16</sub> | 5             | Serial I/O2 transmit                                  | 5                          | INT1                |
| FFF3 <sub>16</sub>        | FFF2 <sub>16</sub> | 6             | INT0                                                  | 6                          | Key-on wake-up      |
| FFF1 <sub>16</sub>        | FFF0 <sub>16</sub> | 7             | INT1                                                  | 7                          | CNTR0               |
| FFEF <sub>16</sub>        | FFEE <sub>16</sub> | 8             | Key-on wake-up/UART1 bus collision detection (Note 3) | 8                          | CNTR1               |
| FFED <sub>16</sub>        | FFEC <sub>16</sub> | 9             | CNTR0 9 Timer X                                       |                            | Timer X             |
| FFEB <sub>16</sub>        | FFEA <sub>16</sub> | 10            | Capture0 — Reserve                                    |                            | Reserved area       |
| FFE9 <sub>16</sub>        | FFE8 <sub>16</sub> | 11            | Capture1                                              | _                          | Reserved area       |
| FFE7 <sub>16</sub>        | FFE6 <sub>16</sub> | 12            | Compare                                               | 10                         | Timer A             |
| FFE5 <sub>16</sub>        | FFE4 <sub>16</sub> | 13            | Timer X                                               | _                          | Reserved area       |
| FFE3 <sub>16</sub>        | FFE2 <sub>16</sub> | 14            | Timer A                                               | 11                         | A/D conversion      |
| FFE1 <sub>16</sub>        | FFE0 <sub>16</sub> | 15            | Timer B 12 T                                          |                            | Timer 1             |
| FFDF <sub>16</sub>        | FFDE <sub>16</sub> | 16            | A/D conversion/Timer 1 (Note 4) — Reserved area       |                            | Reserved area       |
| FFDD <sub>16</sub>        | FFDC <sub>16</sub> | 17            | BRK instruction                                       | 13                         | BRK instruction     |

Notes: 1. Vector addresses contain internal jump destination addresses.

- 2. Reset function is same way as an interrupt with the highest priority.
- 3. Key-on wake-up interrupt and UART1 bus collision detection interrupt can be enabled by setting interrupt source set register. The occurrence of these interrupts is discriminated by interrupt source discrimination register.
- 4. A/D conversion interrupt and Timer 1 interrupt can be enabled by setting interrupt source set register. The occurrence of these interrupt are discriminated by interrupt source discrimination register.

### 5. SFR of 7546/47 Group and 7544 Group (QzROM version)

Table 3 Differences of SFR Between 7546/47 Group and 7544 Group (QzROM version)

Changed function = New function =

Same function different address =

Same function different register name =

|                    | 7546/47 Group                                     | 7544 Group (QzROM version)               |  |
|--------------------|---------------------------------------------------|------------------------------------------|--|
| 0000 <sub>16</sub> | Port P0 (P0)                                      | Port P0 (P0)                             |  |
| 0001 <sub>16</sub> | Port P0 direction register (P0D)                  | Port P0 direction register (P0D)         |  |
| 0002 <sub>16</sub> | Port P1 (P1)                                      | Port P1 (P1)                             |  |
| 0003 <sub>16</sub> | Port P1 direction register (P1D)                  | Port P1 direction register (P1D)         |  |
| 0004 <sub>16</sub> | Port P2 (P2)                                      | Port P2 (P2)                             |  |
| 0005 <sub>16</sub> | Port P2 direction register (P2D)                  | Port P2 direction register (P2D)         |  |
| 0006 <sub>16</sub> | Port P3 (P3)                                      | Port P3 (P3)                             |  |
| 0007 <sub>16</sub> | Port P3 direction register (P3D)                  | Port P3 direction register (P3D)         |  |
| 0008 <sub>16</sub> | Reserved                                          | Reserved                                 |  |
| 0009 <sub>16</sub> | Reserved                                          | Reserved                                 |  |
| $000A_{16}$        | Interrupt source set register (INTSET)            | Reserved                                 |  |
| 000B <sub>16</sub> | Interrupt source discrimination register (INTDIS) | Reserved                                 |  |
| 000C <sub>16</sub> | Capture register 0 (low-order)(CAP0L)             | Reserved                                 |  |
| $000D_{16}$        | Capture register 0 (high-order)(CAP0H)            | Reserved                                 |  |
| 000E <sub>16</sub> | Capture register 1 (low-order)(CAP1L)             | Reserved                                 |  |
| 000F <sub>16</sub> | Capture register 1 (high-order)(CAP1H)            | Reserved                                 |  |
| 0010 <sub>16</sub> | Compare register (low-order)(CMPL)                | Reserved                                 |  |
| 0011 <sub>16</sub> | Compare register (high-order)(CMPH)               | Reserved                                 |  |
| 0012 <sub>16</sub> | Capture/compare register R/W pointer (CCRP)       | Reserved                                 |  |
| 0013 <sub>16</sub> | Capture software trigger register (CSTR)          | Reserved                                 |  |
| 0014 <sub>16</sub> | Compare register re-load register (CMPR)          | Reserved                                 |  |
| 0015 <sub>16</sub> | Port P0P3 drive capacity conrol register (DCCR)   | Reserved                                 |  |
| 0016 <sub>16</sub> | Pull-up control register (PULL)                   | Pull-up control register (PULL)          |  |
| 0017 <sub>16</sub> | Port P1P3 control register (P1P3C)                | Port P1P3 control register (P1P3C)       |  |
| 0018 <sub>16</sub> | Transmit 1/Receive 1 buffer register (TB1/RB1)    | Transmit/Receive buffer register (TB/RB) |  |
| 0019 <sub>16</sub> | Serial I/O1 status register (SIO1STS)             | Serial I/O status register (SIOSTS)      |  |
| 001A <sub>16</sub> | Serial I/O1 control register (SIO1CON)            | Serial I/O control register (SIOCON)     |  |
| 001B <sub>16</sub> | UART1 control register (UART1CON)                 | UART control register (UARTCON)          |  |
| 001C <sub>16</sub> | Baud rate generator 1 (BRG1)                      | Baud rate generator (BRG)                |  |
| 001D <sub>16</sub> | Timer A, B mode register (TABM)                   | Timer A mode register (TAM)              |  |
| 001E <sub>16</sub> | Capture/compare port register (CCPR)              | Timer A register (low-order)(TAL)        |  |

|                    | 7546/47 Group                                                | 7544 Group (QzROM version)                  |  |
|--------------------|--------------------------------------------------------------|---------------------------------------------|--|
| 001F <sub>16</sub> | Timer source selection register (TMSR)                       | Timer A register (high-order)(TAH)          |  |
| 0020 <sub>16</sub> | Capture mode register (CAPM)                                 | Reserved                                    |  |
| 0021 <sub>16</sub> | Compare output mode register (CMOM)                          | Reserved                                    |  |
| 0022 <sub>16</sub> | Capture/compare status set register (CCSR)                   | Reserved                                    |  |
| 0023 <sub>16</sub> | Compare interrupt source set register (CISR)                 | Reserved                                    |  |
| 0024 <sub>16</sub> | Timer A register (low-order)(TAL)                            | Reserved                                    |  |
| 0025 <sub>16</sub> | Timer A register (high-order)(TAH)                           | Reserved                                    |  |
| 0026 <sub>16</sub> | Timer B register (low-order)(TBL)                            | Reserved                                    |  |
| 0027 <sub>16</sub> | Timer B register (high-order)(TBH)                           | Reserved                                    |  |
| 0028 <sub>16</sub> | Prescaler 1 (PRE1)                                           | Prescaler 1 (PRE1)                          |  |
| 0029 <sub>16</sub> | Timer 1 (T1)                                                 | Timer 1 (T1)                                |  |
| 002A <sub>16</sub> | Timer counter source set register (TCSS)                     | Reserved                                    |  |
| 002B <sub>16</sub> | Timer X mode register (TXM)                                  | Timer X mode register (TXM)                 |  |
| 002C <sub>16</sub> | Prescaler X (PREX)                                           | Prescaler X (PREX)                          |  |
| $002D_{16}$        | Timer X (TX)                                                 | Timer X (TX)                                |  |
| 002E <sub>16</sub> | Transmit 2/Receive 2 buffer register (TB2/RB2)               | Timer counter source set register 1 (TCSS1) |  |
| 002F <sub>16</sub> | Serial I/O2 status register (SIO2STS)                        | Timer counter source set register 2 (TCSS2) |  |
| 0030 <sub>16</sub> | Serial I/O2 control register (SIO2CON)                       | Reserved                                    |  |
| 0031 <sub>16</sub> | UART2 control register (UART2CON)                            | Reserved                                    |  |
| 0032 <sub>16</sub> | Baud rate generator 2 (BRG2)                                 | Reserved                                    |  |
| 0033 <sub>16</sub> | Reserved                                                     | Reserved                                    |  |
| 0034 <sub>16</sub> | A/D control register (ADCON)(Note)                           | A/D control register (ADCON)(Note)          |  |
| 0035 <sub>16</sub> | AD conversion register (low-order)(ADL)                      | A/D register (AD)                           |  |
| 0036 <sub>16</sub> | AD conversion register (high-order)(ADH)                     | Reserved                                    |  |
| 0037 <sub>16</sub> | On-chip oscillation division ratio selection register (RODR) | Reserved                                    |  |
| 0038 <sub>16</sub> | MISRG                                                        | MISRG                                       |  |
| 0039 <sub>16</sub> | Watchdog timer control register (WDTCON)                     | Watchdog timer control register (WDTCON)    |  |
| $003A_{16}$        | Interrupt edge selection register (INTEDGE)                  | Interrupt edge selection register (INTEDGE) |  |
| 003B <sub>16</sub> | CPU mode register (CPUM)                                     | CPU mode register (CPUM)                    |  |
| 003C <sub>16</sub> | Interrupt request register 1 (IREQ1)                         | Interrupt request register 1 (IREQ1)        |  |
| $003D_{16}$        | Interrupt request register 2 (IREQ2)                         | Interrupt request register 2 (IREQ2)        |  |
| 003E <sub>16</sub> | Interrupt control register 1 (ICON1)                         | Interrupt control register 1 (ICON1)        |  |
| 003F <sub>16</sub> | Interrupt control register 2 (ICON2)                         | Interrupt control register 2 (ICON2)        |  |

Note: 8 channels A/D converter is available in 7547 Group, only 6 channels A/D converter is available in 7544 Group (QzROM version) and 7546 Group.



Differences Between 7546/47 Group and 7544 Group (QzROM version)

### 6. Notes on Replacing 7544 Group (QzROM version) with 7546/47 Group

- 1. Pin configuration
- When replacing 7544 Group (QzROM version) with 7546/47 Group, the number of CNTR pins of 7546/47 Group is different from 7544 Group (QzROM version).
- INT1 is assigned to different port.
- 2. Timer function

Three timers (Timer 1, Timer X, Timer A) are available in 7544 Group (QzROM version). Four timers (Timer 1, Timer X, Timer A, Timer B) are available in 7546/47 Group. The differences in timers are as follows:

Table 4 Differences of Timers Between 7546/47 Group and 7544 Group (QzROM version)

| Timer   | . 7546/47 Group                                                             |                                                                              |                            | 7544 Group (QzROM version)                              |                                                                                              |                            |
|---------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------|----------------------------|---------------------------------------------------------|----------------------------------------------------------------------------------------------|----------------------------|
| Timer   | Count Source                                                                | Function                                                                     | Related Register           | Count Source                                            | Function                                                                                     | Related Register           |
| Timer 1 | Oscillation<br>frequency<br>divided by 16                                   | Timer mode                                                                   | PRE1<br>T1                 | f(XIN)/16<br>f(XIN)/2<br>On chip<br>oscillation (Note1) | Timer mode                                                                                   | PRE1<br>T1<br>TCSS2        |
| Timer X | f(XIN)/16<br>f(XIN)/2<br>f(XIN) (Note2)                                     | Timer mode Pulse output mode Event counter mode Pulse width measurement mode | PREX<br>TX<br>TXM<br>TCSS  | f(XIN)/16<br>f(XIN)/2<br>f(XIN) (Note2)                 | Timer mode Pulse output mode Event counter mode Pulse width measurement mode                 | PREX<br>TX<br>TXM<br>TCSS1 |
| Timer A | f(XIN)/16<br>f(XIN)/2<br>f(XIN)/32<br>f(XIN)/64<br>f(XIN)/128<br>f(XIN)/256 | Timer mode                                                                   | TAH<br>TAL<br>TABM<br>TCSS | f(XIN)/16<br>f(XIN)/2<br>On chip<br>oscillation (Note1) | Timer mode Pulse output mode Event counter mode Pulse width HL countinously measurement mode | TAH<br>TAL<br>TAM<br>TCSS2 |
| Timer B | f(XIN)/16<br>f(XIN)/2<br>f(XIN)/32<br>f(XIN)/64<br>f(XIN)/128<br>f(XIN)/256 | Timer mode                                                                   | TBH<br>TBL<br>TABM<br>TCSS | Not available                                           | Not available                                                                                | Not available              |

Notes: — System operates using an on-chip oscillator as a count source by setting the on-chip oscillator to oscillation enabled by bit 3 of CPUM.

- f(XIN) can be used as Timer X count source when using a ceramic resonator or on-chip oscillator. Do not use it at RC oscillation.
- 3. Except for the interrupt vectors of RESET, Serial I/O and BRK, other interrupt vectors of 7544 Group (QzROM version) are all different from 7546/47 Group (Refer to Table 2 for details).
- 4. The bit definitions of the following (Refer to Page 8) registers are different. Setting measure for corresponding function should be noticed when replacing 7544 Group (QzROM version) with 7546/47 Group.
- 5. Contact an oscillator manufacturer. Select an oscillator and oscillation circuit constants to obtain the stabilized operation clock on the user system and its condition for mass-production since oscillation circuit constants of XIN-XOUT are different every product.



| Address (Register Name)                                    | Bit   | 7544 Group (QzROM version)                | 7546/47 Group                                                               |
|------------------------------------------------------------|-------|-------------------------------------------|-----------------------------------------------------------------------------|
|                                                            | Bit 1 | P01 pull-up control bit                   | P01, P02 pull-up control bit                                                |
|                                                            | Bit 2 | P02, P03 pull-up control bit              | P03, P07 pull-up control bit                                                |
|                                                            | Bit 3 | P04-P07 pull-up control bit               | P30 pull-up control bit                                                     |
| PULL (0016 <sub>16</sub> )                                 | Bit 4 | P30-P33 pull-up control bit               | P31, P32 pull-up control bit                                                |
| (Pull-up control register)                                 | Bit 5 | P34 pull-up control bit                   | P33 pull-up control bit                                                     |
|                                                            | Bit 6 | Reserved bit                              | P34 pull-up control bit *only 7546                                          |
|                                                            | Dit 0 | Neserved bit                              | P34, P35 pull-up control bit *only 7547                                     |
|                                                            | Bit 7 | Reserved bit                              | Reserved bit *only 7546                                                     |
|                                                            |       |                                           | P36, P37 pull-up control bit *only 7547                                     |
| P1P3C (0017 <sub>16</sub> )                                | Bit 1 | P34/INT1 input level selection bit        | Set "0" to this bit certainly *only 7546 P36/INT1 input level selection bit |
| (Port P1P3 control register)                               | DIC 1 | 1 34/IIV11 Imput level selection bit      | *only 7547                                                                  |
| (r ort i i o oontror register)                             | Bit 2 | P10, P12 input level selection bit        | P10, P12, P13 input level selection bit                                     |
|                                                            | Bit 2 | Reserved bit                              | Oscillation stop reset bit                                                  |
| MISRG (0038 <sub>16</sub> )                                | Bit 3 | Reserved bit                              | Oscillation stop detection status bit                                       |
| 107                                                        | Bit 7 | Oscillation stop detection status bit     | Reserved bit                                                                |
|                                                            |       | Watchdog timer H count source             | Watchdog timer H count source                                               |
| WDTCON (0039 <sub>16</sub> )                               | D:: - | selection bit                             | selection bit                                                               |
| (Watchdog timer control                                    | Bit 7 | 0: Wachdog timer L underflow              | 0: Wachdog timer L underflow                                                |
| register)                                                  |       | 1: f(XIN)/16                              | 1: On-chip oscillator/16 or f(XIN)/16                                       |
| INTERCE (002A )                                            | Bit 2 | Reserved bit                              | Set "1" to this bit certainly                                               |
| INTEDGE (003A <sub>16</sub> )<br>(Interrupt edge selection | Bit 5 | Reserved bit                              | P00 key-on wakeup enable bit                                                |
| register)                                                  | Bit 6 | Reserved bit                              | P04 key-on wakeup enable bit                                                |
| regioter)                                                  | Bit 7 | P00 key-on wakeup enable bit              | P06 key-on wakeup enable bit                                                |
|                                                            | Bit 0 | Serial I/O receive interrupt request bit  | Serial I/O1 receive interrupt request bit                                   |
|                                                            | Bit 1 | Serial I/O transmit interrupt request bit | Serial I/O1 transmit interrupt request bit                                  |
|                                                            | Bit 2 | INT0 interrupt request bit                | Serial I/O2 receive interrupt request bit                                   |
| IREQ1 (003C <sub>16</sub> )                                | Bit 3 | INT1 interrupt request bit                | Serial I/O2 transmit interrupt request bit                                  |
| (Interrupt request register 1)                             | Bit 4 | Key-on wake up interrupt request bit      | INT0 interrupt request bit                                                  |
| (monaprioquostrogistori)                                   | Bit 5 | CNTR0 interrupt request bit               | INT1 interrupt request bit                                                  |
|                                                            | Bit 6 | CNTR1 interrupt request bit               | Key-on wake up/UART1 bus collision detection interrupt request bit          |
|                                                            | Bit 7 | Timer X interrupt request bit             | CNTR0 interrupt request bit                                                 |
|                                                            | Bit 0 | Reserved bit                              | Capture 0 interrupt request bit                                             |
|                                                            | Bit 1 | Reserved bit                              | Capture 1 interrupt request bit                                             |
|                                                            | Bit 2 | Timer A interrupt request bit             | Compare interrupt request bit                                               |
| IREQ2 (003D <sub>16</sub> )                                | Bit 3 | Reserved bit                              | Timer X interrupt request bit                                               |
| (Interrupt request register 1)                             | Bit 4 | A/D conversion interrupt request bit      | Timer A interrupt request bit                                               |
|                                                            | Bit 5 | Timer 1 interrupt request bit             | Timer B interrupt request bit                                               |
|                                                            | Bit 6 | Reserved bit                              | A/D conversion/Timer 1 interrupt                                            |
|                                                            | Dit 0 |                                           | request bit                                                                 |
|                                                            | Bit 0 | Serial I/O receive interrupt enable bit   | Serial I/O1 receive interrupt enable bit                                    |
|                                                            | Bit 1 | Serial I/O transmit interrupt enable bit  | Serial I/O1 transmit interrupt enable bit                                   |
|                                                            | Bit 2 | INT0 interrupt enable bit                 | Serial I/O2 receive interrupt enable bit                                    |
| ICON1 (003E <sub>16</sub> )                                | Bit 3 | INT1 interrupt enable bit                 | Serial I/O2 transmit interrupt enable bit                                   |
| (Interrupt control register 1)                             | Bit 4 | Key-on wake up interrupt enable bit       | INT0 interrupt enable bit                                                   |
|                                                            | Bit 5 | CNTR0 interrupt enable bit                | INT1 interrupt enable bit                                                   |
|                                                            | Bit 6 | CNTR1 interrupt enable bit                | Key-on wake up/UART1 bus collision detection interrupt enable bit           |
|                                                            | Bit 7 | Timer X interrupt enable bit              | CNTR0 interrupt enable bit                                                  |
|                                                            | Bit 0 | Reserved bit                              | Capture 0 interrupt enable bit                                              |
|                                                            | Bit 1 | Reserved bit                              | Capture 1 interrupt enable bit                                              |
|                                                            | Bit 2 | Timer A interrupt enable bit              | Compare interrupt enable bit                                                |
| ICON2 (003F <sub>16</sub> )                                | Bit 3 | Reserved bit                              | Timer X interrupt enable bit                                                |
| (Interrupt control register 2)                             | Bit 4 | A/D conversion interrupt enable bit       | Timer A interrupt enable bit                                                |
|                                                            | Bit 5 | Timer 1 interrupt enable bit              | Timer B interrupt enable bit                                                |
|                                                            | Rit 6 | Pesarved hit                              | A/D conversion/Timer 1 interrupt                                            |
|                                                            | Bit 6 | Reserved bit                              | enable bit                                                                  |

## 7. Reference Documents

Datasheets

7544 Group (QzROM version) Datasheet

7546 Group Datasheet

7547 Group Datasheet

The latest version can be downloaded from the Renesas Technology website.

Technical Update/Technical News

The latest information can be downloaded from the Renesas Technology website.

### Website and Support

Renesas Technology Website <a href="http://www.renesas.com/">http://www.renesas.com/</a>

Inquiries

http://www.renesas.com/inquiry csc@renesas.com

### **Revision Record**

|      |           | Description |                                                                                             |
|------|-----------|-------------|---------------------------------------------------------------------------------------------|
| Rev. | Date      | Page        | Summary                                                                                     |
| 1.00 | Apr.13.07 | _           | First edition issued                                                                        |
| 1.01 | Mar.21.08 | All pages   | 7544 Group→7544 Group (QzROM version)                                                       |
|      |           | 1           | In Table 1, modified the applicable product name and ROM type of 7544 Group (QzROM version) |
|      |           | 3           | Deleted the note for INT1                                                                   |
|      |           | 7           | Revised note 1 and added note 5                                                             |



### Notes regarding these materials

- This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in
- Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
- You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com)
- Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below:
  - (1) artificial life support devices or systems
  - (2) surgical implantations
  - (3) healthcare intervention (e.g., excision, administration of medication, etc.)
  - (4) any other purposes that pose a direct threat to human life
  - Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.
- You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

© 2008. Renesas Technology Corp., All rights reserved.