## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# H8SX Family

## Deep Software Standby Mode

## Introduction

The H8SX/1638F microcomputer has a deep software standby mode as one of its low-power states.

This application note gives an example of employment of the deep software standby mode.

## **Target Device**

H8SX/1638F

## Preface

Although the writing of this application note is in accord with the hardware manual for the H8SX/1638 Group, the program covered in this application note can be run on the target device indicated above. However, since some functional modules may be changed for the addition of functionality etc., be sure to perform a thorough evaluation by confirming the details with the hardware manual for the target device

## Contents

| 1. | Specification               | 2  |
|----|-----------------------------|----|
| 2. | Applicable Conditions       | 2  |
| 3. | Description of Modules Used | 3  |
| 4. | Principles of Operation     | 9  |
| 5. | Description of Software     | 12 |
| 6. | Documents for Reference     | 23 |



## 1. Specification

The H8SX/1638F microcomputer has a deep software standby mode as one of its low power states. In deep software standby mode, the CPU, on-chip peripheral functions, on-chip RAM areas 6 to 4, and oscillator functionality are all halted. In addition, the internal power supply to these modules stops, resulting in a significant reduction in power consumption. At this time, the contents of all the registers of the CPU, on-chip peripheral functions, and on-chip RAM areas 6 to 4 become undefined.

Contents of the on-chip RAM areas 3 to 0 can be retained when all the bits RAMCUT2 to RAMCUT0 in DPSBYCR have been cleared to 0. If these bits are set to all 1, the internal power supply to the on-chip RAM areas 3 to 0 stops and the power consumption is further reduced. At this time, the contents of the on-chip RAM areas 3 to 0 become undefined.

The deep standby backup register is a 16-byte readable/writable register. The contents of this register are retained in deep software standby mode.

This application note shows an example of using the deep software standby mode which involves the deep standby backup register.

## 2. Applicable Conditions

#### Table 1 Applicable Conditions

| Item                | Setting                      |                                           |
|---------------------|------------------------------|-------------------------------------------|
| Operating frequency | Input clock:                 | 12 MHz                                    |
|                     | System clock (I              | 24 MHz (input clock frequency $\times$ 2) |
|                     | Peripheral module clock (P   | 24 MHz (input clock frequency $\times$ 2) |
|                     | External bus clock (Bø):     | 24 MHz (input clock frequency $\times$ 2) |
| Operating mode      | Mode 7 (single-chip mode, MI | D2 = 1, MD1 = 1, MD0 = 1)                 |



## 3. Description of Modules Used

#### 3.1 Power-down Mode

Table 2 shows conditions to shift to a power-down mode, states of the CPU and peripheral modules, and clearing method for each mode. After the reset state, since this LSI operates in normal program execution state, the modules, other than the DMAC and DTC, are stopped.

#### Table 2States of Operation

| State of<br>Operation                                    | Sleep Mode                           | All-Module-<br>Clock-Stop<br>Mode    | Software<br>Standby Mode          | Deep Software<br>Standby Mode                 | Hardware<br>Standby<br>Mode         |
|----------------------------------------------------------|--------------------------------------|--------------------------------------|-----------------------------------|-----------------------------------------------|-------------------------------------|
| Transition condition                                     | Control<br>register +<br>instruction | Control<br>register +<br>instruction | Control register<br>+ instruction | Control register +<br>instruction             | Pin input                           |
| Cancellation method                                      | Interrupt                            | Interrupt <sup>*2</sup>              | External interrupt                | External interrupt                            |                                     |
| Oscillator                                               | Operating                            | Operating                            | Halted                            | Halted                                        | Halted                              |
| CPU                                                      | Halted<br>(retained)                 | Halted<br>(retained)                 | Halted (retained)                 | Halted (undefined)                            | Halted<br>(undefined)               |
| On-chip RAM<br>areas 6 to 4<br>(H'FEE000 to<br>H'FF3FFF) | Operating<br>(retained)              | Halted<br>(retained)                 | Halted (retained)                 | Halted (undefined)                            | Halted<br>(undefined)               |
| On-chip RAM<br>areas 3 to 0<br>(H'FF4000 to<br>H'FFBFFF) | Operating<br>(retained)              | Halted<br>(retained)                 | Halted (retained)                 | Halted (retained/<br>undefined) <sup>*5</sup> | Halted<br>(undefined)               |
| Watchdog<br>timer                                        | Operating                            | Operating                            | Halted (retained)                 | Halted (undefined)                            | Halted<br>(undefined)               |
| 8-bit timer<br>(unit 0/1)                                | Operating                            | Operating <sup>*4</sup>              | Halted (retained)                 | Halted (undefined)                            | Halted<br>(undefined)               |
| Other<br>peripheral<br>modules                           | Operating                            | Halted <sup>*1</sup>                 | Halted <sup>*1</sup>              | Halted <sup>*7</sup><br>(undefined)           | Halted <sup>*3</sup><br>(undefined) |
| I/O ports                                                | Operating                            | Retained                             | Retained <sup>*6</sup>            | Halted <sup>*6</sup><br>(undefined)           | Hi-Z                                |

Notes: "Halted (retained)" in the table means that the internal values are retained and internal operations are suspended.

"Halted (undefined)" in the table means that the internal values are undefined and the power supply for internal operations is turned off.

- 1. SCI enters the reset state, and other peripheral modules retain their states.
- 2. External interrupt and some internal interrupts (8-bit timer and watchdog timer).
- 3. All peripheral modules enter the reset state.
- 4. "Functioning" or "Halted" is selectable through the setting of bits MSTPA9 and MSTPA8 in MSTPCRA.
- 5. "Retained" or "undefined" of the contents of RAM is selected by the setting of the bits RAMCUT2 to RAMCUT0 in DPSBYCR.
- 6. Retention or high-impedance for the address bus and bus-control signals ( $\overline{CS0}$  to  $\overline{CS7}$ ,  $\overline{AS}$ ,  $\overline{RD}$ ,  $\overline{HWR}$ , and  $\overline{LWR}$ ) is selected by the setting of the OPE bit in SBYCR.
- 7. Some peripheral modules enter a state where the register values are retained.



The mode transitions are shown below.



Figure 1 Mode Transitions

## 3.2 Deep Software Standby Mode

### 3.2.1 Entry to Deep Software Standby Mode

If a SLEEP instruction is executed when the SSBY bit in SBYCR has been set to 1, a transition to software standby mode is made. In this state, if the DPSBY bit in DPSBYCR is set to 1, a transition to deep software standby mode is made.

If a software standby mode clearing source (the NMI, or IRQ0 to IRQ15) occurs when a transition to software standby mode is made, software standby mode will be cleared regardless of the DPSBY bit setting, and the interrupt exception handling starts after the oscillation settling time for software standby mode specified by the bits STS4 to STS0 in SBYCR has elapsed.

When both of the SSBY bit in SBYCR and the DPSBY bit in DPSBYCR are set to 1 and no software standby mode clearing source occurs, a transition to deep software standby mode will be made immediately after software standby mode is entered.

In deep software standby mode, the CPU, on-chip peripheral functions, on-chip RAM areas 6 to 4, and oscillator functionality are all halted. In addition, the internal power supply to these modules stops, resulting in a significant reduction in power consumption. At this time, the contents of all the registers of the CPU, on-chip peripheral functions, and on-chip RAM areas 6 to 4 become undefined.

Contents of the on-chip RAM areas 3 to 0 can be retained when all the bits RAMCUT2 to RAMCUT0 in DPSBYCR have been cleared to 0. If these bits are set to all 1, the internal power supply to the on-chip RAM areas 3 to 0 stops and the power consumption is further reduced. At this time, the contents of the on-chip RAM areas 3 to 0 become undefined.

The I/O ports can be retained in the same state as in software standby mode.

#### 3.2.2 Exit from Deep Software Standby Mode

Exit from deep software standby mode is initiated by signals on the external interrupt pins (the NMI and  $\overline{IRQ0}$ -A to  $\overline{IRQ3}$ -A),  $\overline{RES}$  pin, or  $\overline{STBY}$  pin.

1. Exit from deep software standby mode by external interrupt pins

Deep software standby mode is released when any of the DNMIF and DIRQnF (n = 3 to 0) bits in DPSIFR is set to 1. The DNMIF or DIRQnF (n = 3 to 0) bit is set to 1 when a specified edge is generated in the NMI or  $\overline{IRQ0}$ -A to  $\overline{IRQ3}$ -A pins, that has been enabled by the DIRQnE (n = 3 to 0) bit in DPSIER. The rising or falling edge of the signals can be specified with DPSIEGR for each pin.

When deep software standby mode clearing source is generated, internal power supply starts simultaneously with the start of clock oscillation, and internal reset signal is generated for the entire LSI. Once the time specified by the WTSTS5 to WTSTS0 bits in DPSWCR has elapsed, a stable clock signal is being supplied throughout the LSI and the internal reset is cleared. Deep software standby mode is released on clearing of the internal reset, and then the reset exception handling starts.

When deep software standby mode is released by an external interrupt pin, the DPSRSTF bit in RSTSR is set to 1.

2. Exit from deep software standby mode by the signal on the  $\overline{\text{RES}}$  pin

Clock oscillation and internal power supply start as soon as the signal on the  $\overline{\text{RES}}$  pin is driven low. At the same time, clock signals are supplied to the LSI. In this case, the  $\overline{\text{RES}}$  pin has to be held low until the clock oscillation has become stable. Once the signal on the  $\overline{\text{RES}}$  pin is driven high, the CPU starts reset exception handling.

 Exit from deep software standby mode by the signal on the STBY pin When the STBY pin is driven low, a transition is made to hardware standby mode.



#### 3.2.3 Pin State on Exit from Deep Software Standby Mode

In deep software standby mode, the ports retain the states that were held during software standby mode. The internal of the LSI is initialized by an internal reset caused by deep software standby mode, and the reset exception handling starts as soon as deep software standby mode is released. The following shows the port states at this time.

#### (1) **Pins for address bus, bus control and data bus**

Pins for the address bus, bus control signals ( $\overline{CS0}$ ,  $\overline{AS}$ ,  $\overline{RD}$ ,  $\overline{HWR}$  and  $\overline{LWR}$ ), and data bus operate depending on the CPU.

#### (2) Pins other than address bus, bus control and data bus pins

Whether the ports are initialized or retain the states that were held during software standby mode can be selected by the IOKEEP bit.

• When IOKEEP = 0

Ports are initialized by an internal reset caused by deep software standby mode.

• When IOKEEP = 1

The port states that were held in deep software standby mode are retained regardless of the LSI internal state though the internal of the LSI is initialized by an internal reset caused by deep software standby mode. At this time, the port states that were held in software standby mode are retained even if settings of I/O ports or peripheral modules are set. Subsequently, the retained port states are released when the IOKEEP bit is cleared to 0 and operation is performed according to the internal settings.

The IOKEEP bit is not initialized by internal reset caused by release of the deep software standby mode.



#### 3.2.4 Setting Oscillation Settling Time after Exit from Deep Software Standby Mode

The WTSTS5 to WTSTS0 bits in DPSWCR should be set as follows:

#### 1. Using a crystal resonator

Specify the WTSTS5 to WTSTS0 bits so that the standby time is at least equal to the oscillation settling time. Table 3 shows EXTAL input clock frequencies and the standby time according to WTSTS5 to WTSTS0 settings.

2. Using an external clock

The PLL circuit settling time should be considered. See table 3 to set the standby time.

|        |        |        |        |        |        | Standby  |       | EXTA  | L Input Cloc | k Frequency | * (MHz) |       |      |
|--------|--------|--------|--------|--------|--------|----------|-------|-------|--------------|-------------|---------|-------|------|
| WTSTS5 | WTSTS4 | WTSTS3 | WTSTS2 | WTSTS1 | WTSTS0 | Time     | 18    | 16    | 14           | 12          | 10      | 0     | Unit |
| 0      | 0      | 0      | 0      | 0      | 0      | Reserved | _     | _     | _            | _           | _       | _     | μS   |
|        |        |        |        |        | 1      | Reserved | _     | _     | _            | _           | _       | _     | _    |
|        |        |        |        | 1      | 0      | Reserved | _     | _     | _            | _           | _       | _     | _    |
|        |        |        |        |        | 1      | Reserved | _     | _     | _            | _           | _       | _     | -    |
|        |        |        | 1      | 0      | 0      | Reserved | _     | _     | _            | _           | _       | _     | -    |
|        |        |        |        |        | 1      | 64       | 3.8   | 4.0   | 4.6          | 5.3         | 6.4     | 8.0   | -    |
|        |        |        |        | 1      | 0      | 512      | 28.4  | 32.0  | 36.6         | 42.7        | 51.2    | 64.0  | -    |
|        |        |        |        |        | 1      | 1024     | 56.9  | 64.0  | 73.1         | 85.3        | 102.4   | 128.0 | -    |
|        |        | 1      | 0      | 0      | 0      | 2048     | 113.8 | 128.0 | 146.3        | 170.7       | 204.8   | 256.0 | -    |
|        |        |        |        |        | 1      | 4096     | 0.23  | 0.26  | 0.29         | 0.34        | 0.41    | 0.51  | ms   |
|        |        |        |        | 1      | 0      | 16384    | 0.91  | 1.02  | 1.17         | 1.37        | 1.64    | 2.05  |      |
|        |        |        |        |        | 1      | 32768    | 1.82  | 2.05  | 2.34         | 2.73        | 3.28    | 4.10  | -    |
|        |        |        | 1      | 0      | 0      | 65536    | 3.64  | 4.10  | 4.68         | 5.46        | 6.55    | 8.19  |      |
|        |        |        |        |        | 1      | 131072   | 7.28  | 8.19  | 9.36         | 10.92       | 13.11   | 16.38 | -    |
|        |        |        |        | 1      | 0      | 262144   | 14.56 | 16.38 | 18.72        | 21.85       | 26.21   | 32.77 | _    |
|        |        |        |        |        | 1      | 524288   | 29.13 | 32.77 | 37.45        | 43.69       | 52.43   | 65.54 | -    |
|        | 1      | 0      | 0      | 0      | 0      | Reserved | _     | _     | _            | _           | _       | _     | -    |

#### Table 3 Oscillation Settling Time Settings

[Legend]

: Recommended setting when external clock is in use

Recommended setting when crystal oscillator is in use

Note \* The oscillation settling time, which includes a period where the oscillation by an oscillator is not stable, depends on the resonator characteristics. The above figures are for reference.



#### 3.2.5 Conflict between Transition to Deep Software Standby Mode and Interrupts

If a conflict between a transition to deep software standby mode and generation of software standby mode clearing source occurs, a transition to deep software standby mode is not made but the software standby mode clearing sequence is executed. In this case, an interrupt exception handling for the input interrupt starts after the oscillation settling time for software standby mode (set by the STS4 to STS0 bits in SBYCR) has elapsed.

Note that if a conflict between a deep software standby mode transition and the NMI occurs, the NMI exception handling routine is required. If this routine is not in place and the NMI is generated while the system is not in deep software standby mode, the program might crash. Thus, be sure to provide this routine.

If a conflict between a deep software standby mode transition and IRQ0 to IRQ15 interrupts occurs, a transition to deep software standby mode can be made without executing the interrupt execution handling by clearing the SSIn bits in SSIER to 0 beforehand.



## 4. Principles of Operation

The flow of processing of this sample task is given in figure 2. The timing of operation of this sample task is shown in figure 3. This flow of processing is described in chronological order below. Operations (1) to (5) in figure 2 and figure 3 correspond to steps (1) to (5) below.

The DPSRSTF bit in RSTSR is set to 1 when an external interrupt source releases the system from deep software standby mode, thereby generating an internal reset. This bit is set to its initial value of 0 when the  $\overline{\text{RES}}$  pin is used for a pin-generated reset. In this example, the value of the DPSRSTF bit is judged at the start of the program.

Operation in the cases of a pin-generated reset or internal reset proceeds with reference to the same entry in the vector table.

- (1) When the DPSRSTF bit in RSTSR is 0, the following initial settings for deep software standby mode are made and the user program is executed.
  - The deep software standby mode is entered when a SLEEP instruction is executed (SSBY in SBYCR = 1, DPSBY in DPSBYCR = 1).
  - Retained port states are released on exit from the deep software standby mode (IOKEEP in DPSBYCR = 0).
  - Power is not supplied to the on-chip RAM in deep software standby mode (bits RAMCUT2 to RAMCUT0 in DPSBYCR = B'111).
  - A falling-edge signal on the NMI pin generates the NMI which releases the system from the deep software standby mode (DNMIEG in DPSIEGR = 0).
  - The MCU's waiting time on release from the deep software standby mode is 131072 clock pulses (bits WTSTS5 to WTSTS0 in DPSBYCR = B'001101).
- (2) User data in the on-chip RAM is saved in a deep standby backup register (DPSBKR0) immediately before execution of the SLEEP instruction.
- (3) The SLEEP instruction causes the system to exit the program execution status and enter the deep software standby mode.
- (4) The NMI releases the system from the deep software standby mode and generates an internal reset.
- (5) When DPSRSTF in RSTSR is 1, the deep software standby mode setting is remade (SSBY in SBYCR = 1), user data saved to DPSBKR0 is restored, and then the user program is executed.





Figure 2 Overview Flowchart





Figure 3 Operation Timing



#### 5. Description of Software

## 5.1 **Operating Environment**

#### Table 4 Operating Environment

| ltem                                                         | Description                                                           |  |
|--------------------------------------------------------------|-----------------------------------------------------------------------|--|
| Development tool                                             | High-performance Embedded Workshop Ver.4.03.00                        |  |
| C/C++ compiler H8S, H8/300 SERIES C/C++ Compiler Ver.6.02.00 |                                                                       |  |
|                                                              | (manufactured by Renesas Technology)                                  |  |
| Compiler options                                             | -cpu = h8sxa:24:md, -code = machinecode, -optimize = 1, -regparam = 3 |  |
|                                                              | <pre>-speed = (register,shift,struct,expression)</pre>                |  |
| Optimizing linkage                                           | Optimizing Linkage Editor Ver.9.03.00                                 |  |
| editor                                                       | (manufactured by Renesas Technology)                                  |  |
| Linkage editor options                                       | None                                                                  |  |

#### Table 5 Section Settings

| Address  | Section Name | Description                          |
|----------|--------------|--------------------------------------|
| H'001000 | Р            | Program area                         |
| H'FF6000 | BRAM2        | Non-initialized data area (RAM area) |

#### Table 6 Interrupt Exception Handling Vector Table

| Exception Handling Source | Vector No. | Address in Vector<br>Table | Function to Interrupt<br>Destination |
|---------------------------|------------|----------------------------|--------------------------------------|
| Reset                     | 0          | H'000000                   | init                                 |
| NMI                       | 7          | H'00001C                   | nmi_int                              |



## 5.2 List of Functions

The functions in this sample task are shown in table 7. The hierarchy of calls in the user program is shown in figure 4.

#### Table 7 List of Functions

| <b>Function Name</b> | Description                                                                                                                                                                                                                                |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| init                 | Initialization routine                                                                                                                                                                                                                     |
|                      | Cancels the module stop, sets the clocks and calls the main function.                                                                                                                                                                      |
| main                 | Main routine                                                                                                                                                                                                                               |
|                      | Makes initial settings of deep software standby mode, saves user data in a deep<br>standby backup register immediately before execution of the SLEEP instruction, and<br>then executes the SLEEP instruction.                              |
| nmi_int              | NMI exception handling<br>Routine for resolving a conflict between a transition to deep software standby mode<br>and the NMI. For details, see section 3.2.5, Conflict between Transition to Deep<br>Software Standby Mode and Interrupts. |

|            | init                             | main |  |
|------------|----------------------------------|------|--|
| [Reset e   | exception processing]            |      |  |
| [Interrupt | nmi_int<br>exception processing] |      |  |

## Figure 4 Hierarchy of Calls in the User Program

## 5.3 RAM Usage

#### Table 8 RAM Usage

| Туре          | Variable Name | Description        | Used in |
|---------------|---------------|--------------------|---------|
| unsigned char | userdata      | User data (1 byte) | main    |



## 5.4 Description of Functions

#### 5.4.1 init Function

#### 1. Functional overview

Initializes routine which releases the required modules from module stop mode, makes clock settings, and calls the main function.

- 2. Arguments None
- 3. Return value None
- 4. Description of internal registers used

The internal registers used in this sample task are described below. The settings shown in these tables are the values used in this sample task and differ from the initial values.

#### • Mode control register (MDCR) Number of bits: 16 Address:H'FFFDC0

| Bit | Bit Name | Setting | R/W | Description                                                       |
|-----|----------|---------|-----|-------------------------------------------------------------------|
| 11  | MDS3     | *       | R   | Mode Select 3 to 0                                                |
| 10  | MDS2     | *       | R   | Indicate the operating mode selected by the mode pins (MD2 to     |
| 9   | MDS1     | *       | R   | MD0) (see table 9). When MDCR is read, the signal levels input    |
| 8   | MDS0     | *       | R   | on pins MD2 to MD0 are latched into these bits. These latches are |
|     |          |         |     | released by a reset.                                              |

Note: \*These values depend on the settings for pins MD3 to MD0.

| MCU                   | Pin |     |     | MDCR | MDCR |      |      |  |
|-----------------------|-----|-----|-----|------|------|------|------|--|
| <b>Operating Mode</b> | MD2 | MD1 | MD0 | MDS3 | MDS2 | MDS1 | MDS0 |  |
| 1                     | 0   | 0   | 1   | 1    | 1    | 0    | 1    |  |
| 2                     | 0   | 1   | 0   | 1    | 1    | 0    | 0    |  |
| 3                     | 0   | 1   | 1   | 0    | 1    | 0    | 0    |  |
| 4                     | 1   | 0   | 0   | 0    | 0    | 1    | 0    |  |
| 5                     | 1   | 0   | 1   | 0    | 0    | 0    | 1    |  |
| 6                     | 1   | 1   | 0   | 0    | 1    | 0    | 1    |  |
| 7                     | 1   | 1   | 1   | 0    | 1    | 0    | 0    |  |



| • S | ystem clock contr | rol register (S | CKCR) | Number of bits: 16 Address:H'FFFDC4                           |
|-----|-------------------|-----------------|-------|---------------------------------------------------------------|
| Bit | Bit Name          | Setting         | R/W   | Description                                                   |
| 10  | ICK2              | 0               | R/W   | System Clock (I                                               |
| 9   | ICK1              | 0               | R/W   | Select the frequency of the system clock provided to the CPU, |
| 8   | ICK0              | 1               | R/W   | EXDMAC, DMAC, and DTC.                                        |
|     |                   |                 |       | 001: Input clock × 2                                          |
| 6   | PCK2              | 0               | R/W   | Peripheral Module Clock (P                                    |
| 5   | PCK1              | 0               | R/W   | Select the frequency of the peripheral module clock.          |
| 4   | PCK0              | 1               | R/W   | 001: Input clock × 2                                          |
| 2   | BCK2              | 0               | R/W   | External-bus Clock (B                                         |
| 1   | BCK1              | 0               | R/W   | Select the frequency of the external bus clock.               |
| 0   | BCK0              | 1               | R/W   | 001: Input clock × 2                                          |

• MSTPCRA, MSTPCRB and MSTPCRC control the module stop mode. Setting a bit to 1 places the corresponding module in module stop mode, while clearing the bit to 0 releases the module from module stop mode.

• Module stop control register A (MSTPCRA) Number of bits: 16 Address: H'FFFDC8

| Bit | Bit Name | Setting | R/W | Description                                                                                                                                                                                                                                                                                     |
|-----|----------|---------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15  | ACSE     | 0       | R/W | All-Module-Clock-Stop Mode Enable                                                                                                                                                                                                                                                               |
|     |          |         |     | Enables/disables all-module-clock-stop state for reducing current<br>consumption by stopping the bus controller and I/O ports<br>operations when the CPU executes the SLEEP instruction after<br>module stop state has been set for all the on-chip peripheral<br>modules controlled by MSTPCR. |
|     |          |         |     | 0: All-module-clock-stop mode disabled                                                                                                                                                                                                                                                          |
|     |          |         |     | 1: All-module-clock-stop mode enabled                                                                                                                                                                                                                                                           |
| 13  | MSTPA13  | 1       | R/W | DMA controller (DMAC)                                                                                                                                                                                                                                                                           |
| 12  | MSTPA12  | 1       | R/W | Data transfer controller (DTC)                                                                                                                                                                                                                                                                  |
| 9   | MSTPA9   | 1       | R/W | 8-bit timer unit (TMR_3, TMR_2)                                                                                                                                                                                                                                                                 |
| 8   | MSTPA8   | 1       | R/W | 8-bit timer unit (TMR_1, TMR_0)                                                                                                                                                                                                                                                                 |
| 5   | MSTPA5   | 1       | R/W | D/A converter (channels 1 and 0)                                                                                                                                                                                                                                                                |
| 3   | MSTPA3   | 1       | R/W | A/D converter (unit 0)                                                                                                                                                                                                                                                                          |
| 1   | MSTPA1   | 1       | R/W | 16-bit timer pulse unit (TPU channels 11 to 6)                                                                                                                                                                                                                                                  |
| 0   | MSTPA0   | 1       | R/W | 16-bit timer pulse unit (TPU channels 5 to 0)                                                                                                                                                                                                                                                   |

• Module stop control register B (MSTPCRB) Number of bits: 16 Address: H'FFFDCA

| Bit | Bit Name | Setting | R/W | Description                                       |
|-----|----------|---------|-----|---------------------------------------------------|
| 15  | MSTPB15  | 1       | R/W | Programmable pulse generator (PPG_0: PO15 to PO0) |
| 12  | MSTPB12  | 1       | R/W | Serial communications interface_4 (SCI_4)         |
| 11  | MSTPB11  | 1       | R/W | Serial communications interface_3 (SCI_3)         |
| 10  | MSTPB10  | 1       | R/W | Serial communications interface_2 (SCI_2)         |
| 9   | MSTPB9   | 1       | R/W | Serial communications interface_1 (SCI_1)         |
| 8   | MSTPB8   | 1       | R/W | Serial communications interface_0 (SCI_0)         |
| 7   | MSTPB7   | 1       | R/W | I <sup>2</sup> C bus interface 2_1 (IIC2_1)       |
| 6   | MSTPB6   | 1       | R/W | I <sup>2</sup> C bus interface 2_0 (IIC1_0)       |
| 5   | MSTPB5   | 1       | R/W | User break controller (USC)                       |

# RENESAS

| • Mo | Module stop control register C (MSTPCRC) Number of bits: 16 Address: H'FFFDCC |         |     |                                                     |  |  |  |
|------|-------------------------------------------------------------------------------|---------|-----|-----------------------------------------------------|--|--|--|
| Bit  | Bit Name                                                                      | Setting | R/W | Description                                         |  |  |  |
| 15   | MSTPC15                                                                       | 1       | R/W | Serial communications interface_5 (SCI_5), (IrDA)   |  |  |  |
| 14   | MSTPC14                                                                       | 1       | R/W | Serial communications interface_6 (SCI_6)           |  |  |  |
| 13   | MSTPC13                                                                       | 1       | R/W | 8-bit timer unit (TMR_4, TMR_5)                     |  |  |  |
| 12   | MSTPC12                                                                       | 1       | R/W | 8-bit timer unit (TMR_6, TMR_7)                     |  |  |  |
| 10   | MSTPC10                                                                       | 1       | R/W | Cyclic redundancy check module                      |  |  |  |
| 9    | MSTPC9                                                                        | 1       | R/W | A/D converter (unit 1)                              |  |  |  |
| 8    | MSTPC8                                                                        | 1       | R/W | Programmable pulse generator (PPG_1: PO31 to PO16)  |  |  |  |
| 7    | MSTPC7                                                                        | 0       | R/W | On-chip RAM_6 (H'FEE000 to H'FEFFFF)                |  |  |  |
| 6    | MSTPC6                                                                        | 0       | R/W | Always set the MSTPC7 and MSTPC6 to the same value. |  |  |  |
| 5    | MSTPC5                                                                        | 0       | R/W | On-chip RAM_5 and RAM_4 (H'FF0000 to H'FF3FFF)      |  |  |  |
| 4    | MSTPC4                                                                        | 0       | R/W | Always set the MSTPC5 and MSTPC4 to the same value. |  |  |  |
| 3    | MSTPC3                                                                        | 0       | R/W | On-chip RAM_3 and RAM_2 (H'FF4000 to H'FF7FFF)      |  |  |  |
| 2    | MSTPC2                                                                        | 0       | R/W | Always set the MSTPC3 and MSTPC2 to the same value. |  |  |  |
| 1    | MSTPC1                                                                        | 0       | R/W | On-chip RAM_1 and RAM_0 (H'FF8000 to H'FFBFFF)      |  |  |  |
| 0    | MSTPC0                                                                        | 0       | R/W | Always set the MSTPC1 and MSTPC0 to the same value. |  |  |  |

#### 5. Flowchart





#### 5.4.2 main Function

#### 1. Functional overview

Main routine which makes initial settings for the deep software standby mode and saves user data in a deep standby backup register immediately before execution of the SLEEP instruction. It then executes the SLEEP instruction.

- 2. Arguments None
- 3. Return value None
- 4. Description of internal registers used

The internal registers used in this sample task are described below. The settings shown in these tables are the values used in this sample task and differ from the initial values.

• Deep standby backup register 0 (DPSBKR0) Number of bits: 8 Address: H'FFFBF0

DPSBKRn (n = 15 to 0) is initialized by a reset signal on the  $\overline{\text{RES}}$  pin but is not initialized by the internal reset signal upon exit from the deep software standby mode.

Function: DPSBKRn (n = 15 to 0) is a 16-byte readable/writable register to store data during deep software standby mode. DPSBKR0 (1 byte) is used in this sample task.

Set value: userdata

• Standby control register (SBYCR) Number of bits: 16 Address: H'FFFDC6

| Bit | Bit Name | Setting | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|----------|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15  | SSBY     | 0       | R/W | Software Standby                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|     |          |         |     | Specifies the transition mode after executing the SLEEP instruction.                                                                                                                                                                                                                                                                                                                                                                                                   |
|     |          |         |     | <ol> <li>Enters sleep mode after execution of the SLEEP<br/>instruction.</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                    |
|     |          |         |     | <ol> <li>Enters software standby mode after execution of the<br/>SLEEP instruction.</li> </ol>                                                                                                                                                                                                                                                                                                                                                                         |
|     |          |         |     | This bit does not change to 0 when clearing the software<br>standby mode by using interrupts and shifting to normal<br>operation. For clearing, write 0 to this bit. When the WDT is<br>used in watchdog timer mode, the setting of this bit is disabled.<br>In this case, a transition is always made to sleep mode or all-<br>module-clock-stop mode after the SLEEP instruction is<br>executed. When the SLPIE bit is set to 1, this bit should be<br>cleared to 0. |



• Deep standby control register (DPSBYCR) Number of bits: 8 Address: H'FFFE70 DPSBYCR is initialized by a reset signal on the RES pin but is not initialized by the internal reset signal upon exit from the deep software standby mode.

| Bit | Bit Name | Setting | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----|----------|---------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | DPSBY    | 1       | R/W | <ul> <li>Deep Software Standby</li> <li>When the SSBY bit in SBYCR has been set to 1, executing the SLEEP instruction causes a transition to software standby mode. At this time, if there is no source to clear software standby mode and this bit is set to 1, a transition to deep software standby mode is made.</li> <li>0x: Enters sleep mode after execution of a SLEEP instruction.</li> <li>10: Enters software standby mode after execution of a SLEEP instruction.</li> <li>11: Enters deep software standby mode is released due to an SLEEP instruction.</li> <li>When deep software standby mode is released due to an external interrupt, this bit remains at 1. Write a 0 here to clear it. Setting of this bit has no effect when the WDT is used in watchdog timer mode. In this case, executing the SLEEP instruction always initiates entry to sleep mode or all-module-clock-stop mode. Be sure to clear this bit to 0 when setting the SLPIE bit to 1.</li> </ul> |
| 6   | IOKEEP   | 0       | R/W | <ul> <li>I/O Port Retention</li> <li>In deep software standby mode, the ports retain the states that were held in software standby mode. This bit specifies whether or not the state that has been held in deep software standby mode is retained after exit from deep software standby mode.</li> <li>0: The retained port states are released simultaneously with exit from deep software standby mode.</li> <li>1: The retained port states are released when a 0 is written to this bit following exit from deep software standby mode.</li> <li>In operation in external extended mode, however, the address bus, bus control signals (CS0, AS, RD, HWR, and LWR), and data bus are set to the initial state upon exit from deep software standby mode.</li> </ul>                                                                                                                                                                                                                 |
| 5   | RAMCUT2  | 1       | R/W | On-chip RAM Power Off 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 4   | RAMCUT1  | 1       | R/W | On-chip RAM Power Off 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0   | RAMCUTO  | 1       | R/W | <ul> <li>On-chip RAM Power Off 0</li> <li>Controls the internal power supply to the on-chip RAM areas 3 to 0 in deep software standby mode in combination with RAMCUT2 and RAMCUT1.</li> <li>000: Power is supplied to the on-chip RAM areas 3 to 0 (H'FF4000 to H'FFBFFF).</li> <li>111: Power is not supplied to the on-chip RAM areas 3 to 0 (H'FF4000 to H'FFBFFF).</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |



• Deep standby wait control register (DPSWCR) Number of bits: 8 Address: H'FFFE71 DPSWCR is initialized by a reset signal on the RES pin but is not initialized by the internal reset signal upon exit from deep software standby mode.

| hom deep soler are standed model |                     |         |     |                                                                                                                                                                                                                                                                                                         |  |  |  |
|----------------------------------|---------------------|---------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit                              | Bit Name            | Setting | R/W | Description                                                                                                                                                                                                                                                                                             |  |  |  |
| 5 to 0                           | WTSTS5 to<br>WTSTS0 | 001101  | R/W | Deep Software Standby Wait Time Setting<br>Select the time for which the MCU waits until the clock settles<br>when deep software standby mode is released by an external<br>interrupt.<br>During the oscillation settling period, counting is performed with<br>the clock frequency input to the EXTAL. |  |  |  |
|                                  |                     |         |     | the clock frequency input to the EXTAL.<br>001101: Wait time = 131072 states (CPU cycles)                                                                                                                                                                                                               |  |  |  |

• Deep standby interrupt flag register (DPSIFR) Number of bits: 8 Address: H'FFFE73 DPSIFR is initialized by input of the reset signal on the RES pin but is not initialized by the internal reset signal upon exit from deep software standby mode.

| Bit Name | Setting | R/W | Description                                   |
|----------|---------|-----|-----------------------------------------------|
| DNMIF    | 0       | R/W | NMI Flag                                      |
|          |         |     | [Setting condition]                           |
|          |         |     | Generation of NMI input specified in DPSIEGR  |
|          |         |     | [Clearing condition]                          |
|          |         |     | Writing a 0 to this bit after reading it as 1 |
|          |         | J   |                                               |

Deep standby interrupt edge register (DPSIEGR) Number of bits: 8 Address: H'FFFE74
DPSIEGR is initialized by a reset signal on the RES pin but is not initialized by the internal reset signal upon exit
from deep software standby mode

| Bit | Bit Name | Setting | R/W | Description                                              |
|-----|----------|---------|-----|----------------------------------------------------------|
| 7   | DNMIEG   | 0       | R/W | NMI Edge Select                                          |
|     |          |         |     | Selects the active edge for NMI pin input.               |
|     |          |         |     | 0: The interrupt request is generated by a falling edge. |
|     |          |         |     | 1: The interrupt request is generated by a rising edge.  |

• Reset status register (RSTSR) Number of bits: 8 Address: H'FFFE75

RSTSR is initialized by a reset signal on the  $\overline{\text{RES}}$  pin but is not initialized by the internal reset signal upon exit from deep software standby mode

| Bit | Bit Name | Setting | R/W    | Description                                                                                                                                                          |
|-----|----------|---------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | DPSRSTF  | 0       | R/(W)* | Deep Software Standby Reset Flag                                                                                                                                     |
|     |          |         |        | Indicates that deep software standby mode has been released<br>by an external interrupt source specified in DPSIER or<br>DPSIEGR and an internal reset is generated. |
|     |          |         |        | [Setting condition]                                                                                                                                                  |
|     |          |         |        | Release of deep software standby mode by an external interrupt source.                                                                                               |
|     |          |         |        | [Clearing condition]                                                                                                                                                 |
|     |          |         |        | Writing a 0 to this bit after reading it as 1                                                                                                                        |
|     | <b>a</b> |         |        |                                                                                                                                                                      |

Note: Only 0 can be written to clear the flag.



| • Poi | • Port 3 data register (P3DR) |         | Number of bits: 8 Address: H'FFFF52 |                                        |  |
|-------|-------------------------------|---------|-------------------------------------|----------------------------------------|--|
| Bit   | Bit Name                      | Setting | R/W                                 | Description                            |  |
| 2     | P32DR                         | 0       | R/W                                 | 0: The P32 pin is set to a low level.  |  |
|       |                               |         |                                     | 1: The P32 pin is set to a high level. |  |
| 1     | P31DR                         | 0       | R/W                                 | 0: The P31 pin is set to a low level.  |  |
|       |                               |         |                                     | 1: The P31 pin is set to a high level. |  |
| 0     | P30DR                         | 0       | R/W                                 | 0: The P30 pin is set to a low level.  |  |
|       |                               |         |                                     | 1: The P30 pin is set to a high level. |  |



#### 5. Flowchart





### 5.4.3 nmi\_int Function

#### 1. Functional overview

Handles NMI exceptions. It is required as a measure in case of conflict between a transition to deep software standby mode and the NMI. For details, see section 3.2.5, Conflict between Transition to Deep Software Standby Mode and Interrupts.

- 2. Arguments None
- 3. Return value None
- 4. Description of internal registers used None
- 5. Flowchart





## 6. Documents for Reference

- Hardware Manual H8SX/1638 Group Hardware Manual (The most up-to-date version of this document is available on the Renesas Technology Website.)
- Technical News/Technical Update (The most up-to-date information is available on the Renesas Technology Website.)



## Website and Support

Renesas Technology Website <u>http://www.renesas.com/</u>

Inquiries

http://www.renesas.com/inquiry csc@renesas.com

## **Revision Record**

|      |           | Description |                      |
|------|-----------|-------------|----------------------|
| Rev. | Date      | Page        | Summary              |
| 1.00 | Jan.18.08 |             | First edition issued |
|      |           |             |                      |
|      |           |             |                      |
|      |           |             |                      |

#### Notes regarding these materials

- 1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
- 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com)
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below: (1) artificial life support devices or systems
  - (2) surgical implantations

**KENESAS** 

- (3) healthcare intervention (e.g., excision, administration of medication, etc.)
- (4) any other purposes that pose a direct threat to human life

Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.

- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

© 2008. Renesas Technology Corp., All rights reserved.