# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# H8/300H Tiny Series

Conversion from Signed 32-bit Binary to Single-Precision Floating-Point (KFTR)

## Introduction

Converts a signed 32-bit binary number in general registers to a single-precision floating-point number.

## **Target Device**

H8/300H Tiny Series

#### **Contents**

| 1.                                                                                                      | Arguments                                                       | 2  |
|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|----|
|                                                                                                         | Changes to Internal Registers and Flags                         |    |
| 3.                                                                                                      | Programming Specifications                                      | 3  |
| 4.                                                                                                      | Notes                                                           | 3  |
| 5.                                                                                                      | Descriptions                                                    | 4  |
| 6.                                                                                                      | Flowchart                                                       | 6  |
| 7.                                                                                                      | Program Listing                                                 | 9  |
| <re< td=""><td>ference&gt; Description of Single-Precision Floating-Point Formats</td><td>11</td></re<> | ference> Description of Single-Precision Floating-Point Formats | 11 |



## 1. Arguments

| Contents |                                        | Storage Location | Data Length (Bytes) |
|----------|----------------------------------------|------------------|---------------------|
| Input    | Signed 32-bit binary number            | R0, R1           | 4                   |
| Output   | Single-precision floating-point number | R0, R1           | 4                   |

## 2. Changes to Internal Registers and Flags





## 3. Programming Specifications

| Program memory (bytes)      |
|-----------------------------|
| 98                          |
| Data memory (bytes)         |
| 0                           |
| Stack (bytes)               |
| 0                           |
| Number of cycles            |
| 346                         |
| Re-entrant                  |
| Yes                         |
| Relocatable                 |
| Yes                         |
| Interrupts during execution |
| Yes                         |

### 4. Notes

The number of cycles in the programming specifications is the value when the example of figure 1 is executed. For details on the floating-point data format, refer to Reference: Description of Single-Precision Floating-Point Formats.



## 5. Descriptions

## 5.1 Descriptions of Functions

- 1. The arguments are listed below.
  - 1) Set the input argument.
    - R0: higher-order two bytes of the signed 32-bit binary number
    - R1: lower-order two bytes of the signed 32-bit binary number
  - 2) The KFTR subroutine places the output argument in the following registers.
    - R0: higher-order two bytes of the single-precision floating-point number
    - R1: lower-order two bytes of the single-precision floating-point number
- 2. The following figure illustrates the execution of the KFTR subroutine. When the subroutine is called with the input arguments set as shown below, it places the result of conversion in R0 and R1.



Figure 1 Example of KFTR Execution

### 5.2 Usage Notes

The signed 32-bit binary number stored in R0 and R1 is lost in the execution of KFTR because the result of conversion is output to R0 and R1. When you will still require this number, save it elsewhere in memory before executing KFTR.

## 5.3 Description of Data Memory

No data memory is used by KFTR.



### 5.4 Example of Usage

After setting the signed 32-bit binary number in the general registers, call the KFTR subroutine.

## 5.5 Principles of Operation

The KFTR subroutine checks whether the signed 32-bit binary number is negative or positive, and takes the two's complement if the number is negative. The eight higher-order bits are then checked for a value of H'00.

- 1. If these bits don't contain H'00, KFTR shifts the exponent to the right and obtains a 24-bit binary number.
- 2. If the bits contain H'00, KFTR shifts the exponent to the left, sets the MSB of the 24 lower-order bits to 1, and adds H'7F to the exponent to convert into the floating-point data format.



### 6. Flowchart













## 7. Program Listing

| 1        |               | 1        |             |          |         |         | **********                              |
|----------|---------------|----------|-------------|----------|---------|---------|-----------------------------------------|
| 1        |               | 1        | , * * * * * | ******   | ******* | *****   |                                         |
| 2        |               | 2        | ; *         |          |         |         | P DINIADY TO DICATING DOINT *           |
| 3        |               | 3        | ; *         | NAME :   |         | 32 BIT  | BINARY TO FLOATING POINT *              |
| 4        |               | 4        | ; *         |          | (KFTR)  |         | *                                       |
| 5        |               | 5        | ; *         |          |         |         | *                                       |
| 6        |               | 6        | •           | ******   | ******  | *****   | **************                          |
| 7        |               | 7        | ; *         |          |         |         | *                                       |
| 8        |               | 8        | ; *         | ENTRY:   | R0      | (UPPER  | R WORD OF 32 BIT BINARY) *              |
| 9        |               | 9        | ; *         |          | R1      | (LOWER  | R WORD OF 32 BIT BINARY) *              |
| 10       |               | 10       | ; *         |          |         |         | *                                       |
| 11       |               | 11       | ; *         | RETURNS: | R0      | (UPPER  | R WORD OF FLOATING BINARY) *            |
| 12       |               | 12       | ; *         |          | R1      | (LOWER  | R WORD OF FLOATING BINARY) *            |
| 13       |               | 13       | ; *         |          |         |         | *                                       |
| 14       |               | 14       | ; ****      | ******   | ******  | *****   | ***********                             |
| 15       |               | 15       | ;           |          |         |         |                                         |
| 16       |               | 16       |             | .CPU     | 300HN   |         |                                         |
| 17       | 0000          | 17       |             | .SECTION | KFTR_c  | code,CC | DDE,ALIGN=2                             |
| 18       |               | 18       |             | .EXPORT  | KFTR    |         |                                         |
| 19       |               | 19       | ;           |          |         |         |                                         |
| 20       | 0000000       | 20       | KFTR        | .EQU     | \$      |         | ;Entry point                            |
| 21       | 0000 0D00     | 21       |             | MOV.W    | R0,R0   |         | 7 F7-110                                |
| 22       | 0002 4604     | 22       |             | BNE      | LBL1    |         |                                         |
| 23       | 0004 0D11     | 23       |             | MOV.W    | R1,R1   |         |                                         |
| 24       | 0004 0011     | 24       |             | BEQ      | LBL7    |         | ;Branch if R0=R1=0                      |
| 25       | 0008          | 25       | LBL1        | PEQ      | иви /   |         | TBIANCH II KU-KI-U                      |
|          | 0008 79050000 |          | прпт        | MOTZ W   | #11.000 | ) O DE  | ·Glean PF                               |
| 26       |               | 26       |             | MOV.W    | #H'000  |         | ;Clear R5                               |
| 27       | 000C 0CD4     | 27       |             | MOV.B    | R5L,R4  |         | ;Clear R4H                              |
| 28       | 000E 7770     | 28       |             | BLD      | #7,R0I  |         |                                         |
| 29       | 0010 670D     | 29       |             | BST      | #0,R5I  | _       | ;Set sign bit to bit 0 of R5L           |
| 30       | 0012 4410     | 30       |             | BCC      | LBL2    |         | Branch if 32 bit binary is negative     |
| 31       | 0014 1700     | 31       |             | NOT      | R0H     |         | ;2's complement 32 bit binary           |
| 32       | 0016 1708     | 32       |             | NOT      | R0L     |         |                                         |
| 33       | 0018 1701     | 33       |             | NOT      | R1H     |         |                                         |
| 34       | 001A 1709     | 34       |             | NOT      | R1L     |         |                                         |
| 35       | 001C 8901     | 35       |             | ADD.B    | #H'01,  | R1L     |                                         |
| 36       | 001E 9100     | 36       |             | ADDX.B   | #H'00,  | R1H     |                                         |
| 37       | 0020 9800     | 37       |             | ADDX.B   | #H'00,  | R0L     |                                         |
| 38       | 0022 9000     | 38       |             | ADDX.B   | #H'00,  | R0H     |                                         |
| 39       | 0024          | 39       | LBL2        |          |         |         |                                         |
| 40       | 0024 0000     | 40       |             | MOV.B    | ROH,RO  | H       |                                         |
| 41       | 0026 471A     | 41       |             | BEQ      | LBL5    |         | ;Branch if ROH=0                        |
| 42       | 0028 0C05     | 42       |             | MOV.B    | ROH,R5  | БН      |                                         |
| 43       | 002A FC20     | 43       |             | MOV.B    | #D'32,  | R4L     | ;Set bit counter1                       |
| 44       | 002C          | 44       | LBL3        |          |         |         |                                         |
| 45       | 002C 1005     | 45       |             | SHLL.B   | R5H     |         | ;Shift R5H 1 bit left                   |
| 46       | 002E 1A0C     | 46       |             | DEC.B    | R4L     |         | ;Decrement R4L                          |
| 47       | 0030 4410     | 47       |             | BCC      | LBL5    |         | ;Branch if C=0                          |
| 48       | 0032 0CC4     | 48       |             | MOV.B    | R4L,R4  | 1н      | ;Push R4L to R4H                        |
| 49       | 0034          | 49       | LBL4        |          | •       |         |                                         |
| 50       | 0034 1100     | 50       |             | SHLR.B   | R0H     |         | ;Change 32 bit binary to mantissa       |
| 51       | 0036 1208     | 51       |             | ROTXL.B  | R0L     |         | 3 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - |
| 52       | 0038 1201     | 52       |             | ROTXL.B  | R1H     |         |                                         |
| 53       | 003A 1209     | 53       |             |          | R1L     |         |                                         |
| 53<br>54 |               |          |             | ROTXL.B  |         |         | ;Decrement bit counter 1                |
|          | 003C 1A0C     | 54<br>55 |             | DEC.B    | R4L     |         |                                         |
| 55       | 003E 46F4     | 55       |             | BNE      | LBL4    |         | Branch if Z=0                           |
| 56       | 0040 4012     | 56       |             | BRA      | LBL6    |         | ;Branch always                          |



# Conversion from Signed 32-bit Binary to Single-Precision Floating-Point (KFTR)

| 57   |                |     | 57 | ;      |         |           |                                   |
|------|----------------|-----|----|--------|---------|-----------|-----------------------------------|
| 58   | 0042           |     | 58 | LBL5   |         |           |                                   |
| 59   | 0042 F418      |     | 59 |        | MOV.B   | #D'24,R4H | ;Set bit counter 2                |
| 60   | 0044           |     | 60 | LBL5_1 |         |           |                                   |
| 61   | 0044 1009      |     | 61 |        | SHLL.B  | R1L       | ;Change 32 bit binary to mantissa |
| 62   | 0046 1201      |     | 62 |        | ROTXL.B | R1H       |                                   |
| 63   | 0048 1208      |     | 63 |        | ROTXL.B | ROL       |                                   |
| 64   | 004A 1A04      |     | 64 |        | DEC.B   | R4H       | ;Decrement bit counter 2          |
| 65   | 004C 44F6      |     | 65 |        | BCC     | LBL5_1    |                                   |
| 66   | 004E 1308      |     | 66 |        | ROTXR.B | ROL       | ;Rotate mantissa 1 bit right      |
| 67   | 0050 1301      |     | 67 |        | ROTXR.B | R1H       |                                   |
| 68   | 0052 1309      |     | 68 |        | ROTXR.B | R1L       |                                   |
| 69   | 0054           |     | 69 | LBL6   |         |           |                                   |
| 70   | 0054 847F      |     | 70 |        | ADD.B   | #H'7F,R4H | ;Biased exponent                  |
| 71   | 0056 1104      |     | 71 |        | SHLR.B  | R4H       | ;Change floating point format     |
| 72   | 0058 6778      |     | 72 |        | BST     | #7,R0L    |                                   |
| 73   | 005A 0C40      |     | 73 |        | MOV.B   | R4H,R0H   |                                   |
| 74   | 005C 770D      |     | 74 |        | BLD     | #0,R5L    |                                   |
| 75   | 005E 6770      |     | 75 |        | BST     | #7,R0H    |                                   |
| 76   | 0060           |     | 76 | LBL7   |         |           |                                   |
| 77   | 0060 5470      |     | 77 |        | RTS     |           |                                   |
| 78   |                |     | 78 | ;      |         |           |                                   |
| 79   |                |     | 79 |        | .END    |           |                                   |
| **** | TOTAL ERRORS   | 0   |    |        |         |           |                                   |
| **** | TOTAL WARNINGS | 3 0 |    |        |         |           |                                   |



## <Reference> Description of Single-Precision Floating-Point Formats

## **Single-Precision Floating-Point Formats:**

1. Internal Representation of Single-Precision Floating Point Numbers

One of the following formats is used depending on the value of the single-precision floating-point data in this application note (a real number is indicated as R).

1) Internal Representation When R=0

| 31 | 30 | 29 | <br>2 | 1 | 0 |
|----|----|----|-------|---|---|
| 0  | 0  | 0  | <br>0 | 0 | 0 |

All the 32 bits are 0.

2) Normalized Format

| 31 30 | 23 | 22 0 |
|-------|----|------|
| S     | α  | β    |

 $\alpha$  is an index number with an 8-bit-long field.  $\beta$  is a mantissa with a 23-bit-long field. Here, the R value can be represented by the expression below (when  $1 \le \alpha \le 254$ ).

$$R = 2^{S} \times 2^{\alpha - 126} \times (1 + 2^{-1} \times \beta_{22} + 2^{-2} \times 21 + \dots + 2^{-23} \times \beta_{0})$$

where,  $\beta i$  is the value of the i-th bit of  $\beta$  ( $0 \le i \le 22$ ), and S is the sign bit.

3) Denormalized Format

| 31 | 30 |   |   |   |   |   |   | 23 | 22 | 0 |
|----|----|---|---|---|---|---|---|----|----|---|
| S  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0  | β  |   |

 $\beta$  is a mantissa with a 23-bit-long field. This format is used to represent a real number that is too small to be represented by the normalized format.

Here, the R value can be represented by the expression below.

$$R = 2^{S} \times 2^{-126} \times (2^{-1} \times \beta_{22} + 2^{-2} \times 21 + \dots + 2^{-23} \times \beta_{0})$$

4) Infinity

| 31 | 30 |   |   |   |   |   |   | 23 | 22 0 |
|----|----|---|---|---|---|---|---|----|------|
| S  | 1  | 1 | 1 | 1 | 1 | 1 | 1 | 1  | β    |

 $\beta$  is a mantissa with a 23-bit-long field. Note that if all the bits in the index part are 1, the R value is handled as follows, in this application note.

When S = 0: Plus infinity

R = +∞

When S = 1: Minus infinity

R = -∞

2. Internal Representation Examples

$$S = B'0$$
 (binary)  
 $\alpha = B'10000011$  (binary)  
 $\beta = B'1011100.....0$  (binary)

Under the above conditions, the corresponding R value is represented as follows.

$$R = 2^{0} \times 2^{131-126} \times (1 + 2^{-1} + 2^{-3} + 2^{-4} + 2^{-5})$$
  
= 16 + 8 + 2 + 1 + 0.5 = 27.5

1) Maximum and Minimum Values

Here, the maximum and minimum values are absolute values. The maximum value is indicated as  $R_{MAX}$  and the minimum value is indicated as  $R_{MIN}$ . Up to the following values can be represented.

$$\begin{split} R_{MAX} &= 2^{254-127} \times (1 + 2^{-1} + 2^{-2} + 2^{-3} + \dots + 2^{-23}) \\ &\approx 3.27 \times 10^{38} \\ R_{MIN} &= 2^{-126} \times 2^{-23} = 2^{-140} \approx 1.40 \times 10^{-45} \end{split}$$



## **Revision Record**

|      |           | Descript | iption                                                           |  |  |  |  |
|------|-----------|----------|------------------------------------------------------------------|--|--|--|--|
| Rev. | Date      | Page     | Summary                                                          |  |  |  |  |
| 2.00 | Feb.28.06 | _        | Format has been changed from Hitachi version to Renesas version. |  |  |  |  |
| 3.00 | Jun.12.06 | 7. 8     | Error correction                                                 |  |  |  |  |



## Keep safety first in your circuit designs!

Renesas Technology Corp. puts the maximum effort into making semiconductor products better and
more reliable, but there is always the possibility that trouble may occur with them. Trouble with
semiconductors may lead to personal injury, fire or property damage.
 Remember to give due consideration to safety when making your circuit designs, with appropriate
measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or
(iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.
  - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.
  - Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).
- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
  - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.