# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# **H8SX Family**

# Buffered Operation of the TPU's Output-Compare Function

#### Introduction

Buffered operation of the TPU's output—compare function is used to drive toggling that produces an output pulse waveform with varying widths at the high and low levels.

# **Target Device**

H8SX/1653

## **Contents**

| 1. | Specification                  | 2    |
|----|--------------------------------|------|
| 2. | Applicable conditions          | 2    |
| 3. | Description of Modules Used    | 3    |
| 4. | Principle of Operation         | 5    |
| 5. | Description of Software        | 7    |
| 6. | Documents for Reference (Note) | . 17 |



# 1. Specification

Buffered operation of the TPU's output-compare function is used to drive output toggling.

- The output of the TIOCA3 pin goes to the "1" level after a power-on reset and produces an output pulse waveform with varying widths at the high and low levels.
- Buffered operation is selected for TGRA\_3 and TGRC\_3. In this case, the value in the buffer register (TGRC\_3) is transferred to the timer general register (TGRA\_3) at the same time as the output on the TIOCA3 pin is changed by compare-match A. This makes consecutive setting of TGRA\_3 possible.



Figure 1 Pulse-Waveform Output through Buffered Operation of a TPU Output-Compare Function

# 2. Applicable conditions

# Table 1 Applicable conditions

| Item                | Setting                      |                                             |  |  |
|---------------------|------------------------------|---------------------------------------------|--|--|
| Operating frequency | Input clock                  | : 12 MHz                                    |  |  |
|                     | System clock (Iφ)            | : 24 MHz (input clock frequency $\times$ 2) |  |  |
|                     | Peripheral module clock (Pø) | : 24 MHz (input clock frequency $\times$ 2) |  |  |
|                     | External bus clock (Βφ)      | : 24 MHz (input clock frequency $\times$ 2) |  |  |
| Operating mode      | Mode 6 (MD2 = 1, MD1 = 1, a  | nd MD0 = 0, MD_CLK = 0)                     |  |  |



# 3. Description of Modules Used

• Figure 2 is a block diagram of TPU.



Figure 2 Block diagram of TPU





The following functions of the TPU are employed in this sample application.

- Automatic production of pulse waveforms without software intervention (output-compare)
- Clearing of the counter at the time of a match (counter clearing)
- Inversion of outputs by matches (output toggling)
- Transfer of value from a buffer register to the corresponding timer general register in synchronization with matches (buffered operation)

Explanations of the registers are given below.

- Timer Start Register (TSTR)
  - TSTR starts or stops operation for channels 0 to 5. Stop the TCNT counter before setting the operating mode in TMDR or the clock for counting in TCR.
- Timer Control Register\_3 (TCR\_3)
  - TCR controls the TCNT operation for each channel. The TPU has a total of six TCR registers, one for each channel. TCR register settings should only be made while TCNT operation is stopped.
- Timer I/O Control Register H\_3 (TIORH\_3)
  - TIOR controls TGR. The TPU has eight TIOR registers, two each for channels 0 and 3, and one each for channels 1, 2, 4, and 5. Care is required since TIOR is affected by the TMDR setting.
  - The initial output specification for TIOR becomes effective when the counter is stopped (the CST bit in TSTR is cleared to 0). Note also that, in PWM mode 2, the output at the point at which the counter is cleared to 0 is specified. When TGRC or TGRD is designated to operate as a buffer, the corresponding TIOR setting is invalid.
  - To designate the input capture pin in TIOR, the DDR bit and ICR bit for the corresponding pin should be set to 0 and 1, respectively.
- Timer Counter\_3 (TCNT\_3)
  - TCNT is a 16-bit readable/writable counter. The TPU has six TCNT counters, one for each channel. TCNT is initialized to H'0000 by a reset or in hardware standby mode. TCNT cannot be accessed in 8-bit units. TCNT must always be accessed in 16-bit units.
- Timer General Register A\_3 (TGRA\_3)
- Timer General Register C\_3 (TGRC\_3)
  - TGR is a 16-bit readable/writable register and has a dual function as an output compare or input capture register. The TPU has 16 TGR registers, four each for channels 0 and 3 and two each for channels 1, 2, 4, and 5. TGRC and TGRD for channels 0 and 3 can also be designated for operation as buffer registers.
  - The TGR registers cannot be accessed in 8-bit units; they must always be accessed in 16-bit units. Combinations of TGR and buffer for buffer operation are TGRA and TGRC, TGRB and TGRC.
- Timer Interrupt Enable Register\_3 (TIER\_3)
  - Each TIER controls enabling and disabling of interrupts for the corresponding channel. Each channel has one TIER, so there are six in all.



# 4. Principle of Operation

Figure 3 illustrates how the TPU's output–compare function works with buffered operation of the general register. To explain the figure, detailed descriptions of processing at the numbered points are given in table 2.



Figure 3 Illustration of Pulse-Output Operation in This Sample Task



## Table 2 Description of Processing

|     | Hardware Processing                                                                                                                                                                                  | Software Processing                                                                                                 |  |  |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|--|--|
| (1) | Power-on reset                                                                                                                                                                                       | Initial setting*                                                                                                    |  |  |
| (2) | TGRA_3 compare-match generation  a. TGFA = 1 in TSR_3.  b. Toggle the compare-match output (to 0) for TGRA_3.  c. Transfer the value in TGRC_3 (buffer register) to TGRA_3 (timer general register). | TGI3A interrupt  a. Set the value in TGRC_3 (buffer register) for transfer to TGRA_3.  b. Clear TGFA to 0 in TSR_3. |  |  |
| (3) | TGRA_3 compare-match generation  a. TGFA = 1 in TSR_3.  b. Toggle the compare-match output (to 1) for TGRA_3.  c. Transfer the value in TGRC_3 (buffer register) to TGRA_3 (timer general register). | TGI3A interrupt  a. Set the value in TGRC_3 (buffer register) for transfer to TGRA_3.  b. Clear TGFA to 0 in TSR_3. |  |  |
| (4) | TGRA_3 compare-match generation  a. TGFA = 1 in TSR_3.  b. Toggle the compare-match output (to 0) for TGRA_3.  c. Transfer the value in TGRC_3 (buffer register) to TGRA_3 (timer general register). | TGI3A interrupt a. Clear TGFA to 0 in TSR_3.                                                                        |  |  |
| (5) | TGRA_3 compare-match generation  a. TGFA = 1 in TSR_3.  b. Toggle the compare-match output (to 1) for TGRA_3.  c. Transfer the value in TGRC_3 (buffer register) to TGRA_3 (timer general register). | TGI3A interrupt  a. Disable output on pin TIOCA3.  b. Disable the TGI3A interrupt.  c. Clear TGFA to 0 in TSR_3.    |  |  |

#### Notes \*: Initial settings

- a. Set the input clock for TCNT\_3 to Pφ.
- b. Set compare match with TGRA\_3 as the trigger for clearing of TCNT\_3.
- c. Set the initial output on pin TIOCA3 to 1, and select compare-match-driven toggling of the pin.
- d. Enable the TGI3A interrupt.
- e. Store the initial values in TGRA\_3 and TGRC\_3.
- f. Start counter operation.



# 5. Description of Software

# 5.1 Operating Environment

# **Table 3 Operating Environment**

| Item                                                            | Details                                                               |  |  |
|-----------------------------------------------------------------|-----------------------------------------------------------------------|--|--|
| Development tool High-performance Embedded Workshop Ver.4.01.01 |                                                                       |  |  |
| C/C++ compiler H8S, H8/300 Series C/C++ Compiler, Ver. 6.01.02  |                                                                       |  |  |
|                                                                 | (manufactured by Renesas Technology)                                  |  |  |
| Compiler options                                                | -cpu = h8sxa:24:md, -code = machinecode, -optimize = 1, -regparam = 3 |  |  |
|                                                                 | -speed = (register, shift, struct, expression)                        |  |  |

#### **Table 4 Section Settings**

| Address  | Section Name | Description                          |
|----------|--------------|--------------------------------------|
| H'001000 | Р            | Program area                         |
|          | С            | Area for constants                   |
| H'FF2000 | В            | Non-initialized data area (RAM area) |

# Table 5 Vector Table for Interrupt Exception Processing

**Exception Processing** 

| Source . | J     | Vector No. | Vector address | Function to interrupt destination |
|----------|-------|------------|----------------|-----------------------------------|
| Reset    |       | 0          | H'000000       | init                              |
| TPU_3    | TGI3A | 101        | H'000194       | tgi3a_int                         |

# 5.2 List of Functions

Functions of this sample application are listed in table 6. The hierarchical structure of calls is shown in figure 4.

#### Table 6 List of Functions

| Function Name | Function                                                                             |
|---------------|--------------------------------------------------------------------------------------|
| init          | Initialization routine                                                               |
|               | Sets the CCR and configures the clocks, releases the required modules from the       |
|               | module stop mode, and calls the main function.                                       |
| main          | Main routine                                                                         |
|               | Makes settings for buffered operation of an output-compare function of the TPU to    |
|               | toggle the output on TIOCA3.                                                         |
| tgi3a_int     | TGI3A interrupt-processing routine                                                   |
|               | Sets values in TGRC_3 (buffer register) and clears the flag for the TGI3A interrupt. |



Figure 4 Hierarchical Structure



# 5.3 RAM Usage

# Table 7 RAM Usage

| Туре          | Variable Name | Description | Used in         |
|---------------|---------------|-------------|-----------------|
| unsigned char | cnt           | Counter     | main, tgi3a_int |

# 5.4 Constant

# Table 8 Constant

| Туре          | Variable Name | Setting         | Description         | Used in         |
|---------------|---------------|-----------------|---------------------|-----------------|
| unsigned char | output[4]     | H'1000, H'2000, | Settings for TGRA_3 | main, tgi3a_int |
|               |               | H'3000, H'4000  |                     |                 |



# 5.5 Description of Functions

#### 5.5.1 init Function

1. Functional overview

Initialization routine. (Releases the required modules from module stop mode, configures the clocks, and calls the main function.)

2. Arguments

None

3. Return value

None

4. Description of internal registers used

Usage of internal registers in this function of the sample task is described below. Note that the settings shown below are not the initial values but the values used in this sample task.

Mode control register (MDCR)
 Number of bits: 16
 Address: H'FFFDC0

| Bit | Bit Name | Setting    | R/W | Description                                                                                                                                     |
|-----|----------|------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------|
| 15  | MDS7     | Undefined* | R   | Indicates the value set by a mode pin (MD3). When MDCR is read, the input level on the MD3 pin is latched. The latching is released by a reset. |
| 11  | MDS3     | Undefined* | R   | Mode Select 3 to 0                                                                                                                              |
| 10  | MDS2     | Undefined* | R   | These bits indicate the operating mode selected by the                                                                                          |
| 9   | MDS1     | Undefined* | R   | mode pins (MD2 to MD0; see table 9). When MDCR is                                                                                               |
| 8   | MDS0     | Undefined* | R   | read, the signal levels input on pins MD2 to MD0 are latched into these bits. The latching is released by a reset.                              |

Note: Determined by the settings on pins MD3 to MD0.

Table 9 Settings of Bits MDS3 to MDS0

| MCU               |     | Mode Pi | ns  | MDCR |      |      |      |  |
|-------------------|-----|---------|-----|------|------|------|------|--|
| Operating<br>Mode | MD2 | MD1     | MD0 | MDS3 | MDS2 | MDS1 | MDS0 |  |
| 2                 | 0   | 1       | 0   | 1    | 1    | 0    | 0    |  |
| 4                 | 1   | 0       | 0   | 0    | 0    | 1    | 0    |  |
| 5                 | 1   | 0       | 1   | 0    | 0    | 0    | 1    |  |
| 6                 | 1   | 1       | 0   | 0    | 1    | 0    | 1    |  |
| 7                 | 1   | 1       | 1   | 0    | 1    | 0    | 0    |  |



# H8SX Family Buffered Operation of the TPU's Output-Compare Function

| • Sys | stem Clock Cont | trol Register (S | CKCR) Nun | nber of bits: 16 Address: H'FFFDC4                         |
|-------|-----------------|------------------|-----------|------------------------------------------------------------|
| Bit   | Bit Name        | Setting          | R/W       | Description                                                |
| 10    | ICK2            | 0                | R/W       | System Clock (I  ) Select                                  |
| 9     | ICK1            | 0                | R/W       | These bits select the frequency of the system clock        |
| 8     | ICK0            | 1                | R/W       | provided to the CPU, DMAC, and DTC.                        |
|       |                 |                  |           | 001: Input clock × 2                                       |
| 6     | PCK2            | 0                | R/W       | Peripheral Module Clock (Pφ) Select                        |
| 5     | PCK1            | 0                | R/W       | These bits select the frequency of the peripheral module   |
| 4     | PCK0            | 1                | R/W       | clock.                                                     |
|       |                 |                  |           | 001: Input clock × 2                                       |
| 2     | BCK2            | 0                | R/W       | External Bus Clock (Βφ) Select                             |
| 1     | BCK1            | 0                | R/W       | These bits select the frequency of the external bus clock. |
| 0     | BCK0            | 1                | R/W       | 001: Input clock × 2                                       |

• MSTPCRA, MSTPCRB and MSTPCRC control module stop mode. Setting a bit to 1 makes the corresponding module enter the module stop mode, while clearing the bit to 0 releases the module from module stop mode.

| • | Module stop control | l register A | (MSTPCRA) | Number of bits: 16 | Address: H'FFFDC8 |
|---|---------------------|--------------|-----------|--------------------|-------------------|
|---|---------------------|--------------|-----------|--------------------|-------------------|

| Bit | Bit Name | Setting | R/W | Description                                                                                                                                                                                                                                                                                                                                                            |
|-----|----------|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15  | ACSE     | 0       | R/W | All-Module-Clock-Stop Mode Enable                                                                                                                                                                                                                                                                                                                                      |
|     |          |         |     | Enables/disables all-module-clock-stop mode for reducing current drawn by stopping operation of the bus controller and I/O ports when the CPU executes the SLEEP instruction after the module stop state has been set for all of the on-chip peripheral modules controlled by MSTPCR.  0: Disables all-module-clock-stop mode.  1: Enables all-module-clock-stop mode. |
| 13  | MSTPA13  | 1       | R/W | DMA controller (DMAC)                                                                                                                                                                                                                                                                                                                                                  |
| 12  | MSTPA12  | 1       | R/W | Data transfer controller (DTC)                                                                                                                                                                                                                                                                                                                                         |
| 9   | MSTPA9   | 1       | R/W | 8-bit timer unit (TMR_3 and TMR_2)                                                                                                                                                                                                                                                                                                                                     |
| 8   | MSTPA8   | 1       | R/W | 8-bit timer unit (TMR_1 and TMR_0)                                                                                                                                                                                                                                                                                                                                     |
| 5   | MSTPA5   | 1       | R/W | D/A converter (channels 1 and 0)                                                                                                                                                                                                                                                                                                                                       |
| 3   | MSTPA3   | 1       | R/W | A/D converter (unit 0)                                                                                                                                                                                                                                                                                                                                                 |
| 0   | MSTPA0   | 0       | R/W | 16-bit timer pulse unit (TPU channels 5 to 0)                                                                                                                                                                                                                                                                                                                          |

| • | Module stop control     | register R | (MSTPCRR)  | Number of hits: 16 | Address: H'FFFDCA  |
|---|-------------------------|------------|------------|--------------------|--------------------|
| • | - WIOGUIE SIOD COIIITOI | register b | UNISTRUKBI | Number of Dits. To | AUDIESS. O FFFIX.A |

| Bit | Bit Name | Setting | R/W | Description                               |
|-----|----------|---------|-----|-------------------------------------------|
| 15  | MSTPB15  | 1       | R/W | Programmable pulse generator (PPG)        |
| 12  | MSTPB12  | 1       | R/W | Serial communications interface_4 (SCI_4) |
| 10  | MSTPB10  | 1       | R/W | Serial communications interface_2 (SCI_2) |
| 9   | MSTPB9   | 1       | R/W | Serial communications interface_1 (SCI_1) |
| 8   | MSTPB8   | 1       | R/W | Serial communications interface_0 (SCI_0) |
| 7   | MSTPB7   | 1       | R/W | I <sup>2</sup> C bus Interface 1 (IIC_1)  |
| 6   | MSTPB6   | 1       | R/W | I <sup>2</sup> C bus Interface 0 (IIC_0)  |



# RENESAS Buffered Operation of the TPU's Output-Compare Function

| • N | Module stop control | l register C (N | ISTPCRC) | Number of bits: 16 Address: H'FFFDCC              |
|-----|---------------------|-----------------|----------|---------------------------------------------------|
| Bit | Bit Name            | Setting         | R/W      | Description                                       |
| 15  | MSTPC15             | 1               | R/W      | Serial communications interface_5 (SCI_5), (IrDA) |
| 14  | MSTPC14             | 1               | R/W      | Serial communications interface_6 (SCI_6)         |
| 13  | MSTPC13             | 1               | R/W      | 8-bit timers (TMR_4 and TMR_5)                    |
| 12  | MSTPC12             | 1               | R/W      | 8-bit timers (TMR_6 and TMR_7)                    |
| 11  | MSTPC11             | 1               | R/W      | Universal serial bus interface (USB)              |
| 10  | MSTPC10             | 1               | R/W      | Cyclic redundancy checker                         |
| 4   | MSTPC4              | 0               | R/W      | On-chip RAM_4 (H'FF2000 to H'FF3FFF)              |
| 3   | MSTPC3              | 0               | R/W      | On-chip RAM_3 (H'FF4000 to H'FF5FFF)              |
| 2   | MSTPC2              | 0               | R/W      | On-chip RAM_2 (H'FF6000 to H'FF7FFF)              |
| 1   | MSTPC1              | 0               | R/W      | On-chip RAM_1 (H'FF8000 to H'FF9FFF)              |
| 0   | MSTPC0              | 0               | R/W      | On-chip RAM_0 (H'FFA000 to H'FFBFFF)              |

#### 5. Flowchart





#### 5.5.2 main Function

1. Functional overview

For an output–compare function of the TPU, the main routine selects buffered operation and toggling of the TIOCA3 pin.

2. Arguments

None

3. Return value

None

4. Description of internal registers used

Usage of internal registers in this function of the sample task is described below. Note that the settings shown below are not the initial values but the values used in this sample task.

• Timer start register (TSTR) Number of bits: 8 Address: H'FFFFBC

| Bit | Bit Name | Setting | R/W | Description                               |
|-----|----------|---------|-----|-------------------------------------------|
| 5   | CST5     | 0       | R/W | Counter start 5 to 0                      |
| 4   | CST4     | 0       | R/W | Selects operation or stopping of TCNT.    |
| 3   | CST3     | 1       | R/W | 0: Stops counting by TCNT_5 to TCNT_0.    |
| 2   | CST2     | 0       | R/W | 1: Counting by TCNT_5 to TCNT_0 proceeds. |
| 1   | CST1     | 0       | R/W |                                           |
| 0   | CST0     | 0       | R/W |                                           |

• Timer control register\_3 (TCR\_3) Number of bits: 8 Address: H'FFFEC1

| Bit | Bit Name | Setting | R/W | Description                                                      |
|-----|----------|---------|-----|------------------------------------------------------------------|
| 7   | CCLR2    | 0       | R/W | Counter clear 2 to 0                                             |
| 6   | CCLR1    | 0       | R/W | Select the trigger for clearing of counter TCNT_3.               |
| 5   | CCLR0    | 1       | R/W | 001: TCNT_3 cleared on compare match of/input capture in TGRA_3. |
| 4   | CKEG1    | 0       | R/W | Clock edge 1 and 0                                               |
| 3   | CKEG0    | 0       | R/W | Select the input clock edge.                                     |
|     |          |         |     | 00: Counts on falling edges.                                     |
| 2   | TPSC2    | 0       | R/W | Timer prescaler 2 to 0                                           |
| 1   | TPSC1    | 0       | R/W | Select the counter clock for TCNT_3.                             |
| 0   | TPSC0    | 0       | R/W | 000: Counts on of the internal clock Pφ/1.                       |

• Timer mode register\_3 (TMDR\_3) Number of bits: 8 Address: H'FFFFF1

| Bit | Bit Name | Setting | R/W | Description                             |
|-----|----------|---------|-----|-----------------------------------------|
| 4   | BFA      | 1       | R/W | Buffer Operation A                      |
|     |          |         |     | 0: Normal operation of TGRA             |
|     |          |         |     | 1: Buffering operation of TGRA and TGRC |
| 3   | MD3      | 0       | R/W | Mode 3 to 0                             |
| 2   | MD2      | 0       | R/W | Set the timer operating mode.           |
| 1   | MD1      | 0       | R/W | 0000: Normal operation                  |
| 0   | MD0      | 0       | R/W |                                         |



# H8SX Family Buffered Operation of the TPU's Output-Compare Function

| Bit | Bit Name | Setting | R/W | Description                                                                                    |
|-----|----------|---------|-----|------------------------------------------------------------------------------------------------|
| 3   | IOA3     | 0       | R/W | I/O Control A3 to A0                                                                           |
| 2   | IOA2     | 1       | R/W | Specify the function of TGRA_3.                                                                |
| 1   | IOA1     | 1       | R/W | 0111: TGRA_3 functions as an output-compare register.                                          |
| 0   | IOA0     | 1       | R/W | The output on pin TIOCA3 is initially one, and is toggled on each instance of a compare-match. |

| • ′ | Timer interrupt ena | ble register_: | 3 (TIER_3) | Number of bits: 8                       | Address: H'FFFFF4                                                                                                      |
|-----|---------------------|----------------|------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| Bit | Bit Name            | Setting        | R/W        | Description                             |                                                                                                                        |
| 0   | TGIEA               | 1              | R/W        | TGR Interrupt                           | Enable A                                                                                                               |
|     |                     |                |            | (TGIA) when to the control or TGFA bit. | sables the generation of interrupt requests the TGFA bit of TSR is set to 1. suing of interrupt requests (TGIA) by the |
|     |                     |                |            | 1: Enables iss<br>TGFA bit.             | uing of interrupt requests (TGIA) by the                                                                               |

| • Ti | • Timer status register_3 (TSR_3) |         | Number of bits | s: 8 Address: H'FFFF5                                                                     |
|------|-----------------------------------|---------|----------------|-------------------------------------------------------------------------------------------|
| Bit  | Bit Name                          | Setting | R/W            | Description                                                                               |
| 0    | TGFA                              | 0       | R/(W)*         | Input Capture/Output Compare Flag A                                                       |
|      |                                   |         |                | When TGRA_3 is functioning as an output-compare register, the following conditions apply. |
|      |                                   |         |                | [Setting condition]                                                                       |
|      |                                   |         |                | When TCNT = TGRA                                                                          |
|      |                                   |         |                | [Clearing condition]                                                                      |
|      |                                   |         |                | Writing of 0 in TGFA after having read TGFA to 1                                          |

Note: \* Only 0 can be written here, to clear the flag.

- Timer general register A\_3 (TGRA\_3) Number of bits: 16 Address: H'FFFFF8 Function: TGRA\_3 is used as an output–compare register in this application Setting value: output[cnt++]
- Timer general register C\_3 (TGRC\_3) Number of bits: 16 Address: H'FFFFC Function: TGRC\_3 is used as a buffer register for TGRA\_3 in this application Setting value: output[cnt++]



#### 5. Flowchart





# 5.5.3 tgi3a\_int Function

1. Functional overview

Interrupt processing for TGI3A. (Sets values in TGRC\_3 (the buffer register) and clears the flag for the TGI3A interrupt.)

2. Arguments

None

3. Return value

None

4. Description of internal registers used

Usage of internal registers in this function of the sample task is described below. Note that the settings shown below are not the initial values but the values used in this sample task.

• Timer I/O control register H\_3 (TIORH\_3) Number of bits: 8 Address: H'FFFFF2

| Bit | Bit Name | Setting | R/W | Description                                           |
|-----|----------|---------|-----|-------------------------------------------------------|
| 3   | IOA3     | 0       | R/W | I/O Control A3 to A0                                  |
| 2   | IOA2     | 0       | R/W | Specify the function of TGRA_3.                       |
| 1   | IOA1     | 0       | R/W | 0000: TGRA_3 functions as an output-compare register. |
| 0   | IOA0     | 0       | R/W | Output on pin TIOCA3 is disabled.                     |

| • T | • Timer interrupt enable register_3 (TIER_3) Number of bits: 8 Address: H'FFFFF4 |         |     |                             |                                                                                                                        |  |
|-----|----------------------------------------------------------------------------------|---------|-----|-----------------------------|------------------------------------------------------------------------------------------------------------------------|--|
| Bit | Bit Name                                                                         | Setting | R/W | Description                 |                                                                                                                        |  |
| 0   | TGIEA                                                                            | 0       | R/W | TGR Interrupt               | Enable A                                                                                                               |  |
|     |                                                                                  |         |     | (TGIA) when t               | sables the generation of interrupt requests the TGFA bit of TSR is set to 1. suing of interrupt requests (TGIA) by the |  |
|     |                                                                                  |         |     | 1: Enables iss<br>TGFA bit. | uing of interrupt requests (TGIA) by the                                                                               |  |

| <ul> <li>Timer status register_3 (TSR_3)</li> </ul> |          | Number of bit | ss: 8 Address: H'FFFFF5 |                                                  |
|-----------------------------------------------------|----------|---------------|-------------------------|--------------------------------------------------|
| Bit                                                 | Bit Name | Setting       | R/W                     | Description                                      |
| 0                                                   | TGFA     | 0             | R/(W)*                  | Input Capture/Output Compare Flag A              |
|                                                     |          |               |                         | When TGRA_3 is functioning as an output-compare  |
|                                                     |          |               |                         | register, the following conditions apply.        |
|                                                     |          |               |                         | [Setting condition]                              |
|                                                     |          |               |                         | When TCNT = TGRA                                 |
|                                                     |          |               |                         | [Clearing condition]                             |
|                                                     |          |               |                         | Writing of 0 in TGFA after having read TGFA to 1 |

Note: \* Only 0 can be written here, to clear the flag.

• Timer general register C\_3 (TGRC\_3) Number of bits: 16 Address: H'FFFFC Function: TGRC\_3 is used as a buffer register for TGRA\_3 in this application Setting value: output[cnt++]



#### 5. Flowchart





# 6. Documents for Reference (Note)

 Hardware manual H8SX/1653 Group Hardware Manual The most up-to-date version of this document is available on the Renesas Technology Website.

Technical News/Technical Update
 The most up-to-date information is available on the Renesas Technology Website.



# **Website and Support**

Renesas Technology Website <a href="http://www.renesas.com/">http://www.renesas.com/</a>

Inquiries

http://www.renesas.com/inquiry csc@renesas.com

## **Revision Record**

|      |           | Descript |                      |  |
|------|-----------|----------|----------------------|--|
| Rev. | Date      | Page     | Summary              |  |
| 1.00 | Aug.23.07 | _        | First edition issued |  |
|      |           |          |                      |  |
|      |           |          |                      |  |



#### Notes regarding these materials

- 1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out
  of the use of any information in this document, including, but not limited to, product data, diagrams, charts,
  programs, algorithms, and application circuit examples.
- 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com)
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below:
  - (1) artificial life support devices or systems
  - (2) surgical implantations
  - (3) healthcare intervention (e.g., excision, administration of medication, etc.)
  - (4) any other purposes that pose a direct threat to human life
  - Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.
- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

© 2007. Renesas Technology Corp., All rights reserved.