### Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



## H8SX Family

#### Buffered Compared-Match Operation of the TPU for Pulse Output

#### Introduction

Buffered operation of the output-compare function of the 16-bit TPU (Timer Pulse Unit) is used to drive toggling that produces output pulses with varying widths at the high and low levels.

#### **Target Device**

H8SX/1638 and 1653 Groups

#### Preface

Other than the target devices indicated above, the program covered in this application note can be run on H8SX devices that have the same I/O registers as those employed by the program. However, since some functional modules may be changed for the addition of functionality etc., be sure to perform a thorough evaluation by confirming the details with the hardware manual for the actual target device

#### Contents

| 1. | Specifications          | . 2 |
|----|-------------------------|-----|
| 2. | Applicable Conditions   | . 2 |
| 3. | Principles of Operation | . 3 |
| 4. | Description of Software | . 5 |
| 5. | Documents for Reference | 19  |

#### 1. Specifications

Figure 1 shows how the buffered operation of the TPU's output-compare function is used to drive output toggling that produces output pulses with varying widths at the high and low levels.



Figure 1 Pulse Output by Buffered Operation of the TPU's Compare Match

#### 2. Applicable Conditions

#### Table 1 Applicable Conditions

| Item                                     | Setting                        |                                          |  |
|------------------------------------------|--------------------------------|------------------------------------------|--|
| Operating frequency                      | Input clock                    | 12 MHz                                   |  |
|                                          | System clock (Iø)              | 24 MHz (input clock frequency $	imes$ 2) |  |
|                                          | Peripheral module clock (Pø)   | 24 MHz (input clock frequency $	imes$ 2) |  |
|                                          | External bus clock (Bø)        | 24 MHz (input clock frequency $	imes$ 2) |  |
| MD_CLK pin                               |                                |                                          |  |
| (H8SX/1653F)                             | Allowable input clock range: 8 | to 18 MHz                                |  |
| Operating mode Mode 7 (single chip mode) |                                |                                          |  |
|                                          | Mode pin settings: MD2 = 1, M  | D1 = 1, MD0 = 1                          |  |

#### 3. Principles of Operation

Figure 2 shows operation for pulse output by employing buffered compare-match operation of the TPU. TGRA is configured as an output-compare register and TGRA\_3 and TGRC\_3 are set up for buffered operation. On compare match A, TCNT\_3 is cleared and the output on pin TIOCA3 is toggled.

As buffered operation has been set up, when a compare match A occurs, the output on pin TIOCA3 is toggled and the value in the buffer register (TGRC\_3) is transferred to TGRA\_3. This process is repeated on every compare-match A.

Table 2 describes details of the timing of operations (1) to (5) in figure 2. Consult figure 2 in conjunction with table 2.



Figure 2 Timing of Pulse Output Operation



|     | Hardware processing                                                                                             | Software processing                                                                                                                |
|-----|-----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| (1) | Power-on reset                                                                                                  | Initial setting<br>(a) Set the TIOCA3 pin to output 1 initially.<br>For other settings, see section 4, Description of<br>Software. |
| (2) | Occurrence of compare match on TGRA_3                                                                           | TGI3A interrupts                                                                                                                   |
|     | <ul> <li>(a) Set TGFA in TSR_3 to 1.</li> <li>(b) Toggle output (to 0) on compare match with TGRA_3.</li> </ul> | <ul><li>(a) Set data for transfer in TGRC_3.</li><li>(b) Clear TGFA in TSR_3 to 0.</li></ul>                                       |
| (0) | (c) Transfer the value in TGRC_3 to TGRA_3.                                                                     | 70104                                                                                                                              |
| (3) | Occurrence of compare match on TGRA_3                                                                           | TGI3A interrupts                                                                                                                   |
|     | <ul><li>(a) Set TGFA in TSR_3 to 1.</li><li>(b) Toggle output (to 1) on compare match with TGRA_3.</li></ul>    | <ul><li>(a) Set data for transfer in TGRC_3.</li><li>(b) Clear TGFA in TSR_3 to 0.</li></ul>                                       |
|     | (c) Transfer the value in TGRC_3 to TGRA_3.                                                                     |                                                                                                                                    |
| (4) | Occurrence of compare match on TGRA_3                                                                           | TGI3A interrupts                                                                                                                   |
|     | (a) Set TGFA in TSR_3 to 1.                                                                                     | (a) Clear TGFA in TSR_3 to 0.                                                                                                      |
|     | (b) Toggle output (to 0) on compare match with<br>TGRA_3.                                                       |                                                                                                                                    |
|     | (c) Transfer the value in TGRC_3 to TGRA_3.                                                                     |                                                                                                                                    |
| (5) | Occurrence of compare match on TGRA_3                                                                           | TGI3A interrupts                                                                                                                   |
|     | (a) Set TGFA in TSR_3 to 1.                                                                                     | (a) Disable the TIOCA3 pin output.                                                                                                 |
|     | (b) Toggle output (to 1) on compare match with                                                                  | (b) Disable the TGI3A interrupt.                                                                                                   |
|     | TGRA_3.                                                                                                         | (c) Clear TGFA in TSR_3 to 0.                                                                                                      |
|     | (c) Transfer the value in TGRC_3 to TGRA_3.                                                                     |                                                                                                                                    |
|     | gend]<br>RH 2: Timor I/O control register H 2                                                                   |                                                                                                                                    |
|     | RH_3: Timer I/O control register H_3<br>NT_3: Timer counter_3                                                   |                                                                                                                                    |
|     | RA_3: Timer general register A_3                                                                                |                                                                                                                                    |
|     | RC_3: Buffer register                                                                                           |                                                                                                                                    |
|     | R_3: Timer status register_3                                                                                    |                                                                                                                                    |
|     |                                                                                                                 |                                                                                                                                    |

#### Table 2 Description of Processing



#### 4. Description of Software

#### 4.1 **Operating Environment**

#### Table 3 Operating Environment

| Item                   | Description                                                          |
|------------------------|----------------------------------------------------------------------|
| Development tool       | High-performance Embedded Workshop Ver.4.03.00                       |
| C/C++ compiler         | H8S, H8/300 Series C/C++ Compiler Ver.6.02.00                        |
|                        | (manufactured by Renesas Technology)                                 |
|                        | Option settings:                                                     |
|                        | -cpu=h8sxa:24: md, -code = machinecode, -optimize = 1, -regparam = 3 |
|                        | <pre>-speed = (register,shift,struct,expression)</pre>               |
| Optimizing linkage     | Optimizing Linkage Editor Ver.9.03.00                                |
| editor                 | (manufactured by Renesas Technology)                                 |
| Linkage editor options | None                                                                 |
|                        |                                                                      |

#### Table 4 Section Settings

| Address  | Section Name | Description                          |  |  |  |
|----------|--------------|--------------------------------------|--|--|--|
| H'001000 | Р            | Program area                         |  |  |  |
|          | С            | Area for constants                   |  |  |  |
| H'FF2000 | В            | Non-initialized data area (RAM area) |  |  |  |

#### Table 5 Vector Table for Interrupt Exception Processing

| Exception Processing<br>Source |       | Vector No. | Address in Vector<br>Table | Destination Interrupt-Processing<br>Function |
|--------------------------------|-------|------------|----------------------------|----------------------------------------------|
| Reset                          |       | 0          | H'000000                   | init                                         |
| TPU_3                          | TGI3A | 101        | H'000194                   | tgi3a_int                                    |

#### 4.2 List of Functions

The functions in this sample task are shown in table 6. The hierarchy of calls in the user program is shown in figure 3.

# Table 6 List of Functions Function Name Description init Initialization routine Releases the modules from module stop mode, configures the clocks, and calls the main function. main Main routine Configures TPU\_3 for buffered operation of the output compare function, to drive toggling of the output on the TIOCA3 pin. tgi3a\_int TGI3A interrupt exception processing Sets values in TGRC\_3 (buffer register) and clears TGFA in TSR\_3.

| in               | t               | main |  |
|------------------|-----------------|------|--|
| Reset-exception  | on processing   |      |  |
| tgi3a            | _int            |      |  |
| Interrupt-except | tion processing |      |  |

#### Figure 3 Hierarchy of Calls in the User Program

#### 4.3 RAM Usage

#### Table 7 RAM Usage

| Type Variable Name |     | Description      | Used in         |
|--------------------|-----|------------------|-----------------|
| unsigned char      | cnt | Counter (1 byte) | main, tgi3a_int |

#### 4.4 Constant

#### Table 8 Constant

| Туре          | Variable Name | Setting         | Description         | Used in         |
|---------------|---------------|-----------------|---------------------|-----------------|
| unsigned char | output[4]     | H'1000, H'2000, | Settings for TGRA_3 | main, tgi3a_int |
|               |               | H'3000, H'4000  |                     |                 |

#### 4.5 Description of Functions

#### 4.5.1 init Function

#### 1. Functional overview

Initialization routine: this function releases the modules from module-stop mode, configures the clocks, and calls the main function.

- 2. Arguments None
- 3. Return value

None

4. Description of employed internal registers of the H8SX/1638F

The internal registers used in this sample task are described below. The settings shown in the tables are the values used in this sample task and differ from the initial values.

| • Mode control register (MDCR) |          |         |     | Number of bits: 16                                                               | Address: H'FFFDC0 |  |  |
|--------------------------------|----------|---------|-----|----------------------------------------------------------------------------------|-------------------|--|--|
| Bit                            | Bit Name | Setting | R/W | Description                                                                      |                   |  |  |
| 11                             | MDS3     | *       | R   | Mode Select 3 to 0                                                               |                   |  |  |
| 10                             | MDS2     | *       | R   | These bits indicate the operating mode selected by the mode                      |                   |  |  |
| 9                              | MDS1     | *       | R   | pins (MD2 to MD0) (see table 9). When MDCR is read, the                          |                   |  |  |
| 8                              | MDS0     | *       | R   | signal levels input on pins MD2 to MD0 bits. These latches are released by a re- |                   |  |  |
|                                |          |         |     | Dits. These latties are released by a re-                                        | Sel.              |  |  |

Note: \* Determined by the settings on pins MD3 to MD0.

#### Table 9 Settings of Bits MDS3 to MDS0

| MCU                   | Pins |     |     | MDCR |      |      |      |
|-----------------------|------|-----|-----|------|------|------|------|
| <b>Operating Mode</b> | MD2  | MD1 | MD0 | MDS3 | MDS2 | MDS1 | MDS0 |
| 1                     | 0    | 0   | 1   | 1    | 1    | 0    | 1    |
| 2                     | 0    | 1   | 0   | 1    | 1    | 0    | 0    |
| 3                     | 0    | 1   | 1   | 0    | 1    | 0    | 0    |
| 4                     | 1    | 0   | 0   | 0    | 0    | 1    | 0    |
| 5                     | 1    | 0   | 1   | 0    | 0    | 0    | 1    |
| 6                     | 1    | 1   | 0   | 0    | 1    | 0    | 1    |
| 7                     | 1    | 1   | 1   | 0    | 1    | 0    | 0    |

# RENESAS

#### H8SX Family Buffered Compare-Match Operation of the TPU for Pulse Output

| • System clock control register (SCKCR) |          |         | SCKCR) | Number of bits: 16 Address: H'FFFDC4                            |
|-----------------------------------------|----------|---------|--------|-----------------------------------------------------------------|
| Bit                                     | Bit Name | Setting | R/W    | Description                                                     |
| 10                                      | ICK2     | 0       | R/W    | System Clock (I                                                 |
| 9                                       | ICK1     | 0       | R/W    | These bits select the frequency of the system clock provided to |
| 8                                       | ICK0     | 1       | R/W    | the CPU, DMAC, and DTC.                                         |
|                                         |          |         |        | 001: Input clock $\times$ 2                                     |
| 6                                       | PCK2     | 0       | R/W    | Peripheral Module Clock (P                                      |
| 5                                       | PCK1     | 0       | R/W    | These bits select the frequency of the peripheral module clock. |
| 4                                       | PCK0     | 1       | R/W    | 001: Input clock $\times$ 2                                     |
| 2                                       | BCK2     | 0       | R/W    | External-Bus Clock (B                                           |
| 1                                       | BCK1     | 0       | R/W    | These bits select the frequency of the external bus clock.      |
| 0                                       | BCK0     | 1       | R/W    | 001: Input clock × 2                                            |

## • MSTPCRA, MSTPCRB, and MSTPCRC control module-stop mode. Setting a bit to 1 makes the corresponding module enter the module-stop mode, while clearing the bit to 0 releases the module from module-stop mode.

| • Mo | dule stop contro | ol register A | (MSTPC) | RA) Number of bits: 16 Address: H'FFFDC8                                                                                                                                                                                                                                                                                                                                                                                                                       |
|------|------------------|---------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit  | Bit Name         | Setting       | R/W     | Target Module                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 15   | ACSE             | 0             | R/W     | <ul> <li>All-Module-Clock-Stop Mode Enable</li> <li>This bit enables/disables all-module-clock-stop mode for reducing current drawn by stopping operation of the bus controller and I/O ports when the CPU executes the SLEEP instruction after the module stop state has been set for all of the on-chip peripheral modules controlled by MSTPCR.</li> <li>0: Disables all-module-clock-stop mode.</li> <li>1: Enables all-module-clock-stop mode.</li> </ul> |
| 13   | MSTPA13          | 1             | R/W     | DMA controller (DMAC)                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 12   | MSTPA12          | 1             | R/W     | Data transfer controller (DTC)                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 9    | MSTPA9           | 1             | R/W     | 8-bit timers (TMR_3 and TMR_2)                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 8    | MSTPA8           | 1             | R/W     | 8-bit timers (TMR_1 and TMR_0)                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 5    | MSTPA5           | 1             | R/W     | D/A converter (channels 1 and 0)                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 3    | MSTPA3           | 1             | R/W     | A/D converter (unit 0)                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 1    | MSTPA1           | 1             | R/W     | 16-bit timer pulse unit (TPU channels 11 to 6)                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0    | MSTPA0           | 0             | R/W     | 16-bit timer pulse unit (TPU channels 5 to 0)                                                                                                                                                                                                                                                                                                                                                                                                                  |

# RENESAS

#### H8SX Family Buffered Compare-Match Operation of the TPU for Pulse Output

| • 1 | Aodule stop contro | ol register B | (MSTPCI | RB)Number of bits: 16Address: H'FFFDCA            |
|-----|--------------------|---------------|---------|---------------------------------------------------|
| Bit | Bit Name           | Setting       | R/W     | Target Module                                     |
| 15  | MSTPB15            | 1             | R/W     | Programmable pulse generator (PPG_0: PO15 to PO0) |
| 12  | MSTPB12            | 1             | R/W     | Serial communications interface_4 (SCI_4)         |
| 11  | MSTPB11            | 1             | R/W     | Serial communications interface_3 (SCI_3)         |
| 10  | MSTPB10            | 1             | R/W     | Serial communications interface_2 (SCI_2)         |
| 9   | MSTPB9             | 1             | R/W     | Serial communications interface_1 (SCI_1)         |
| 8   | MSTPB8             | 1             | R/W     | Serial communications interface_0 (SCI_0)         |
| 7   | MSTPB7             | 1             | R/W     | I <sup>2</sup> C bus interface 2_1 (IIC2_1)       |
| 6   | MSTPB6             | 1             | R/W     | I <sup>2</sup> C bus interface 2_0 (IIC1_0)       |
| 5   | MSTPB5             | 1             | R/W     | User break controller (USC)                       |

| • Me | • Module stop control register C (MSTPCRC) |         |     | RC) Number of bits: 16 Address: H'FFFDCC                 |
|------|--------------------------------------------|---------|-----|----------------------------------------------------------|
| Bit  | Bit Name                                   | Setting | R/W | Target Module                                            |
| 15   | MSTPC15                                    | 1       | R/W | Serial communications interface_5 (SCI_5), (IrDA)        |
| 14   | MSTPC14                                    | 1       | R/W | Serial communications interface_6 (SCI_6)                |
| 13   | MSTPC13                                    | 1       | R/W | 8-bit timers (TMR_4 and TMR_5)                           |
| 12   | MSTPC12                                    | 1       | R/W | 8-bit timers (TMR_6 and TMR_7)                           |
| 10   | MSTPC10                                    | 1       | R/W | Cyclic redundancy checker                                |
| 9    | MSTPC9                                     | 1       | R/W | A/D converter (unit 1)                                   |
| 8    | MSTPC8                                     | 1       | R/W | Programmable pulse generator (PPG_1: PO31 to PO16)       |
| 7    | MSTPC7                                     | 0       | R/W | On-chip RAM_6 (H'FEE000 to H'FEFFFF)                     |
| 6    | MSTPC6                                     | 0       | R/W | Always set the MSTPC7 and MSTPC6 bits to the same value. |
| 5    | MSTPC5                                     | 0       | R/W | On-chip RAM_5, 4 (H'FF0000 to H'FF3FFF)                  |
| 4    | MSTPC4                                     | 0       | R/W | Always set the MSTPC5 and MSTPC4 bits to the same value. |
| 3    | MSTPC3                                     | 0       | R/W | On-chip RAM_3, 2 (H'FF4000 to H'FF7FFF)                  |
| 2    | MSTPC2                                     | 0       | R/W | Always set the MSTPC3 and MSTPC2 bits to the same value. |
| 1    | MSTPC1                                     | 0       | R/W | On-chip RAM_1, 0 (H'FF8000 to H'FFBFFF)                  |
| 0    | MSTPC0                                     | 0       | R/W | Always set the MSTPC1 and MSTPC0 bits to the same value. |

 Description of employed internal registers of the H8SX/1653F The internal registers used in this sample task are described below. The settings shown in these tables are the values used in this sample task and differ from the initial values.

| • Mc | • Mode control register (MDCR) |         |     | Number of bits: 16                            | Address: H'FFFDC0    |
|------|--------------------------------|---------|-----|-----------------------------------------------|----------------------|
| Bit  | Bit Name                       | Setting | R/W | Description                                   |                      |
| 11   | MDS3                           | *       | R   | Mode Select 3 to 0                            |                      |
| 10   | MDS2                           | *       | R   | These bits indicate the operating mode select | ted by the mode pins |
| 9    | MDS1                           | *       | R   | (MD2 to MD0) (see table 10). When MDCR is     | s read, the signal   |
| 8    | MDS0                           | *       | R   | levels input on pins MD2 to MD0 are latched   | into these bits. The |
|      |                                |         |     | latches are released by a reset.              |                      |

Note: \* Determined by the settings on pins MD3 to MD0.

#### Table 10 Settings of Bits MDS3 to MDS0

| MCU                   | Pins |     |     | MDCR |      |      |      |
|-----------------------|------|-----|-----|------|------|------|------|
| <b>Operating Mode</b> | MD2  | MD1 | MD0 | MDS3 | MDS2 | MDS1 | MDS0 |
| 2                     | 0    | 1   | 0   | 1    | 1    | 0    | 0    |
| 4                     | 1    | 0   | 0   | 0    | 0    | 1    | 0    |
| 5                     | 1    | 0   | 1   | 0    | 0    | 0    | 1    |
| 6                     | 1    | 1   | 0   | 0    | 1    | 0    | 1    |
| 7                     | 1    | 1   | 1   | 0    | 1    | 0    | 0    |

| • S | • System clock control register (SCKCR) |         |     | Number of bits: 16 Address: H'FFFDC4                                |
|-----|-----------------------------------------|---------|-----|---------------------------------------------------------------------|
| Bit | Bit Name                                | Setting | R/W | Description                                                         |
| 10  | ICK2                                    | 0       | R/W | System Clock (I                                                     |
| 9   | ICK1                                    | 0       | R/W | These bits select the frequency of the system clock provided to the |
| 8   | ICK0                                    | 1       | R/W | CPU, DMAC, and DTC.                                                 |
|     |                                         |         |     | 001: Input clcok × 2                                                |
| 6   | PCK2                                    | 0       | R/W | Peripheral Module Clock (P                                          |
| 5   | PCK1                                    | 0       | R/W | These bits select the frequency of the peripheral module clock.     |
| 4   | PCK0                                    | 1       | R/W | 001: Input clcok × 2                                                |
| 2   | BCK2                                    | 0       | R/W | External Bus Clock (Bø) Select                                      |
| 1   | BCK1                                    | 0       | R/W | These bits select the frequency of the external bus clock.          |
| 0   | BCK0                                    | 1       | R/W | 001: Input clcok × 2                                                |

## RENESAS

• MSTPCRA, MSTPCRB, and MSTPCRC control module-stop mode. Setting a bit to 1 makes the corresponding module enter the module-stop mode, while clearing the bit to 0 releases the module from module-stop mode.

| • Mo | dule stop contro | ol register A | (MSTPC | CRA) Number of bits: 16 Address: H'FFFDC8                                                                                                                                                                                                                                                      |
|------|------------------|---------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit  | Bit Name         | Setting       | R/W    | Target Module                                                                                                                                                                                                                                                                                  |
| 15   | ACSE             | 0             | R/W    | All-Module-Clock-Stop Mode Enable                                                                                                                                                                                                                                                              |
|      |                  |               |        | This bit enables/disables all-module-clock-stop mode for reducing current drawn by stopping operation of the bus controller and I/O ports when the CPU executes the SLEEP instruction after the module stop state has been set for all of the on-chip peripheral modules controlled by MSTPCR. |
|      |                  |               |        | 0: Disables all-module-clock-stop mode.                                                                                                                                                                                                                                                        |
|      |                  |               |        | 1: Enables all-module-clock-stop mode.                                                                                                                                                                                                                                                         |
| 13   | MSTPA13          | 1             | R/W    | DMA controller (DMAC)                                                                                                                                                                                                                                                                          |
| 12   | MSTPA12          | 1             | R/W    | Data transfer controller (DTC)                                                                                                                                                                                                                                                                 |
| 9    | MSTPA9           | 1             | R/W    | 8-bit timers (TMR_3 and TMR_2)                                                                                                                                                                                                                                                                 |
| 8    | MSTPA8           | 1             | R/W    | 8-bit timers (TMR_1 and TMR_0)                                                                                                                                                                                                                                                                 |
| 5    | MSTPA5           | 1             | R/W    | D/A converter (channels 1 and 0)                                                                                                                                                                                                                                                               |
| 3    | MSTPA3           | 1             | R/W    | A/D converter (unit 0)                                                                                                                                                                                                                                                                         |
| 0    | MSTPA0           | 0             | R/W    | 16-bit timer pulse unit (TPU channels 5 to 0)                                                                                                                                                                                                                                                  |

| • Moo | dule stop contro | ol register B | (MSTPC | CRB)Number of bits: 16                    | Address: H'FFFDCA |
|-------|------------------|---------------|--------|-------------------------------------------|-------------------|
| Bit   | Bit Name         | Setting       | R/W    | Target Module                             |                   |
| 15    | MSTPB15          | 1             | R/W    | Programmable pulse generator (PPG)        |                   |
| 12    | MSTPB12          | 1             | R/W    | Serial communications interface_4 (SCI_4) |                   |
| 10    | MSTPB10          | 1             | R/W    | Serial communications interface_2 (SCI_2) |                   |
| 9     | MSTPB9           | 1             | R/W    | Serial communications interface_1 (SCI_1) |                   |
| 8     | MSTPB8           | 1             | R/W    | Serial communications interface_0 (SCI_0) |                   |
| 7     | MSTPB7           | 1             | R/W    | I <sup>2</sup> C bus interface_1 (IIC_1)  |                   |
| 6     | MSTPB6           | 1             | R/W    | I <sup>2</sup> C bus interface_0 (IIC_0)  |                   |

## RENESAS

#### H8SX Family Buffered Compare-Match Operation of the TPU for Pulse Output

| • Mo | • Module stop control register C (MSTPCRC) |         |     | CRC) Number of bits: 16 Address: H'FFFDCC         |
|------|--------------------------------------------|---------|-----|---------------------------------------------------|
| Bit  | Bit Name                                   | Setting | R/W | Target Module                                     |
| 15   | MSTPC15                                    | 1       | R/W | Serial communications interface_5 (SCI_5), (IrDA) |
| 14   | MSTPC14                                    | 1       | R/W | Serial communications interface_6 (SCI_6)         |
| 13   | MSTPC13                                    | 1       | R/W | 8-bit timers (TMR_4 and TMR_5)                    |
| 12   | MSTPC12                                    | 1       | R/W | 8-bit timers (TMR_6 and TMR_7)                    |
| 11   | MSTPC11                                    | 1       | R/W | Universal serial bus interface (USB)              |
| 10   | MSTPC10                                    | 1       | R/W | Cyclic redundancy checker                         |
| 4    | MSTPC4                                     | 0       | R/W | On-chip RAM_4 (H'FF2000 to H'FF3FFF)              |
| 3    | MSTPC3                                     | 0       | R/W | On-chip RAM_3 (H'FF4000 to H'FF5FFF)              |
| 2    | MSTPC2                                     | 0       | R/W | On-chip RAM_2 (H'FF6000 to H'FF7FFF)              |
| 1    | MSTPC1                                     | 0       | R/W | On-chip RAM_1 (H'FF8000 to H'FF9FFF)              |
| 0    | MSTPC0                                     | 0       | R/W | On-chip RAM_0 (H'FFA000 to H'FFBFFF)              |



#### 5. Flowchart



#### 4.5.2 main Function

1. Functional overview

For the output-compare function of the TPU, the main routine selects buffered operation and toggling of the TIOCA3 pin output.

- 2. Arguments None
- 3. Return value None
- 4. Description of internal registers used

The internal registers used in this sample task are described below. The settings shown in these tables are the values used in this sample task and differ from the initial values.

| • Tin | • Timer control register_3 (TCR_3) |         |     | Number of bits: 8 Address: H'FFFEC1                       |
|-------|------------------------------------|---------|-----|-----------------------------------------------------------|
| Bit   | Bit Name                           | Setting | R/W | Description                                               |
| 7     | CCLR2                              | 0       | R/W | Counter Clear 2 to 0                                      |
| 6     | CCLR1                              | 0       | R/W | These bits select the TCNT_3 counter-clearing source.     |
| 5     | CCLR0                              | 1       | R/W | 001: TCNT_3 is cleared to 0 by TGRA_3-compare match/input |
|       |                                    |         |     | capture.                                                  |
| 4     | CKEG1                              | 0       | R/W | Clock Edge 1 and 0                                        |
| 3     | CKEG0                              | 0       | R/W | These bits select the input clock edge.                   |
|       |                                    |         |     | 00: Counting of falling edges                             |
| 2     | TPSC2                              | 0       | R/W | Timer Prescaler 2 to 0                                    |
| 1     | TPSC1                              | 0       | R/W | Selects the TCNT_3 counter clock.                         |
| 0     | TPSC0                              | 0       | R/W | 000: Counting of internal clock (Ρφ/1) cycles             |

| • Tin | • Timer start register (TSTR) |         |     | Number of bits: 8 Address: H'FFFFBC               |
|-------|-------------------------------|---------|-----|---------------------------------------------------|
| Bit   | Bit Name                      | Setting | R/W | Description                                       |
| 5     | CST5                          | 0       | R/W | Counter Start 5 to 0                              |
| 4     | CST4                          | 0       | R/W | These bits select operation or stoppage for TCNT. |
| 3     | CST3                          | 1       | R/W | 0: Counting by TCNT_n is stopped.                 |
| 2     | CST2                          | 0       | R/W | 1: Counting by TCNT_n proceeds.                   |
| 1     | CST1                          | 0       | R/W |                                                   |
| 0     | CST0                          | 0       | R/W |                                                   |



#### H8SX Family Buffered Compare-Match Operation of the TPU for Pulse Output

| • Tin | • Timer mode register_3 (TMDR_3) |         |     | Number of bits: 8 Address: H'FFFFF1                       |
|-------|----------------------------------|---------|-----|-----------------------------------------------------------|
| Bit   | Bit Name                         | Setting | R/W | Description                                               |
| 4     | BFA                              | 1       | R/W | Buffer Operation A                                        |
|       |                                  |         |     | 0: TGRA operates normally.                                |
|       |                                  |         |     | 1: TGRA and TGRC are used together in buffered operation. |
| 3     | MD3                              | 0       | R/W | Mode 3 to 0                                               |
| 2     | MD2                              | 0       | R/W | These bits set the timer's operating mode.                |
| 1     | MD1                              | 0       | R/W | 0000: Normal operation                                    |
| 0     | MD0                              | 0       | R/W |                                                           |

| • Tin | ner I/O control i | register H_3 | (TIORH | (_3)Number of bits: 8Address: H'FFFFF2                                             |
|-------|-------------------|--------------|--------|------------------------------------------------------------------------------------|
| Bit   | Bit Name          | Setting      | R/W    | Description                                                                        |
| 3     | IOA3              | 0            | R/W    | I/O Control A3 to A0                                                               |
| 2     | IOA2              | 1            | R/W    | These bits specify the function of TGRA_3.                                         |
| 1     | IOA1              | 1            | R/W    | 0111: TGRA_3 functions as an output compare register.                              |
| 0     | IOA0              | 1            | R/W    | The initial output on TIOCA3 is 1, and the level is toggled on each compare match. |

| • Tin | ner interrupt ena | able register | _3 (TIER | _3)                             | Number of bits: 8                                                     | Address: H'FFFFF4 |
|-------|-------------------|---------------|----------|---------------------------------|-----------------------------------------------------------------------|-------------------|
| Bit   | Bit Name          | Setting       | R/W      | Description                     |                                                                       |                   |
| 0     | TGIEA             | 1             | R/W      | TGR Interrupt Ena               | ble A                                                                 |                   |
|       |                   |               |          | by setting of the T             | disables generation of int<br>GFA bit.<br>Iterrupt requests (TGIA) by | ,                 |
|       |                   |               |          | 1: Generation of in<br>enabled. | terrupt requests (TGIA) by                                            | / the TGFA bit is |

| • Timer status regsiter_0 (TSR_0) |                                |              |            |                        | Number of bits: 8         | Address: H'FFFFF5     |
|-----------------------------------|--------------------------------|--------------|------------|------------------------|---------------------------|-----------------------|
| Bit                               | Bit Name                       | Setting      | R/W        | Description            |                           |                       |
| 0                                 | TGFA                           | 0            | R/(W)*     | • •                    | tput Compare Flag A       |                       |
|                                   |                                |              |            |                        | functioning as an output- | compare register, the |
|                                   |                                |              |            | following conditio     |                           |                       |
|                                   |                                |              |            | [Setting condition     | ]                         |                       |
|                                   |                                |              |            | TCNT_3=TGRA_           | 3                         |                       |
|                                   |                                |              |            | [Clearing condition    | n]                        |                       |
|                                   |                                |              |            | Writing 0 to TGF       | after having read TGFA    | as 1                  |
| Note:                             | <ul> <li>Only 0 car</li> </ul> | n be written | here, to c | lear the flag.         |                           |                       |
|                                   |                                |              |            |                        |                           |                       |
| • Tim                             | er general regi                | ster A 3 (TO | GRA 3)     |                        | Number of bits: 16        | Address: H'FFFFF8     |
|                                   | 0 0                            | _ `          | _ /        | ompare register in the | s application             |                       |
|                                   | ing: output[cnt                |              | -          | ompare register in th  | s approvident             |                       |
| ben                               | ing. output[ont                |              | ,0)        |                        |                           |                       |
| • Tim                             | er general regi                | ster C 3 (TC | GRC 3)     |                        | Number of bits: 16        | Address: H'FFFFFC     |
| • Tim                             | er general regi                | ster C_3 (TC | GRC_3)     |                        | Number of bits: 16        | Address: H'FFFFFC     |

• Timer general register C\_3 (TGRC\_3) Number of bits: 16 Address: Function: TGRC\_3 is used as a buffer register for TGRA\_3 in this application. Setting: output[cnt++] (=H'2000)



٦

#### 5. Flowchart

Г

| ( | main                                                                                                                                                                                                                                                                                                                                      |  |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|   |                                                                                                                                                                                                                                                                                                                                           |  |
|   | <ul> <li>TCR_3 = H'20</li> <li>TIORH_3 = H'07</li> <li>TGRA_3 functions as an output compare register.</li> <li>The initial output on pin TIOCA3 is 1; it is subsequently toggled on every compare match.</li> <li>TCNT_3 is cleared to 0 on a compare match with TGRA_3.</li> <li>TCNT_3 counts on a falling edge of P\u00f5.</li> </ul> |  |
|   | cnt = 0<br>• Buffered operation of TGRA_3 and TGRC_3                                                                                                                                                                                                                                                                                      |  |
|   | tmp = TSR_3<br>TSR_3 = H'C0<br>• Clear the compare match flag (TGFA) to 0.                                                                                                                                                                                                                                                                |  |
|   | TIER_3 = H'41<br>• Enable interrupt requests (TGIA) by the<br>TGFA bit in TSR_3.                                                                                                                                                                                                                                                          |  |
|   | cnt = 0<br>Clear the counter.                                                                                                                                                                                                                                                                                                             |  |
|   | TGRA_3 = output[cnt++]<br>Set the value (H'1000) for comparison with<br>TCNT_3 in TGRA_3 (timer general register).                                                                                                                                                                                                                        |  |
|   | TGRC_3 = output[cnt++]<br>Set the value (H'2000) for transfer from<br>TGRC_3 (buffer register) to TGRA_3.                                                                                                                                                                                                                                 |  |
|   | TSTR = H'08<br>Start counting by TCNT_3.                                                                                                                                                                                                                                                                                                  |  |
|   | I flag in CCR = 0<br>Enable interrupts.                                                                                                                                                                                                                                                                                                   |  |
| ( | End                                                                                                                                                                                                                                                                                                                                       |  |



#### 4.5.3 tgi3a\_int Function

1. Functional overview

Interrupt processing for TGI3A. tgi3a\_int sets values in TGRC\_3 (the buffer register) and clears TGFA in TSR\_3.

- 2. Arguments None
- 3. Return value None
- 4. Description of internal registers used

The internal registers used in this sample task are described below. The settings shown in these tables are the values used in this sample task and differ from the initial values.

| • Tin | ner I/O control 1 | register H_3 | (TIORH | _3)Number of bits: 8Address: H'FFFF2                  |
|-------|-------------------|--------------|--------|-------------------------------------------------------|
| Bit   | Bit Name          | Setting      | R/W    | Description                                           |
| 3     | IOA3              | 0            | R/W    | I/O Control A3 to A0                                  |
| 2     | IOA2              | 0            | R/W    | These bits specify the function of TGRA_0.            |
| 1     | IOA1              | 0            | R/W    | 0000: TGRA_3 functions as an output-compare register. |
| 0     | IOA0              | 0            | R/W    | Output on pin TIOCA3 is disabled.                     |

| • Tin | ner interrupt ena | able register | _3 (TIER | _3)                               | Number of bits: 8                                                | Address: H'FFFFF4 |
|-------|-------------------|---------------|----------|-----------------------------------|------------------------------------------------------------------|-------------------|
| Bit   | Bit Name          | Setting       | R/W      | Description                       |                                                                  |                   |
| 0     | TGIEA             | 0             | R/W      | TGR Interrupt Enabl               | e A                                                              |                   |
|       |                   |               |          | by setting of the TG              | isables generation of int<br>FA bit.<br>rrupt requests (TGIA) by |                   |
|       |                   |               |          | 1: Generation of inte<br>enabled. | errupt requests (TGIA) by                                        | / the TGFA bit is |

| • Timer status register_3 (TSR_3) |          |         | 3)     | Number of bits: 8 Address: H'FFFF5                            |
|-----------------------------------|----------|---------|--------|---------------------------------------------------------------|
| Bit                               | Bit Name | Setting | R/W    | Description                                                   |
| 0                                 | TGFA     | 0       | R/(W)* | Input Capture/Output Compare Flag A                           |
|                                   |          |         |        | When TGRA_3 is functioning as an output-compare register, the |
|                                   |          |         |        | following conditions apply.                                   |
|                                   |          |         |        | [Setting condition]                                           |
|                                   |          |         |        | TCNT_3=TGRA_3                                                 |
|                                   |          |         |        | [Clearing condition]                                          |
|                                   |          |         |        | Writing 0 to TGFA after having read TGFA as 1                 |

Note: \* Only 0 can be written here, to clear the flag.

• Timer general register C\_3 (TGRC\_3) Number of bits: 16 Address: H'FFFFFC Function: TGRC\_3 is used as a buffer register for TGRA\_3 in this application. Setting: output[cnt] (=H'3000 or H'4000)



#### 5. Flowchart





#### 5. Documents for Reference

- Hardware Manual H8SX/1638 Group Hardware Manual H8SX/1653 Group Hardware Manual The most up-to-date versions of these documents are available on the Renesas Technology Website.
- Technical News/Technical Update The most up-to-date information is available on the Renesas Technology Website.



#### Website and Support

Renesas Technology Website <u>http://www.renesas.com/</u>

Inquiries

http://www.renesas.com/inquiry csc@renesas.com

#### **Revision Record**

|           | Description |                      |                   |  |  |
|-----------|-------------|----------------------|-------------------|--|--|
| Date      | Page        | Summary              |                   |  |  |
| Feb.18.08 |             | First edition issued |                   |  |  |
|           |             |                      |                   |  |  |
|           |             |                      |                   |  |  |
|           |             | Date Page            | Date Page Summary |  |  |

All trademarks and registered trademarks are the property of their respective owners.

#### Notes regarding these materials

- 1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- 2. Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
- 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com)
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below: (1) artificial life support devices or systems
  - (2) surgical implantations

SENESVS

- (3) healthcare intervention (e.g., excision, administration of medication, etc.)
- (4) any other purposes that pose a direct threat to human life

Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.

- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

© 2008. Renesas Technology Corp., All rights reserved.