# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# SH7080 Group

# A/D Conversion in Single-cycle Scan Mode

# Introduction

This application note describes the single-cycle scan mode of A/D conversion. It is intended as reference material to help in the design of user software.

# **Target Device**

SH7086

## Contents

| 1. | Specification                  | . 2 |
|----|--------------------------------|-----|
| 2. | Applicable Conditions          | . 3 |
| 3. | Description of Modules Used    | . 4 |
| 4. | Principles of Operation        | . 7 |
| 5. | Description of Software        | 10  |
| 6. | Flowchart                      | 15  |
| 7. | Documents for Reference (Note) | 17  |



# 1. Specification

In this sample application, the A/D converter for the SH7086 performs A/D conversion in single-cycle scan mode.

Three rounds of A/D conversion proceed on analog input channels 0 to 3 (AN0 to AN3). Converted data are stored in the on-chip RAM. An overview of the operation is shown in figure 1.



Figure 1 Overview of A/D Conversion



# 2. Applicable Conditions

The applicable conditions for this sample application are shown in table 1.

#### Table 1 Applicable Conditions

| Item                    | Setting                                                                    |
|-------------------------|----------------------------------------------------------------------------|
| Device                  | SH7086 (R5F70865)                                                          |
| Operating frequency     | Internal clock: I                                                          |
|                         | Bus clock: $B\phi = 40 \text{ MHz}$                                        |
|                         | Peripheral clock: $P\phi = 40 \text{ MHz}$                                 |
|                         | MTU2 clock: MP $\phi$ = 40 MHz                                             |
|                         | MTU2S clock: $MI\phi = 80 MHz$                                             |
| Operating mode          | Single-chip mode                                                           |
| Development environment | Renesas Technology products:                                               |
|                         | High-performance Embedded Workshop Version 4.03.00.001 (integrated         |
|                         | development environment)                                                   |
|                         | SuperH RISC engine Standard Toolchain (V.9.1.1.0)                          |
|                         | SuperH RISC engine C/C++ Compiler (V.9.01.01)                              |
| C compiler options      | High-performance Embedded Workshop default settings:                       |
|                         | [ -cpu=sh2 -object="\$(CONFIGDIR)\\$(FILELEAF).obj" -debug -gbr=auto -     |
|                         | chgincpath -errorpath -global_volatile=0 -opt_range=all -infinite_loop=0 - |
|                         | del_vacant_loop=0 -struct_alloc=1 -nologo ]                                |



## 3. Description of Modules Used

In this sample application, A/D converter channels 0 to 3 are used for A/D conversion.

The functions of the SH7080 group A/D converter are outlined in table 2.

 Table 2
 A/D Converter Function Overview

| Item                                                                                                                                                                                              | Overview                                                                                                                                                                                                                            |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Resolution                                                                                                                                                                                        | 10 bits                                                                                                                                                                                                                             |  |  |
| <ul> <li>Input channels</li> <li>8 channels (2 independent A/D conversion modules on chip) for the SHT</li> <li>16 channels (3 independent A/D conversion modules on chip) for the SHT</li> </ul> |                                                                                                                                                                                                                                     |  |  |
| Conversion time                                                                                                                                                                                   | • 2.0 $\mu$ s per channel (when P $\phi$ = 25 MHz)                                                                                                                                                                                  |  |  |
| Operation mode                                                                                                                                                                                    | <ul> <li>Single mode: A/D conversion on one channel</li> <li>Continuous scan mode: A/D conversion repeated on up to 4 channels for the SH7083/84/85 or up to 8 channels for the SH7086</li> </ul>                                   |  |  |
|                                                                                                                                                                                                   | <ul> <li>1-cycle scan mode: A/D conversion repeated on up to 4 channels for the<br/>SH7083/84/85 or up to 8 channels for the SH7086</li> </ul>                                                                                      |  |  |
| Data register Results of A/D conversion are stored in 16-bit data registers corresponding to respective input channels.                                                                           |                                                                                                                                                                                                                                     |  |  |
| A/D conversion star<br>method                                                                                                                                                                     | <ul> <li>Operation of the A/D control register (ADCR) by software</li> <li>A/D converter start trigger from the multi-function timer pulse unit 2 (MTU2) or 2S (MTU2S) can be selected.</li> <li>External trigger signal</li> </ul> |  |  |
| Interrupt source                                                                                                                                                                                  | A/D conversion end interrupt request (ADI)                                                                                                                                                                                          |  |  |
| Others                                                                                                                                                                                            | <ul> <li>Sample &amp; hold functions are provided.</li> <li>Module standby mode can be set.</li> <li>DMAC/DTC can be started by an interrupt.</li> </ul>                                                                            |  |  |



A block diagram of the A/D converter is shown in figure 2.



Figure 2 A/D Converter Block Diagram (One Module)



- The A/D data registers (ADDRm and ADDRn) are 16-bit read-only registers which hold the results of conversion on the corresponding analog input channels. Converted data are stored in bits 15 to 6 of ADDR. The 6 lower bits are always 0.
- The A/D control register (ADCR) controls the start of A/D conversion.
- The A/D control/status register (ADCSR) controls A/D conversion and sets the A/D conversion time.
- The A/D trigger select register (ADTSR) enables an external trigger to start A/D conversion.

Note: For details on the operational specifications, refer to the section on A/D converter (ADC) in the SH7080 Group Hardware Manual.



# 4. Principles of Operation

In this sample application, A/D conversion is performed three times in single-cycle scan mode on each of analog input channels 0 to 3 (AN0 to AN3). Converted data are stored in the on-chip RAM on completion of each round of conversion on all channels. Figure 3 is a timing diagram of operations in this sample application.

In single-cycle mode, A/D conversion starts when the ADST bit is set to 1. On completion of conversion for the specified number of channels, the ADST bit is automatically cleared and the ADF bit is automatically set to 1. In this sample application, three rounds of A/D conversion are performed. The ADF bit is cleared on completion of A/D conversion. Then ADST bit is set to 1 and the remaining two rounds of A/D conversion are performed.



Figure 3 Operational Timing for A/D Conversion

# RENESAS

A more detailed view of the timing is given in figure 4. Processing at the numbered points is described in table 3.

Firstly, the mode, channel, clock, etc., are selected with ADCSR\_0 and ADCR\_0 ((1) in figure 4).

Then, the ADST bit in ADCR\_0 is set to 1 to start A/D conversion (figure 4, (2) and (3)). At the end of each round of A/D conversion on all the channels (0 to 3), the converted data are stored in bits 15 to 6 of the corresponding register from ADDR0 to ADDR3 (figure 4, (4)). The ADF bit is set to 1 after conversion on all channels has been completed (figure 4, (5)). Also, the ADST bit is cleared to 0 (figure 4, (6)). In single-cycle scan mode, A/D conversion is performed only once on each specified channel (in this sample application, A/D conversion is performed once on each of the channels AN0 to AN3). After that, the ADF flag of ADCSR\_0 is cleared to 0 (figure 4, (7)) and data from all the four registers are stored in the on-chip RAM (figure 4, (8)).



Steps (2) to (8) shown in figure 3 are repeated twice (figure 4, (9) and (10)).





#### Table 3 Processing

|      | Software processing                                                   | Hardware processing                                                       |
|------|-----------------------------------------------------------------------|---------------------------------------------------------------------------|
| (1)  | ADCSR_0 and ADCR_0 are used to select the mode, channel, clock, etc.  | _                                                                         |
| (2)  | Setting the ADST bit of ADCR_0 to 1.                                  | Starting A/D conversion on input channel AN0.                             |
| (3)  | _                                                                     | Sampling the analog inputs and performing conversion.                     |
| (4)  |                                                                       | After conversion storing converted data in registers from ADDR0 to ADDR3. |
| (5)  | _                                                                     | Setting the ADF bit of ADCSR_0 to 1.                                      |
| (6)  | —                                                                     | Clearing the ADST bit to 0.                                               |
| (7)  | Clearing the ADF bit of ADCSR_0 to 0.                                 | —                                                                         |
| (8)  | Storing data from the registers ADDR0 to ADDR3 in the RAM.            | _                                                                         |
| (9)  | Repeating steps (2) to (8) (to perform A/D conversion a second time). | Repeating steps (2) to (8) (to perform A/D conversion a second time).     |
| (10) | Repeating steps (2) to (8) (to perform A/D conversion a third time).  | Repeats steps (2) to (8) (to perform A/D conversion a third time).        |



#### 5. Description of Software

# 5.1 List of Functions

The functions of this sample application are listed below.

#### Table 4 List of Functions

| Function Name | Description                                                                    |
|---------------|--------------------------------------------------------------------------------|
| main()        | Initializes A/D converter module 0 and calls the A/D conversion routine.       |
| ad_conv()     | Starts A/D conversion and stores the results of conversion in the on-chip RAM. |

# 5.2 Variables Used

The variables used in this sample application are listed below.

#### Table 5List of Variables

| Variable/Label Name            | Description                                                                                                                                                              | Referring<br>function |
|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| Unsigned short Ad_data[AD][CH] | Array (2 bytes) for storing A/D-converted data.                                                                                                                          | ad_conv()             |
|                                | AD indicates the number of rounds of A/D conversion, i.e.<br>3 in this sample application.<br>CH indicates the number of channels, i.e. 4 in this sample<br>application. |                       |
| Unsigned char ad_count         | A/D conversion counter                                                                                                                                                   | ad_conv()             |
| Unsigned char ch_count         | A/D conversion channel number counter                                                                                                                                    | ad_conv()             |

# 5.3 Section Assignment

Section assignment for this sample application is as follows.

#### Table 6 Section Assignment

| Address    | Section Name          | Description                                              |
|------------|-----------------------|----------------------------------------------------------|
| H'0000000  | DVECTTBL, DINTTBL,    | DVECTTBL: Exception vector table                         |
|            | PIntPRG               | DINTTBL: Interrupt vector table                          |
|            |                       | PIntPRG: Interrupt program                               |
| H'00000800 | PResetPRG             | Reset program                                            |
| H'00001000 | P, C\$BSEC, C\$DEC, D | P: Program area                                          |
|            |                       | C\$BSEC: Stores an address for B section initialization. |
|            |                       | C\$DEC: Stores an address for D section initialization.  |
|            |                       | D: Stores data.                                          |
| H'FFFF4000 | B, R                  | B: uninitialized data area                               |
|            |                       | R: initialized data                                      |
| H'FFFFBC00 | S                     | Stack area                                               |



# 5.4 Register Settings

The registers used in this sample application are described below. The settings below are the values used in this sample application and differ from the initial values.

# 5.4.1 Clock Oscillator (CPG) Settings

#### (1) Frequency Control Register (FPQCR)

Function: Specifies the division ratios for the frequency output by the PLL circuit.

Set value: H'0241

| Bit      | Bit Name  | Set Value | Description                                                                   |
|----------|-----------|-----------|-------------------------------------------------------------------------------|
| 15       |           | 0         | Reserved                                                                      |
| 14 to 12 | IFC[2:0]  | 000       | Frequency division ratio of the internal clock $(I\phi)$ frequency            |
|          |           |           | 000: $\times$ 1 (I $\phi$ = 80 MHz for an input clock frequency of 10 MHz)    |
| 11 to 9  | BFC[2:0]  | 001       | Frequency division ratio of the bus clock (B $\phi$ ) frequency               |
|          |           |           | 001: $\times$ 1/2 (B $\phi$ = 40 MHz for an input clock frequency of 10 MHz)  |
| 8 to 6   | PFC[2:0]  | 001       | Frequency division ratio of the peripheral clock $(P\phi)$ frequency          |
|          |           |           | 001: $\times$ 1/2 (P $\phi$ = 40 MHz for an input clock frequency of 10 MHz)  |
| 5 to 3   | MIFC[2:0] | 000       | Frequency division ratio of the MTU2S clock (MI                               |
|          |           |           | 000: $\times$ 1 (MI $\phi$ = 80 MHz for an input clock frequency of 10 MHz)   |
| 2 to 0   | MPFC[2:0] | 001       | Frequency division ratio of the MTU2 clock (MP $\phi$ ) frequency             |
|          |           |           | 001: $\times$ 1/2 (MP $\phi$ = 40 MHz for an input clock frequency of 10 MHz) |

# 5.4.2 Low Power Mode Settings

#### (1) Standby Control Register 4 (STBCR4)

Function: Controls the operation of individual modules in low-power-consumption mode.

Set value: H'FE

| Bit  | Bit Name | Set Value | Description                                                                                 |
|------|----------|-----------|---------------------------------------------------------------------------------------------|
| 7    | MSTP23   | 1         | Module stop bit 23.                                                                         |
|      |          |           | When set to 1, stops the clock supply to the MTU2S. When set to 0, makes the MTU2S operate. |
| 6    | MSTP22   | 1         | Module stop bit 22.                                                                         |
|      |          |           | When set to 1, stops the clock supply to the MTU2. When set to 0, makes the MTU2 operate.   |
| 5    | MSTP21   | 1         | Module stop bit 21.                                                                         |
|      |          |           | When set to 1, stops the clock supply to the CMT. When set to 0, makes the CMT operate.     |
| 4, 3 | —        | All 1     | Reserved                                                                                    |
| 2    | MSTP18   | 1         | Module stop bit 18.                                                                         |
|      |          |           | When set to 1, stops the clock supply to the AD_2. When set to 0, makes the AD_2 operate.   |
| 1    | MSTP17   | 1         | Module stop bit 17.                                                                         |
|      |          |           | When set to 1, stops the clock supply to the AD_1. When set to 0, makes the AD_1 operate.   |
| 0    | MSTP16   | 0         | Module stop bit 16.                                                                         |
|      |          |           | When set to 1, stops the clock supply to the AD_0. When set to 0, makes the AD_0 operate.   |



#### 5.4.3 A/D Conversion Settings

#### (1) A/D Control/Status Register \_0 (ADCSR\_0)

Function: Controls A/D conversion and sets A/D conversion time.

Set value: H'0013

| Bit    | Bit Name  | Set Value | Description                                                                                                                                                                                                                                                                                                                                                         |
|--------|-----------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15     | ADF       | 0         | <ul> <li>A/D end flag</li> <li>A status flag which indicates the end of A/D conversion.</li> <li>[Setting conditions]</li> <li>When A/D conversion on all channels is completed in scan mode.</li> <li>[Clearing conditions]</li> <li>When 0 is written after reading it as 1.</li> <li>When DMAC/DTC is activated by an ADI interrupt and ADDR is read.</li> </ul> |
| 14     | ADIE      | 0         | A/D interrupt (ADI) enable<br>When set to 1, generation of an ADI interrupt by ADF is enabled.                                                                                                                                                                                                                                                                      |
| 13, 12 |           | All 0     | Reserved                                                                                                                                                                                                                                                                                                                                                            |
| 11     | TRGE      | 0         | Trigger enable<br>When TRGE = 0, the A/D conversion trigger is disabled.                                                                                                                                                                                                                                                                                            |
| 10     |           | 0         | Reserved                                                                                                                                                                                                                                                                                                                                                            |
| 9      | CONADF    | 0         | ADF control<br>Controls ADF operation in 2-channel scan mode.                                                                                                                                                                                                                                                                                                       |
| 8      | STC       | 0         | State control<br>Sets A/D conversion time (50 states for this sample application).                                                                                                                                                                                                                                                                                  |
| 7, 6   | CKSL[1:0] | 00        | Clock select bits 1 and 0<br>Set A/D conversion time (P $\phi$ /4 for this sample application).                                                                                                                                                                                                                                                                     |
| 5, 4   | ADM[1:0]  | 01        | A/D mode bits 1 and 0<br>Select A/D conversion mode (4-channel scan mode for this sample<br>application).                                                                                                                                                                                                                                                           |
| 3      | ADCS      | 0         | A/D continuous scan (single-cycle scan mode for this sample application)                                                                                                                                                                                                                                                                                            |
| 2 to 0 | CH[2:0]   | 011       | Channel select bits 2 to 0<br>Select analog input channels for A/D conversion (channels AN0 to<br>AN3 for this sample application).                                                                                                                                                                                                                                 |



#### (2) **A/D Control Register \_0 (ADCR\_0)**

Function: Controls the start of A/D conversion.

Set value: H'0000

| Bit     | Bit Name | Set Value | Description                                                                                                                                                                                                                                                                                 |
|---------|----------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15, 14  |          | All 0     | Reserved                                                                                                                                                                                                                                                                                    |
| 13      | ADST     | 0         | <ul><li>A/D start.</li><li>When cleared to 0, the A/D conversion is stopped and the A/D converter enter the idle state.</li><li>When set to 1, A/D conversion is started.</li><li>Cleared automatically in single mode upon completion of A/D conversion on the selected channel.</li></ul> |
| 12 to 0 | _        | All 0     | Reserved                                                                                                                                                                                                                                                                                    |

#### (3) **A/D Trigger Select Register \_0 (ADTSR\_0)**

Function: Enables an external trigger for the start of A/D conversion.

Set value: H'0000 (initial value)

This sample application does not use an external trigger. Thus, this register is not set and its initial values are used as-is.

| Bit      | Bit Name    | Initial Value | Description                                                                                                                                                                              |
|----------|-------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 to 12 | TRG11S[3:0] | 0000          | A/D Trigger 1 Group 1 Select 3 to 0.<br>Select an external trigger, MTU2 trigger or MTU2S trigger to start<br>A/D conversion for group 1 when A/D module 1 is in 2-channel<br>scan mode. |
| 11 to 8  | TRG01S[3:0] | 0000          | A/D Trigger 0 Group 1 Select 3 to 0.<br>Select an external trigger, MTU2 trigger or MTU2S trigger to start<br>A/D conversion for group 1 when A/D module 0 is in 2-channel<br>scan mode. |
| 7 to 4   | TRG1S[3:0]  | 0000          | A/D Trigger 1 Select 3 to 0.<br>Select an external trigger, MTU2 trigger or MTU2S trigger to start<br>A/D conversion for A/D module 1.                                                   |
| 3 to 0   | TRG0S[3:0]  | 0000          | A/D Trigger 0 Select 3 to 0.<br>Select an external trigger, MTU2 trigger or MTU2S trigger to start<br>A/D conversion for A/D module 1.                                                   |



# 6. Flowchart

A flowchart for this sample application is shown below.

# 6.1 Main Routine





# 6.2 A/D Conversion Routine





# 7. Documents for Reference (Note)

- Software Manual SH-1/SH-2/SH-DSP Software Manual The most up-to-date version of this document is available on the Renesas Technology Website.
- Hardware Manual
   SH7080 Group Hardware Manual

The most up-to-date version of this document is available on the Renesas Technology Website.



# Website and Support

Renesas Technology Website <u>http://www.renesas.com/</u>

Inquiries

http://www.renesas.com/inquiry csc@renesas.com

# **Revision Record**

|      |           | Description |                      |  |
|------|-----------|-------------|----------------------|--|
| Rev. | Date      | Page        | Summary              |  |
| 1.00 | Jan.18.08 | —           | First edition issued |  |
|      |           |             |                      |  |
|      |           |             |                      |  |
|      |           |             |                      |  |

#### Notes regarding these materials

- 1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- 2. Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
- 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com)
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below: (1) artificial life support devices or systems
  - (2) surgical implantations

**KENESAS** 

- (3) healthcare intervention (e.g., excision, administration of medication, etc.)
- (4) any other purposes that pose a direct threat to human life

Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.

- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

© 2008. Renesas Technology Corp., All rights reserved.