## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# 7544 Group Clock Synchronous Serial I/O

## 1. Abstract

The following article introduces and shows an application example of clock synchronous of serial I/  $\ensuremath{\mathsf{O}}.$ 

## 2. Introduction

The explanation of this issue is applied to the following condition: Applicable MCU: 7544 Group



## 3. Contents

For clock synchronous serial I/O, the transmitter and the receiver use the same clock. Synchronizing with this clock, the transmit operation of the transmitter and the receive operation of the receiver are executed at the same time. If an internal clock is used as the operation clock, transfer is started by a write signal to the TB/RB.

## 3.1 Data Transfer Rate

The synchronous clock frequency is calculated by the following formula;

• When the internal clock is selected (when baud rate generator is used)

Synchronous clock frequency [Hz] =  $\frac{f(X_{IN})}{Division ratio *1 \times (BRG setting value *2 + 1) \times 4}$ 

Division ratio<sup>\*1</sup> : "1" or "4" is selected (set by bit 0 of serial I/O control register) BRG setting value<sup>\*2</sup> : 0 to 255 ( $00_{16}$  to FF<sub>16</sub>) is set

• When the external clock is selected

Synchronous clock frequency [Hz] = Clock input to  $S_{CLK}$  pin



## 3.2 Clock Synchronous Serial I/O Setting Method

Figure 1 and Figure 2 show the setting method for the clock synchronous serial I/O.

| Process 1: Stop and initialize serial I/O.                                                                                                                                                         |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 57 b0<br>Serial I/O control register (SIOCON) [Address 1A <sub>16</sub> ]                                                                                                                          |
| Transmit operation stop and initialized<br>Receive operation stop and initialized                                                                                                                  |
| Process 2: Disable serial I/O transmit/receive interrupt.                                                                                                                                          |
| Interrupt control register 1 (ICON1) [Address 3E <sub>16</sub> ]                                                                                                                                   |
| Serial I/O receive interrupt disabled Serial I/O transmit interrupt disabled                                                                                                                       |
| Process 3: Set serial I/O control register.                                                                                                                                                        |
| b7     b0       1     1       Serial I/O control register (SIOCON) [Address 1A16]                                                                                                                  |
| BRG count source selected (set in internal clock selected)<br>0: f(XIN)                                                                                                                            |
| 1: f(XIN)/4                                                                                                                                                                                        |
| Serial I/O synchronous clock selected<br>0: BRG output/4 (Note 1)                                                                                                                                  |
| 1: External clock input                                                                                                                                                                            |
| SRDY output enable selected                                                                                                                                                                        |
| 0: P13 pin operates as normal I/O pin<br>1: P13 pin operates as SRDY output pin ( <b>Note 2</b> )                                                                                                  |
| Transmit interrupt source selected                                                                                                                                                                 |
| 0: When transmit buffer has emptied                                                                                                                                                                |
| 1: When transmit shift operation is completed<br>Transmit enable selected                                                                                                                          |
| 0: Transmit disabled (at half-duplex communication receive)                                                                                                                                        |
| 1: Transmit enabled (at full-duplex communication) (Note 3)                                                                                                                                        |
| Receive enable selected                                                                                                                                                                            |
| 0: Receive disabled (at half-duplex communication transmit)<br>1: Receive enabled (at full-duplex communication) ( <b>Note 3</b> )                                                                 |
| Clock synchronous serial I/O                                                                                                                                                                       |
| Serial I/O enabled                                                                                                                                                                                 |
| (P10–P13 pins operate as serial I/O pins)                                                                                                                                                          |
| Note 1: Setting of serial I/O synchronous selection bit is as follows:                                                                                                                             |
| "0": P12 pin is set to be an output pin of the synchronous clock.                                                                                                                                  |
| "1": P12 pin is set to be an input pin of the synchronous clock.                                                                                                                                   |
| 2: When an external clock input is selected as the synchronous clock, and the receiver performs the SRDY output, set "1" to the transmit enable bit in addition to the receive enable bit and SRDY |
| output enable bit.                                                                                                                                                                                 |
| 3: When data transmission is executed at the state that an external clock input is selected as the                                                                                                 |
| synchronous clock, set "1" to the transmit enable bit while the ScLK is "H" state.                                                                                                                 |
| Process 4: When BRG output/4 is selected as synchronous clock, set value to baud rate generator.                                                                                                   |
| Baud rate generator (BRG) [Address 1C <sub>16</sub> ]                                                                                                                                              |
| Set baud rate value                                                                                                                                                                                |
| Figure 1 Setting method for clock synchronous serial I/O (1)                                                                                                                                       |



| Process 5: In order not to execute the no requested interrupt processing, set "0" (no requested)<br>to the serial I/O transmit/receive interrupt request bit.                                                                                                                                               |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Process 6: When the interrupt is used, set "1" (interrupt enabled) to the serial I/O transmit/receive interrupt enable bit.                                                                                                                                                                                 |
| Process 7: Transmit/Receive of serial data (Notes 1, 2).                                                                                                                                                                                                                                                    |
| Transmit/Receive buffer register (TB/RB) [Address 1816]         Set transmit data (in full-duplex communication)         Set dummy data (in half-duplex communication)                                                                                                                                      |
| <ul> <li>Notes 1: When data transmission is executed at the state that an external clock input is selected as the synchronous clock, set the transmit data while the SCLK is "H" state.</li> <li>2: When inputting the SRDY signal, set used pins to to the input mode before transmitting data.</li> </ul> |

Figure 2 Setting method for clock synchronous serial I/O (2)



## 3.3 Communication Using Clock Synchronous Serial I/O (Transmit/Receive)

**Outline** : 2-byte data is transmitted and received, using the clock synchronous serial I/O. SRDY signal is used for communication control.

Specifications : •The serial I/O (clock synchronous serial I/O selected ) is used.

- •Synchronous clock frequency : 125 kHz;  $f(X_{IN}) = 4$  MHz divided by 32
- •The receiver outputs the  $\overline{S_{RDY}}$  signal at 2 ms intervals which the timer generates, and 2-byte data is transferred from the transmitter to the receiver.

Figure 3 shows a connection diagram, Figure 4 shows a timing chart, Figure 5 shows the control procedure of transmitter, and Figure 6 shows an example of control procedure of receiver.



Figure 3 Connection diagram



Figure 4 Timing chart





Figure 5 Control procedure of transmitter





Figure 6 Control procedure of receiver



## 4. Sample Programming Code

```
[Reset Start ••• Main Routine Process]
  RESET:
            SEI
                                   ; Interrupt disable
            CT.D
            CLT
   ;
            LDX #$FF
                                  ; Set stack bottom
            TXS
   ;
            LDM #%1000000,CPUM ; Set CPU mode register
  ; Wait f(XIN) oscillation stabilizing time
            LDM #%0000000,CPUM ; Set CPU mode register
            LDA #0
            LDX
                #>RAM_top
  RAM_clear:STA $00,X
            INX
            BNE RAM_clear
  Sio_initial:
            LDM #%11010000,SIOCON
                                  ; BRG count source : f(Xin)
                                   ; synchronous clock : divided 4
                                   ; P1_3 function : normal I/O pin
                                   ; interrupt request factor : transmit buffer is empty
                                   ; enable transmit
                                   ; disable receive
                                   ; serial I/O mode : synchronous serial I/O mode
                                   ; enable serial I/O
            LDM #$07,BRG
                                   ; set baud rate
            CLB 0,INTEDGE
                                  ; INTO falling edge active
            LDM #$055, SEND_DATA
            LDM #$0AA, SEND_DATA+1
   ;
  ;
       _____
    MAIN:
            BBC 2, IREQ1, __MAIN ; input INTO falling edge
            CLB 2,IREQ1
            LDA SEND_DATA
            STA TBRB
                                  ; Send data write
    MAIN00:
            BBC 0,SIOSTS, MAIN00 ; data send? -> no
   ;
            LDA SEND DATA+1
                                   ; Next send data write
            STA TBRB
    _MAIN01:
            BBC 0,SIOSTS,__MAIN01 ; data send? -> no
   ;
    MAIN02:
            BBC 2,SIOSTS, MAIN02
                                  ; Shift end check ? -> no
   ï
            BRA __MAIN
   ;
Figure 7 Sample Programming Code (Transmit Side)
```



| [Reset Start ••• Main Routine Process] |                                          |                                                                                                                                                                                                                  |  |  |  |  |
|----------------------------------------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| RESET:<br>SEI<br>CLD<br>CLT            |                                          | ; Interrupt disable                                                                                                                                                                                              |  |  |  |  |
| ;<br>LDX<br>TXS                        |                                          | ; Set stack bottom                                                                                                                                                                                               |  |  |  |  |
| ;<br>LDM                               | #%10000000,CPUM                          | ; Set CPU mode register                                                                                                                                                                                          |  |  |  |  |
| ;<br>; Wait f(XIN)                     | Wait f(XIN) oscillation stabilizing time |                                                                                                                                                                                                                  |  |  |  |  |
|                                        | #%00000000,CPUM                          | ; Set CPU mode register                                                                                                                                                                                          |  |  |  |  |
| LDX<br>RAM_clear:STA<br>INX            |                                          |                                                                                                                                                                                                                  |  |  |  |  |
| BNE                                    | RAM_clear                                |                                                                                                                                                                                                                  |  |  |  |  |
| Sio_initial:<br>LDM                    | #%11110110,SIOCON                        | <pre>; synchronous clock : external clock<br/>; P1_3 pin function : SRDY output pin<br/>; enable transmit<br/>; enable receive<br/>; serial I/O mode : synchronous serial I/O mode<br/>; enable serial I/O</pre> |  |  |  |  |
| LDM                                    | #65-1,PRE1<br>#8-1,T1<br>5,IREQ2         | <pre>; select timer 1 count source : f(Xin)/16 ; Set Prescaler 1 ; Set Timer 1 ; clear timer 1 interrupt request</pre>                                                                                           |  |  |  |  |
| ;                                      |                                          |                                                                                                                                                                                                                  |  |  |  |  |
| BBC                                    | 5,IREQ2,MAIN<br>5,IREQ2                  | ; 2ms?                                                                                                                                                                                                           |  |  |  |  |
| LDA<br>STA                             |                                          | ; write dummy data                                                                                                                                                                                               |  |  |  |  |
| MAIN_00:                               | 1 0700770                                |                                                                                                                                                                                                                  |  |  |  |  |
| i                                      |                                          | ; data receive ? -> no                                                                                                                                                                                           |  |  |  |  |
| LDA<br>STA                             |                                          | ; store receive data                                                                                                                                                                                             |  |  |  |  |
| LDA<br>STA                             |                                          | ; write dummy data                                                                                                                                                                                               |  |  |  |  |
| MAIN01:<br>BBC                         | 1,SIOSTS,MAIN01                          | ; data receive ? -> no                                                                                                                                                                                           |  |  |  |  |
| ,<br>LDA<br>STA                        |                                          | ; store next receive data                                                                                                                                                                                        |  |  |  |  |
| i                                      | MAIN                                     |                                                                                                                                                                                                                  |  |  |  |  |

Figure 8 Sample Programming Code (Receive Side)



## 5. Reference

Data Sheet 7544 Group Data sheet 7544 Group Data sheet (QzROM Version)

Before using this manual, please visit our website to verify that this is the most updated document available.

Renesas Technology Corporation Semiconductor Home Page http://www.renesas.com/en/740

E-mail Support E-mail: support\_apl@renesas.com



## **REVISION HISTORY**

7544 Group Clock Synchronous Serial I/O

| Rev. | Date         | Description |                                |  |
|------|--------------|-------------|--------------------------------|--|
| Kev. |              | Page        | Summary                        |  |
| 1.00 | Apr 01, 2003 | -           | First Edition issued           |  |
| 2.00 | Nov 12, 2004 | 8-9         | Sample Programming Code added. |  |
|      |              |             |                                |  |



Keep safety first in your circuit designs!

 Renesas Technology Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corporation product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corporation or a third party.
- 2. Renesas Technology Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corporation product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corporation assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corporation by various means, including the Renesas Technology Corporation Semiconductor home page (http://www.renesas.com).

- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corporation assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corporation or an authorized Renesas Technology Corporation product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corporation is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

8. Please contact Renesas Technology Corporation for further details on these materials or the products contained therein.