## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



### 7544 Group List of Registers

### 1. Abstract

The following article describes the control registers of the 7544 Group.

#### 2. Introduction

The explanation of this issue is applied to the following condition: Applicable MCU: 7544 Group

### 3. Structure of Register



1 Blank : Set '

- : Set "1" or "0" to this bit as usage.
- : If writing to this bit, write "0".
- : If writing to this bit, write "1".
  - : This bit is not used in the specific mode or state.
- : Nothing is arranged for this bit.
- \*2

0

\*1

0

1

: "0" at reset release

- : "1" at reset release
- Undefined : Undefined at reset release
- \*3
- RW : Read enabled. Write enabled.
- RO : Read enabled. This value depends on each bit at writing.
- WO : Write enabled. Undefined at reading.
  - : Undefined at reading. This value depends on each bit at writing.

### 4. List of Registers



Fig. 4.1 Structure of Port Pi register (i = 0 to 3)



Fig. 4.2 Structure of Port Pi direction register (i = 0 to 3)



| Pul   | I-up control register (PULL)         |                                   |           |          |    |
|-------|--------------------------------------|-----------------------------------|-----------|----------|----|
| [Ad   | dress 1616]                          |                                   |           |          |    |
| b     | Name                                 |                                   | Functions | At reset | RW |
| 0     | P00 pull-up control bit              | 0 : Pull-up Off<br>1 : Pull-up On |           | 0        | RW |
| <br>1 | P01 pull-up control bit              | 0 : Pull-up Off<br>1 : Pull-up On |           | 0        | RW |
| 2     | P02, P03 pull-up control bit         | 0 : Pull-up Off<br>1 : Pull-up On |           | 0        | RW |
| 3     | P04–P07 pull-up control bit          | 0 : Pull-up Off<br>1 : Pull-up On |           | 0        | RW |
| <br>4 | Ports P30–P33<br>pull-up control bit | 0 : Pull-up Off<br>1 : Pull-up On |           | 0        | RW |
| 5     | Port P34 pull-up control bit         | 0 : Pull-up Off<br>1 : Pull-up On |           | 0        | RW |
| <br>6 | If writing to this bit, write "0" o  | or "1".                           |           | 0        | RW |
| <br>7 | P37 pull-up control bit              | 0 : Pull-up Off<br>1 : Pull-up On |           | 0        | RW |

Fig. 4.3 Structure of Pull-up control register



Fig. 4.4 Structure of Port P1P3 control register





Fig. 4.5 Structure of Transmit buffer register/Receive buffer register

| 5 55 54 53 52 51 50 | Seri | al I/O status register (SIOSTS)                |                                                              |          |    |
|---------------------|------|------------------------------------------------|--------------------------------------------------------------|----------|----|
|                     | [Ado | dress 1916]                                    |                                                              |          |    |
|                     | b    | Name                                           | Functions                                                    | At reset | RW |
|                     | 0    | Transmit buffer empty flag<br>(TBE) (Note 1)   | 0: Buffer register full<br>1: Buffer register empty          | 0        | RO |
|                     | 1    | Receive buffer full flag<br>(RBF) (Notes 1, 2) | 0: Buffer register empty<br>1: Buffer register full          | 0        | RO |
|                     | 2    | Transmit shift completion flag (TSC)(Note1)    | 0: Transmit shift in progress<br>1: Transmit shift completed | 0        | RO |
|                     | 3    | Overrun error flag<br>(OE) (Note 3)            | 0: No error<br>1: Overrun error                              | 0        | RO |
|                     | 4    | Parity error flag<br>(PE) (Note 3)             | 0: No error<br>1: Parity error                               | 0        | RO |
|                     | 5    | Framing error flag<br>(FE) (Note 3)            | 0: No error<br>1: Framing error                              | 0        | RO |
|                     |      | Summing error flag<br>(SE) (Note 3)            | 0: (OE) U (PE) U (FE) = 0<br>1: (OE) U (PE) U (FE) = 1       | 0        | RO |
|                     | 7    | The contents are "1" at reading                | g. If writing to this bit, write "0".                        | 1        | RO |

- This bit becomes "0" when the receive buffer register is read.
   This bit becomes "0" when written to this register. If writing to this bit, write "0".

Fig. 4.6 Structure of Serial I/O status register

| al I/C  | ) cont  | rol reg | giste | <u>er</u>                                              |                                                                                                                                                                                                                                                                                                       |              |    |
|---------|---------|---------|-------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----|
| 06 b5 b | 4 b3 b2 | b1 b0   | Ser   | ial I/O control register (SIOCOI                       | N)                                                                                                                                                                                                                                                                                                    |              |    |
|         |         |         | [Ad   | dress 1A16]                                            | Functions                                                                                                                                                                                                                                                                                             | A + == = = + |    |
|         |         |         | D     |                                                        | Functions                                                                                                                                                                                                                                                                                             | At reset     | RW |
|         |         |         | 0     | selection bit (CSS)                                    | 1: f(Xin)/4                                                                                                                                                                                                                                                                                           | 0            | RW |
|         |         |         | 1     | Serial I/O<br>synchronous clock selection<br>bit (SCS) | <ol> <li>BRG output divided by 4 when clock<br/>synchronous serial I/O is selected, BRG<br/>output divided by 16 when UART is selected.</li> <li>External clock input when clock<br/>synchronous serial I/O is selected, external<br/>clock input divided by 16 when UART is<br/>selected.</li> </ol> | 0            | RW |
|         |         |         | 2     | SRDY output enable bit<br>(SRDY)                       | 0: P13 pin operates as ordinary I/O pin<br>1: P13 pin operates as SRDY output pin                                                                                                                                                                                                                     | 0            | RW |
|         |         |         | 3     | Transmit interrupt source<br>selection bit<br>(TIC)    | 0: Interrupt when transmit buffer has emptied<br>(TBE=1)<br>1: Interrupt when transmit shift operation is<br>completed (TSC=1)                                                                                                                                                                        | 0            | RW |
|         |         |         | 4     | Transmit enable bit<br>(TE)                            | 0: Transmit disabled<br>1: Transmit enabled                                                                                                                                                                                                                                                           | 0            | RW |
| L       |         |         | 5     | Receive enable bit<br>(RE)                             | 0: Receive disabled<br>1: Receive enabled                                                                                                                                                                                                                                                             | 0            | RW |
|         |         |         | 6     | Serial I/O mode selection bit (SIOM)                   | 0: Clock asynchronous (UART) serial I/O<br>1: Clock synchronous serial I/O                                                                                                                                                                                                                            | 0            | RW |
|         |         |         | 7     | Serial I/O enable bit<br>(SIOE)                        | 0: Serial I/O disabled<br>(pins P1o to P13 operate as ordinary I/O pins)<br>1: Serial I/O enabled<br>(pins P1o to P13 operate as serial I/O pins)                                                                                                                                                     | 0            | RW |

Fig. 4.7 Structure of Serial I/O control register



| 1 1 | UA  | RT control register (UARTCO                     | N)                                                                                 |          |    |
|-----|-----|-------------------------------------------------|------------------------------------------------------------------------------------|----------|----|
|     | [Ad | dress 1B16]                                     |                                                                                    |          |    |
|     | b   | Name                                            | Functions                                                                          | At reset | RW |
|     | 0   | Character length<br>selection bit (CHAS)        | 0: 8 bits<br>1: 7 bits                                                             | 0        | RW |
|     | 1   | Parity enable bit<br>(PARE)                     | 0: Parity checking disabled<br>1: Parity checking enabled                          | 0        | RW |
|     | 2   | Parity selection bit<br>(PARS)                  | 0: Even parity<br>1: Odd parity                                                    | 0        | RW |
|     | 3   | Stop bit length<br>selection bit (STPS)         | 0: 1 stop bit<br>1: 2 stop bits                                                    | 0        | RW |
|     | 4   | P11/TxD1 P-channel<br>output disable bit (POFF) | 0: CMOS output (in output mode)<br>1: N-channel open drain output (in output mode) | 0        | RW |
| L   | 5   | The contents are "1" at readi                   | ng. If writing to these bits, write "1".                                           | 1        | RO |
|     | 6   | Ī                                               |                                                                                    | 1        | RO |
|     | 7   | t                                               |                                                                                    | 1        | RO |

Fig. 4.8 Structure of UART control register



Fig. 4.9 Structure of Baud rate generator



| b6 b5 b4 b3 b2 b1 b0 | Tim | er A mode register (TAM)        |                                                                                   |          |    |
|----------------------|-----|---------------------------------|-----------------------------------------------------------------------------------|----------|----|
|                      | [Ad | dress 1D16]                     |                                                                                   |          |    |
|                      | b   | Name                            | Functions                                                                         | At reset | RW |
|                      | 0   | The contents are "0" at reading | g. If writing to these bits, write "0".                                           | 0        | RO |
|                      | 1   |                                 |                                                                                   | 0        | RO |
|                      | 2   |                                 |                                                                                   | 0        | RO |
|                      | 3   |                                 |                                                                                   | 0        | RO |
|                      | 4   | Timer A operating mode bits     | b5 b4<br>0 0 : Timer mode<br>0 1 : Period measurement mode                        | 0        | RW |
|                      | 5   |                                 | 1 0 : Event counter mode<br>1 1 : Pulse width HL continuously<br>measurement mode | 0        | RW |
|                      | 6   | CNTR1 active edge switch bit    | The function depends on the operating mode of Timer A. (refer to Table 4.1)       | 0        | RW |
|                      | 7   | Timer A count stop bit          | 0 : Count start<br>1 : Count stop                                                 | 0        | RW |

Fig. 4.10 Structure of Timer A mode register

#### Table 4.1 CNTR1 active edge switch bit function

| Timer A                          | Set   | Timer function selection        | CNTR1 interrupt request                   |
|----------------------------------|-------|---------------------------------|-------------------------------------------|
| operation mode                   | value |                                 | occurrence source                         |
| Timer mode                       | "0"   |                                 | CNTR1 input signal falling edge           |
|                                  |       | —                               | (No influence to timer count)             |
|                                  | "1"   |                                 | CNTR1 input signal rising edge            |
|                                  |       | —                               | (No influence to timer count)             |
| Period measurement               | "0"   | Measure falling edge period     | Input signal falling edge                 |
| mode                             | "1"   | Measure rising edge period      | Input signal rising edge                  |
| Event counter mode               | "0"   | Count at rising edge            | Input signal falling edge                 |
|                                  | "1"   | Count at falling edge           | Input signal rising edge                  |
| Pulse width HL                   | "0"   | Measure "H" pulse width and "L" | Input signal falling edge and rising edge |
| continuously<br>measurement mode | "1"   | pulse width                     |                                           |

| <sup>7</sup> b6 b5 b4 b3 b2 b1 b0 | Fimer A high-order register (TAH), Timer A low-order register (TAL)<br>Addresses 1F16, 1E16] |          |    |
|-----------------------------------|----------------------------------------------------------------------------------------------|----------|----|
|                                   | b Functions                                                                                  | At reset | RW |
|                                   | 0 Set a count value of timer A.                                                              | 1        | RW |
|                                   | Writes data to both timer A latch and timer A simultaneously.                                | 1        | RW |
|                                   | 2 Write both registers from TAL to TAH in consecutive order.<br>[At read]                    | 1        | RW |
|                                   | 3 The timer A count value is read by reading these registers.                                | 1        | RW |
|                                   | 4 Read both registers from TAH to TAL in consecutive order.                                  | 1        | RW |
|                                   | 5                                                                                            | 1        | RW |
| L                                 | 6                                                                                            | 1        | RW |
|                                   | 7                                                                                            | 1        | RW |

Fig. 4.11 Structure of Timer A high-order register, Timer A low-order register

| escaler 1            |                                                                         |          |    |
|----------------------|-------------------------------------------------------------------------|----------|----|
| b6 b5 b4 b3 b2 b1 b0 | rescaler 1 (PRE1)<br>Address 2816]                                      |          |    |
|                      | b Functions                                                             | At reset | RW |
|                      | 0 Set the Prescaler 1 count value.                                      | 1        | RW |
|                      | 1 [At write]                                                            | 1        | RW |
|                      | 2 Writes data to both prescaler 1 latch and prescaler 1 simultaneously. | 1        | RW |
|                      | 3 [At read]                                                             | 1        | RW |
|                      | The count value of prescaler 1 latch is read by reading this register.  | 1        | RW |
|                      | 5                                                                       | 1        | RW |
| l                    | 6                                                                       | 1        | RW |
|                      | 7                                                                       | 1        | RW |

#### Fig. 4.12 Structure of Prescaler 1



Fig. 4.13 Structure of Timer 1 register

| b6 b5 b4 b3 b2 b1 | b0  | Tim<br>[Add | er X mode register (TXM)<br>dress 2B16]  |                                                                                          |          |    |
|-------------------|-----|-------------|------------------------------------------|------------------------------------------------------------------------------------------|----------|----|
|                   | l r | b           | Name                                     | Functions                                                                                | At reset | RW |
|                   |     | 0           | Timer X operating mode bits              | <sup>b1 b0</sup><br>0 0 : Timer mode<br>0 1 : Pulse outout mode                          | 0        | RW |
|                   |     | 1           |                                          | <ol> <li>1 0 : Event counter mode</li> <li>1 1 : Pulse width measurement mode</li> </ol> | 0        | RW |
|                   |     | 2           | CNTR <sub>0</sub> active edge switch bit | The function depends on the operating mode<br>of Timer X. (refer to Table 4.2)           | 0        | RW |
|                   |     | 3           | Timer X count stop bit                   | 0 : Count start<br>1 : Count stop                                                        | 0        | RW |
|                   |     | 4           | P0₃/TXou⊤ output valid bit               | 0 : Output invalid (I/O port)<br>1 : Output valid (Inverted CNTR₀ output)                | 0        | RW |
|                   |     | 5           | Timer X write control bit                | 0 : Write to latch and timer simultaneously<br>1 : Write to only latch                   | 0        | RW |
| L                 | [   | 6           | The contents are "0" at reading          | g. If writing to these bits, write "0".                                                  | 0        | RO |
|                   |     | 7           |                                          |                                                                                          | 0        | RO |

Fig. 4.14 Structure of Timer X mode register

#### Table 4.2 CNTR<sub>0</sub> active edge switch bit function

| Timer X            | Set   | Timer function selection    | CNTRo interrupt request         |
|--------------------|-------|-----------------------------|---------------------------------|
| operation mode     | value |                             | occurrence source               |
| Timer mode         | "0"   |                             | CNTRo input signal falling edge |
|                    |       | _                           | (No influence to timer count)   |
|                    | "1"   |                             | CNTRo input signal rising edge  |
|                    |       | _                           | (No influence to timer count)   |
| Pulse output mode  | "0"   | Pulse output start from "H" | Output signal falling edge      |
|                    | "1"   | Pulse output start from "L" | Output signal rising edge       |
| Event counter mode | "0"   | Count at rising edge        | Input signal falling edge       |
|                    | "1"   | Count at falling edge       | Input signal rising edge        |
| Pulse width        | "0"   | Measure "H" pulse width     | Input signal falling edge       |
| measurement mode   | "1"   | Measure "L" pulse width     | Input signal rising edge        |

| rescaler   | X                                     |      |                                                                               |          |    |
|------------|---------------------------------------|------|-------------------------------------------------------------------------------|----------|----|
| 7 b6 b5 b4 | b3 b2 b1 b0                           | Pre: | scaler X (PREX)<br>dress 2C16]                                                |          |    |
|            |                                       | b    | Functions                                                                     | At reset | RW |
|            |                                       | 0    | Set the prescaler X count value.                                              | 1        | RW |
|            | · · · · · · · · · · · · · · · · · · · | 1    | [At write]                                                                    | 1        | RW |
|            |                                       | 2    | When writing is executed, writing to "latch only" or "Prescaler X and Timer X | 1        | RW |
|            | L                                     | 3    | and their latches" can be selected by the setting value of the timer X write  | 1        | RW |
|            |                                       | 4    | control bit.                                                                  | 1        | RW |
|            |                                       | 5    | [At read]                                                                     | 1        | RW |
| l          |                                       | 6    | The count value of prescaler X latch is read by reading this register.        | 1        | RW |
|            |                                       | 7    |                                                                               | 1        | RW |

#### Fig. 4.12 Structure of Prescaler X



Fig. 4.13 Structure of Timer X register





Fig. 4.17 Structure of Timer count source set register 1



Fig. 4.18 Structure of Timer count source set register 2





Fig. 4.19 Structure of A/D control register



Fig. 4.20 Structure of A/D register

| b6 b | 5 b4 b3 b2 b1 b0<br>0 0 0 | MIS<br>[Ad | GRG register (MISRG)<br>dress 3816]                                               |                                                                                                    |               |    |
|------|---------------------------|------------|-----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|---------------|----|
|      |                           | b          | Name                                                                              | Functions                                                                                          | At reset      | RW |
|      |                           | 0          | Oscillation stabilization time<br>set bit after release of the<br>STP instruction | 0 : Set "0016" in timer 1, and "FF16" in<br>prescaler 1 automatically<br>1 : Not set automatically | 0             | RW |
|      |                           | 1          | Ceramic/quartz-crystal or RC<br>oscillation stop detection<br>function active bit | 0 : Detection function inactive<br>1 : Detection function active                                   | 0             | RW |
|      |                           | 2          | When these bits are read out,                                                     | the contents are "0". If writing to these bits,                                                    | 0             | RW |
|      |                           | 3          | write "0".                                                                        |                                                                                                    | 0             | RW |
|      |                           | 4          | When these bits are read out,                                                     | the contents are "0". If writing to these bits,                                                    | 0             | RO |
|      |                           | 5          | write "0".                                                                        |                                                                                                    | 0             | RO |
| l    |                           | 6          |                                                                                   |                                                                                                    | 0             | RO |
|      |                           | 7          | Oscillation stop detection status bit                                             | 0 : Oscillation stop not detected<br>1 : Oscillation stop detected                                 | 0<br>(Note 2) | RW |

2. The oscilation stop detection status bit is "1" at normal reset.

Fig. 4.21 Structure of MISRG



Fig. 4.22 Structure of Watchdog timer control register



| b6 I | 05 b4 | b3 b | 2 b1 b0                      | Inte                                                    | rrupt edge selection register (IN               | ITEDGE)                                         |          |    |  |  |
|------|-------|------|------------------------------|---------------------------------------------------------|-------------------------------------------------|-------------------------------------------------|----------|----|--|--|
| T    | П     | П    |                              | [Address 3A16]                                          |                                                 |                                                 |          |    |  |  |
|      |       |      |                              | b                                                       | Name                                            | Functions                                       | At reset | RW |  |  |
|      |       |      |                              | 0                                                       | INTo interrupt edge selection<br>bit            | 0: Falling edge active<br>1: Rising edge active | 0        | RW |  |  |
|      |       |      | 1                            | INT1 interrupt edge selection<br>bit                    | 0: Falling edge active<br>1: Rising edge active | 0                                               | RW       |    |  |  |
|      |       |      |                              | 2                                                       | When these bits are read out,                   | the contents are "0". If writing to these bits, | 0        | RO |  |  |
|      |       | i    |                              |                                                         | write "0".                                      |                                                 | 0        | RO |  |  |
|      | I     |      |                              | 4                                                       |                                                 |                                                 | 0        | RO |  |  |
|      |       |      | 5                            |                                                         |                                                 | 0                                               | RO       |    |  |  |
|      |       |      | 6                            |                                                         |                                                 | 0                                               | RO       |    |  |  |
|      |       | 7    | P00 key-on wakeup enable bit | 0 : Key-on wakeup enabled<br>1 : Key-on wakeup disabled | 0                                               | RW                                              |          |    |  |  |

Fig. 4.23 Structure of Interrupt edge selection register



Fig. 4.24 Structure of CPU mode register



| 00 05 0 | b4 b3 b2 b1 b0 |      |                                 |                                 |          |        |
|---------|----------------|------|---------------------------------|---------------------------------|----------|--------|
|         |                | Inte | rrupt request register 1 (IREQ1 | )                               |          |        |
|         |                | [Ad  | dress 3C16]                     |                                 |          |        |
|         |                | b    | Name                            | Functions                       | At reset | RW     |
|         |                | 0    | Serial I/O receive interrupt    | 0 : No interrupt request issued | 0        | RW     |
|         |                |      | request bit                     | 1 : Interrupt request issued    | U        | (Note) |
|         |                | 1    | Serial I/O transmit interrupt   | 0 : No interrupt request issued | 0        | RW     |
|         |                |      | request bit                     | 1 : Interrupt request issued    | U        | (Note) |
|         |                | 2    | INTo interrupt request bit      | 0 : No interrupt request issued | 0        | RW     |
|         |                |      |                                 | 1 : Interrupt request issued    | 0        | (Note) |
|         |                | 3    | INT1 interrupt request bit      | 0 : No interrupt request issued | 0        | RW     |
|         |                |      |                                 | 1 : Interrupt request issued    | 0        | (Note) |
|         |                | 4    | Key-on wake up interrupt        | 0 : No interrupt request issued | 0        | RW     |
|         |                |      | request bit                     | 1 : Interrupt request issued    | 0        | (Note) |
|         |                | 5    | CNTR0 interrupt request bit     | 0 : No interrupt request issued | 0        | RW     |
|         |                | 5    |                                 | 1 : Interrupt request issued    | 0        | (Note) |
|         |                | 6    | CNTR1 interrupt request bit     | 0 : No interrupt request issued | 0        | RW     |
|         |                | 0    |                                 | 1 : Interrupt request issued    | 0        | (Note) |
|         |                | 7    | Timer X interrupt request bit   | 0 : No interrupt request issued | 0        | RW     |
|         |                | 1    |                                 | 1 · Interrupt request issued    | 0        | (Note) |

Fig. 4.25 Structure of Interrupt request register 1



Fig. 4.26 Structure of Interrupt request register 2



| terrupt control reg  | ste  | <u>r 1</u>                                  |                                                 |          |    |
|----------------------|------|---------------------------------------------|-------------------------------------------------|----------|----|
| b6 b5 b4 b3 b2 b1 b0 | Inte | rrupt control register 1 (ICON1)            | )                                               |          |    |
|                      | b    | Name                                        | Functions                                       | At reset | RW |
|                      | 0    | Serial I/O receive interrupt<br>enable bit  | 0 : Interrupt disabled<br>1 : Interrupt enabled | 0        | RW |
|                      | 1    | Serial I/O transmit interrupt<br>enable bit | 0 : Interrupt disabled<br>1 : Interrupt enabled | 0        | RW |
|                      | 2    | INTo interrupt enable bit                   | 0 : Interrupt disabled<br>1 : Interrupt enabled | 0        | RW |
|                      | 3    | INT1 interrupt enable bit                   | 0 : Interrupt disabled<br>1 : Interrupt enabled | 0        | RW |
|                      | 4    | Key-on wake up interrupt<br>enable bit      | 0 : Interrupt disabled<br>1 : Interrupt enabled | 0        | RW |
|                      | 5    | CNTR <sub>0</sub> interrupt enable bit      | 0 : Interrupt disabled<br>1 : Interrupt enabled | 0        | RW |
|                      | 6    | CNTR1 interrupt enable bit                  | 0 : Interrupt disabled<br>1 : Interrupt enabled | 0        | RW |
|                      | 7    | Timer X interrupt enable bit                | 0 : Interrupt disabled<br>1 : Interrupt enabled | 0        | RW |

Fig. 4.27 Structure of Interrupt control register 1



Fig. 4.28 Structure of Interrupt request register 2



### 5. Reference

Renesas Technology Corporation Semiconductor Home Page http://www.renesas.com

E-mail Support E-mail:support\_apl@renesas.com

Data Sheet 7544 Group Data sheet

(Use the latest version on the home page: http://www.renesas.com)



### **Revision Record**

|      |           | Description |                      |
|------|-----------|-------------|----------------------|
| Rev. | Date      | Page        | Summary              |
| 1.00 | Oct.20.04 | _           | First edition issued |

#### Keep safety first in your circuit designs!

 Renesas Technology Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corporation product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corporation or a third party.
- 2. Renesas Technology Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corporation or an authorized Renesas Technology Corporation product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corporation assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corporation by various means, including the Renesas Technology Corporation Semiconductor home page (http://www.renesas.com).

- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corporation assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corporation or an authorized Renesas Technology Corporation product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corporation is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

8. Please contact Renesas Technology Corporation for further details on these materials or the products contained therein.

**I**